|
@@ -80,7 +80,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc0_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc0_gr_oclass;
|
|
@@ -113,7 +113,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
@@ -146,7 +146,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
@@ -178,7 +178,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
@@ -211,7 +211,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc4_gr_oclass;
|
|
@@ -243,7 +243,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc1_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc1_gr_oclass;
|
|
@@ -275,7 +275,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf100_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvc0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf100_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc8_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvc8_gr_oclass;
|
|
@@ -308,7 +308,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf110_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_PMU ] = gf110_pmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvd0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvd9_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvd9_gr_oclass;
|
|
@@ -338,7 +338,7 @@ nvc0_identify(struct nouveau_device *device)
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass;
|
|
device->oclass[NVDEV_SUBDEV_INSTMEM] = nv50_instmem_oclass;
|
|
device->oclass[NVDEV_SUBDEV_MMU ] = &gf100_mmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_MMU ] = &gf100_mmu_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
device->oclass[NVDEV_SUBDEV_BAR ] = &gf100_bar_oclass;
|
|
- device->oclass[NVDEV_ENGINE_DMAOBJ ] = nvd0_dmaeng_oclass;
|
|
|
|
|
|
+ device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_FIFO ] = nvc0_fifo_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_SW ] = nvc0_sw_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvd7_gr_oclass;
|
|
device->oclass[NVDEV_ENGINE_GR ] = nvd7_gr_oclass;
|