|
|
@@ -77,6 +77,7 @@
|
|
|
/* MCUSS Range */
|
|
|
<0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>,
|
|
|
<0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>,
|
|
|
+ <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
|
|
|
<0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>,
|
|
|
<0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>,
|
|
|
<0x00 0x41c00000 0x00 0x41c00000 0x00 0x00080000>,
|
|
|
@@ -95,6 +96,7 @@
|
|
|
#size-cells = <2>;
|
|
|
ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, /* MCU NAVSS*/
|
|
|
<0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, /* First peripheral window */
|
|
|
+ <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */
|
|
|
<0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, /* MCU R5F Core0 */
|
|
|
<0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, /* MCU R5F Core1 */
|
|
|
<0x00 0x41c00000 0x00 0x41c00000 0x00 0x00080000>, /* MCU SRAM */
|