intel_pm.c 208 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->primary->fb;
  87. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  88. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  89. int cfb_pitch;
  90. int i;
  91. u32 fbc_ctl;
  92. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  93. if (fb->pitches[0] < cfb_pitch)
  94. cfb_pitch = fb->pitches[0];
  95. /* FBC_CTL wants 32B or 64B units */
  96. if (IS_GEN2(dev))
  97. cfb_pitch = (cfb_pitch / 32) - 1;
  98. else
  99. cfb_pitch = (cfb_pitch / 64) - 1;
  100. /* Clear old tags */
  101. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  102. I915_WRITE(FBC_TAG + (i * 4), 0);
  103. if (IS_GEN4(dev)) {
  104. u32 fbc_ctl2;
  105. /* Set it up... */
  106. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  107. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  108. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  109. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  110. }
  111. /* enable it... */
  112. fbc_ctl = I915_READ(FBC_CONTROL);
  113. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  114. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  115. if (IS_I945GM(dev))
  116. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  117. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  118. fbc_ctl |= obj->fence_reg;
  119. I915_WRITE(FBC_CONTROL, fbc_ctl);
  120. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  121. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  122. }
  123. static bool i8xx_fbc_enabled(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  127. }
  128. static void g4x_enable_fbc(struct drm_crtc *crtc)
  129. {
  130. struct drm_device *dev = crtc->dev;
  131. struct drm_i915_private *dev_priv = dev->dev_private;
  132. struct drm_framebuffer *fb = crtc->primary->fb;
  133. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  135. u32 dpfc_ctl;
  136. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  137. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  138. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  139. else
  140. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  141. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  142. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  143. /* enable it... */
  144. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  145. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  146. }
  147. static void g4x_disable_fbc(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. u32 dpfc_ctl;
  151. /* Disable compression */
  152. dpfc_ctl = I915_READ(DPFC_CONTROL);
  153. if (dpfc_ctl & DPFC_CTL_EN) {
  154. dpfc_ctl &= ~DPFC_CTL_EN;
  155. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  156. DRM_DEBUG_KMS("disabled FBC\n");
  157. }
  158. }
  159. static bool g4x_fbc_enabled(struct drm_device *dev)
  160. {
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  163. }
  164. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  165. {
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. u32 blt_ecoskpd;
  168. /* Make sure blitter notifies FBC of writes */
  169. /* Blitter is part of Media powerwell on VLV. No impact of
  170. * his param in other platforms for now */
  171. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  172. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  173. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  174. GEN6_BLITTER_LOCK_SHIFT;
  175. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  176. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  179. GEN6_BLITTER_LOCK_SHIFT);
  180. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  181. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  182. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  183. }
  184. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  185. {
  186. struct drm_device *dev = crtc->dev;
  187. struct drm_i915_private *dev_priv = dev->dev_private;
  188. struct drm_framebuffer *fb = crtc->primary->fb;
  189. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  191. u32 dpfc_ctl;
  192. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  193. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  194. dev_priv->fbc.threshold++;
  195. switch (dev_priv->fbc.threshold) {
  196. case 4:
  197. case 3:
  198. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  199. break;
  200. case 2:
  201. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  202. break;
  203. case 1:
  204. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  205. break;
  206. }
  207. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  208. if (IS_GEN5(dev))
  209. dpfc_ctl |= obj->fence_reg;
  210. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  211. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  212. /* enable it... */
  213. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  214. if (IS_GEN6(dev)) {
  215. I915_WRITE(SNB_DPFC_CTL_SA,
  216. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  217. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  218. sandybridge_blit_fbc_update(dev);
  219. }
  220. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  221. }
  222. static void ironlake_disable_fbc(struct drm_device *dev)
  223. {
  224. struct drm_i915_private *dev_priv = dev->dev_private;
  225. u32 dpfc_ctl;
  226. /* Disable compression */
  227. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  228. if (dpfc_ctl & DPFC_CTL_EN) {
  229. dpfc_ctl &= ~DPFC_CTL_EN;
  230. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  231. DRM_DEBUG_KMS("disabled FBC\n");
  232. }
  233. }
  234. static bool ironlake_fbc_enabled(struct drm_device *dev)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  238. }
  239. static void gen7_enable_fbc(struct drm_crtc *crtc)
  240. {
  241. struct drm_device *dev = crtc->dev;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. struct drm_framebuffer *fb = crtc->primary->fb;
  244. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  245. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  246. u32 dpfc_ctl;
  247. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  248. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  249. dev_priv->fbc.threshold++;
  250. switch (dev_priv->fbc.threshold) {
  251. case 4:
  252. case 3:
  253. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  254. break;
  255. case 2:
  256. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  257. break;
  258. case 1:
  259. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  260. break;
  261. }
  262. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  263. if (dev_priv->fbc.false_color)
  264. dpfc_ctl |= FBC_CTL_FALSE_COLOR;
  265. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  266. if (IS_IVYBRIDGE(dev)) {
  267. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  268. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  269. I915_READ(ILK_DISPLAY_CHICKEN1) |
  270. ILK_FBCQ_DIS);
  271. } else {
  272. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  273. I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
  274. I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
  275. HSW_FBCQ_DIS);
  276. }
  277. I915_WRITE(SNB_DPFC_CTL_SA,
  278. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  279. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  280. sandybridge_blit_fbc_update(dev);
  281. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  282. }
  283. bool intel_fbc_enabled(struct drm_device *dev)
  284. {
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. if (!dev_priv->display.fbc_enabled)
  287. return false;
  288. return dev_priv->display.fbc_enabled(dev);
  289. }
  290. void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
  291. {
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. if (!IS_GEN8(dev))
  294. return;
  295. I915_WRITE(MSG_FBC_REND_STATE, value);
  296. }
  297. static void intel_fbc_work_fn(struct work_struct *__work)
  298. {
  299. struct intel_fbc_work *work =
  300. container_of(to_delayed_work(__work),
  301. struct intel_fbc_work, work);
  302. struct drm_device *dev = work->crtc->dev;
  303. struct drm_i915_private *dev_priv = dev->dev_private;
  304. mutex_lock(&dev->struct_mutex);
  305. if (work == dev_priv->fbc.fbc_work) {
  306. /* Double check that we haven't switched fb without cancelling
  307. * the prior work.
  308. */
  309. if (work->crtc->primary->fb == work->fb) {
  310. dev_priv->display.enable_fbc(work->crtc);
  311. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  312. dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
  313. dev_priv->fbc.y = work->crtc->y;
  314. }
  315. dev_priv->fbc.fbc_work = NULL;
  316. }
  317. mutex_unlock(&dev->struct_mutex);
  318. kfree(work);
  319. }
  320. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  321. {
  322. if (dev_priv->fbc.fbc_work == NULL)
  323. return;
  324. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  325. /* Synchronisation is provided by struct_mutex and checking of
  326. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  327. * entirely asynchronously.
  328. */
  329. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  330. /* tasklet was killed before being run, clean up */
  331. kfree(dev_priv->fbc.fbc_work);
  332. /* Mark the work as no longer wanted so that if it does
  333. * wake-up (because the work was already running and waiting
  334. * for our mutex), it will discover that is no longer
  335. * necessary to run.
  336. */
  337. dev_priv->fbc.fbc_work = NULL;
  338. }
  339. static void intel_enable_fbc(struct drm_crtc *crtc)
  340. {
  341. struct intel_fbc_work *work;
  342. struct drm_device *dev = crtc->dev;
  343. struct drm_i915_private *dev_priv = dev->dev_private;
  344. if (!dev_priv->display.enable_fbc)
  345. return;
  346. intel_cancel_fbc_work(dev_priv);
  347. work = kzalloc(sizeof(*work), GFP_KERNEL);
  348. if (work == NULL) {
  349. DRM_ERROR("Failed to allocate FBC work structure\n");
  350. dev_priv->display.enable_fbc(crtc);
  351. return;
  352. }
  353. work->crtc = crtc;
  354. work->fb = crtc->primary->fb;
  355. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  356. dev_priv->fbc.fbc_work = work;
  357. /* Delay the actual enabling to let pageflipping cease and the
  358. * display to settle before starting the compression. Note that
  359. * this delay also serves a second purpose: it allows for a
  360. * vblank to pass after disabling the FBC before we attempt
  361. * to modify the control registers.
  362. *
  363. * A more complicated solution would involve tracking vblanks
  364. * following the termination of the page-flipping sequence
  365. * and indeed performing the enable as a co-routine and not
  366. * waiting synchronously upon the vblank.
  367. *
  368. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  369. */
  370. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  371. }
  372. void intel_disable_fbc(struct drm_device *dev)
  373. {
  374. struct drm_i915_private *dev_priv = dev->dev_private;
  375. intel_cancel_fbc_work(dev_priv);
  376. if (!dev_priv->display.disable_fbc)
  377. return;
  378. dev_priv->display.disable_fbc(dev);
  379. dev_priv->fbc.plane = -1;
  380. }
  381. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  382. enum no_fbc_reason reason)
  383. {
  384. if (dev_priv->fbc.no_fbc_reason == reason)
  385. return false;
  386. dev_priv->fbc.no_fbc_reason = reason;
  387. return true;
  388. }
  389. /**
  390. * intel_update_fbc - enable/disable FBC as needed
  391. * @dev: the drm_device
  392. *
  393. * Set up the framebuffer compression hardware at mode set time. We
  394. * enable it if possible:
  395. * - plane A only (on pre-965)
  396. * - no pixel mulitply/line duplication
  397. * - no alpha buffer discard
  398. * - no dual wide
  399. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  400. *
  401. * We can't assume that any compression will take place (worst case),
  402. * so the compressed buffer has to be the same size as the uncompressed
  403. * one. It also must reside (along with the line length buffer) in
  404. * stolen memory.
  405. *
  406. * We need to enable/disable FBC on a global basis.
  407. */
  408. void intel_update_fbc(struct drm_device *dev)
  409. {
  410. struct drm_i915_private *dev_priv = dev->dev_private;
  411. struct drm_crtc *crtc = NULL, *tmp_crtc;
  412. struct intel_crtc *intel_crtc;
  413. struct drm_framebuffer *fb;
  414. struct drm_i915_gem_object *obj;
  415. const struct drm_display_mode *adjusted_mode;
  416. unsigned int max_width, max_height;
  417. if (!HAS_FBC(dev)) {
  418. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  419. return;
  420. }
  421. if (!i915.powersave) {
  422. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  423. DRM_DEBUG_KMS("fbc disabled per module param\n");
  424. return;
  425. }
  426. /*
  427. * If FBC is already on, we just have to verify that we can
  428. * keep it that way...
  429. * Need to disable if:
  430. * - more than one pipe is active
  431. * - changing FBC params (stride, fence, mode)
  432. * - new fb is too large to fit in compressed buffer
  433. * - going to an unsupported config (interlace, pixel multiply, etc.)
  434. */
  435. for_each_crtc(dev, tmp_crtc) {
  436. if (intel_crtc_active(tmp_crtc) &&
  437. to_intel_crtc(tmp_crtc)->primary_enabled) {
  438. if (crtc) {
  439. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  440. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  441. goto out_disable;
  442. }
  443. crtc = tmp_crtc;
  444. }
  445. }
  446. if (!crtc || crtc->primary->fb == NULL) {
  447. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  448. DRM_DEBUG_KMS("no output, disabling\n");
  449. goto out_disable;
  450. }
  451. intel_crtc = to_intel_crtc(crtc);
  452. fb = crtc->primary->fb;
  453. obj = intel_fb_obj(fb);
  454. adjusted_mode = &intel_crtc->config.adjusted_mode;
  455. if (i915.enable_fbc < 0) {
  456. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  457. DRM_DEBUG_KMS("disabled per chip default\n");
  458. goto out_disable;
  459. }
  460. if (!i915.enable_fbc) {
  461. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  462. DRM_DEBUG_KMS("fbc disabled per module param\n");
  463. goto out_disable;
  464. }
  465. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  466. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  467. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  468. DRM_DEBUG_KMS("mode incompatible with compression, "
  469. "disabling\n");
  470. goto out_disable;
  471. }
  472. if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
  473. max_width = 4096;
  474. max_height = 4096;
  475. } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  476. max_width = 4096;
  477. max_height = 2048;
  478. } else {
  479. max_width = 2048;
  480. max_height = 1536;
  481. }
  482. if (intel_crtc->config.pipe_src_w > max_width ||
  483. intel_crtc->config.pipe_src_h > max_height) {
  484. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  485. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  486. goto out_disable;
  487. }
  488. if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
  489. intel_crtc->plane != PLANE_A) {
  490. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  491. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  492. goto out_disable;
  493. }
  494. /* The use of a CPU fence is mandatory in order to detect writes
  495. * by the CPU to the scanout and trigger updates to the FBC.
  496. */
  497. if (obj->tiling_mode != I915_TILING_X ||
  498. obj->fence_reg == I915_FENCE_REG_NONE) {
  499. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  500. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  501. goto out_disable;
  502. }
  503. if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
  504. to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
  505. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  506. DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
  507. goto out_disable;
  508. }
  509. /* If the kernel debugger is active, always disable compression */
  510. if (in_dbg_master())
  511. goto out_disable;
  512. if (i915_gem_stolen_setup_compression(dev, obj->base.size,
  513. drm_format_plane_cpp(fb->pixel_format, 0))) {
  514. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  515. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  516. goto out_disable;
  517. }
  518. /* If the scanout has not changed, don't modify the FBC settings.
  519. * Note that we make the fundamental assumption that the fb->obj
  520. * cannot be unpinned (and have its GTT offset and fence revoked)
  521. * without first being decoupled from the scanout and FBC disabled.
  522. */
  523. if (dev_priv->fbc.plane == intel_crtc->plane &&
  524. dev_priv->fbc.fb_id == fb->base.id &&
  525. dev_priv->fbc.y == crtc->y)
  526. return;
  527. if (intel_fbc_enabled(dev)) {
  528. /* We update FBC along two paths, after changing fb/crtc
  529. * configuration (modeswitching) and after page-flipping
  530. * finishes. For the latter, we know that not only did
  531. * we disable the FBC at the start of the page-flip
  532. * sequence, but also more than one vblank has passed.
  533. *
  534. * For the former case of modeswitching, it is possible
  535. * to switch between two FBC valid configurations
  536. * instantaneously so we do need to disable the FBC
  537. * before we can modify its control registers. We also
  538. * have to wait for the next vblank for that to take
  539. * effect. However, since we delay enabling FBC we can
  540. * assume that a vblank has passed since disabling and
  541. * that we can safely alter the registers in the deferred
  542. * callback.
  543. *
  544. * In the scenario that we go from a valid to invalid
  545. * and then back to valid FBC configuration we have
  546. * no strict enforcement that a vblank occurred since
  547. * disabling the FBC. However, along all current pipe
  548. * disabling paths we do need to wait for a vblank at
  549. * some point. And we wait before enabling FBC anyway.
  550. */
  551. DRM_DEBUG_KMS("disabling active FBC for update\n");
  552. intel_disable_fbc(dev);
  553. }
  554. intel_enable_fbc(crtc);
  555. dev_priv->fbc.no_fbc_reason = FBC_OK;
  556. return;
  557. out_disable:
  558. /* Multiple disables should be harmless */
  559. if (intel_fbc_enabled(dev)) {
  560. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  561. intel_disable_fbc(dev);
  562. }
  563. i915_gem_stolen_cleanup_compression(dev);
  564. }
  565. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  566. {
  567. struct drm_i915_private *dev_priv = dev->dev_private;
  568. u32 tmp;
  569. tmp = I915_READ(CLKCFG);
  570. switch (tmp & CLKCFG_FSB_MASK) {
  571. case CLKCFG_FSB_533:
  572. dev_priv->fsb_freq = 533; /* 133*4 */
  573. break;
  574. case CLKCFG_FSB_800:
  575. dev_priv->fsb_freq = 800; /* 200*4 */
  576. break;
  577. case CLKCFG_FSB_667:
  578. dev_priv->fsb_freq = 667; /* 167*4 */
  579. break;
  580. case CLKCFG_FSB_400:
  581. dev_priv->fsb_freq = 400; /* 100*4 */
  582. break;
  583. }
  584. switch (tmp & CLKCFG_MEM_MASK) {
  585. case CLKCFG_MEM_533:
  586. dev_priv->mem_freq = 533;
  587. break;
  588. case CLKCFG_MEM_667:
  589. dev_priv->mem_freq = 667;
  590. break;
  591. case CLKCFG_MEM_800:
  592. dev_priv->mem_freq = 800;
  593. break;
  594. }
  595. /* detect pineview DDR3 setting */
  596. tmp = I915_READ(CSHRDDR3CTL);
  597. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  598. }
  599. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. u16 ddrpll, csipll;
  603. ddrpll = I915_READ16(DDRMPLL1);
  604. csipll = I915_READ16(CSIPLL0);
  605. switch (ddrpll & 0xff) {
  606. case 0xc:
  607. dev_priv->mem_freq = 800;
  608. break;
  609. case 0x10:
  610. dev_priv->mem_freq = 1066;
  611. break;
  612. case 0x14:
  613. dev_priv->mem_freq = 1333;
  614. break;
  615. case 0x18:
  616. dev_priv->mem_freq = 1600;
  617. break;
  618. default:
  619. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  620. ddrpll & 0xff);
  621. dev_priv->mem_freq = 0;
  622. break;
  623. }
  624. dev_priv->ips.r_t = dev_priv->mem_freq;
  625. switch (csipll & 0x3ff) {
  626. case 0x00c:
  627. dev_priv->fsb_freq = 3200;
  628. break;
  629. case 0x00e:
  630. dev_priv->fsb_freq = 3733;
  631. break;
  632. case 0x010:
  633. dev_priv->fsb_freq = 4266;
  634. break;
  635. case 0x012:
  636. dev_priv->fsb_freq = 4800;
  637. break;
  638. case 0x014:
  639. dev_priv->fsb_freq = 5333;
  640. break;
  641. case 0x016:
  642. dev_priv->fsb_freq = 5866;
  643. break;
  644. case 0x018:
  645. dev_priv->fsb_freq = 6400;
  646. break;
  647. default:
  648. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  649. csipll & 0x3ff);
  650. dev_priv->fsb_freq = 0;
  651. break;
  652. }
  653. if (dev_priv->fsb_freq == 3200) {
  654. dev_priv->ips.c_m = 0;
  655. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  656. dev_priv->ips.c_m = 1;
  657. } else {
  658. dev_priv->ips.c_m = 2;
  659. }
  660. }
  661. static const struct cxsr_latency cxsr_latency_table[] = {
  662. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  663. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  664. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  665. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  666. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  667. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  668. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  669. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  670. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  671. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  672. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  673. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  674. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  675. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  676. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  677. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  678. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  679. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  680. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  681. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  682. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  683. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  684. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  685. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  686. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  687. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  688. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  689. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  690. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  691. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  692. };
  693. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  694. int is_ddr3,
  695. int fsb,
  696. int mem)
  697. {
  698. const struct cxsr_latency *latency;
  699. int i;
  700. if (fsb == 0 || mem == 0)
  701. return NULL;
  702. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  703. latency = &cxsr_latency_table[i];
  704. if (is_desktop == latency->is_desktop &&
  705. is_ddr3 == latency->is_ddr3 &&
  706. fsb == latency->fsb_freq && mem == latency->mem_freq)
  707. return latency;
  708. }
  709. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  710. return NULL;
  711. }
  712. void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
  713. {
  714. struct drm_device *dev = dev_priv->dev;
  715. u32 val;
  716. if (IS_VALLEYVIEW(dev)) {
  717. I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
  718. } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
  719. I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
  720. } else if (IS_PINEVIEW(dev)) {
  721. val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
  722. val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
  723. I915_WRITE(DSPFW3, val);
  724. } else if (IS_I945G(dev) || IS_I945GM(dev)) {
  725. val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
  726. _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
  727. I915_WRITE(FW_BLC_SELF, val);
  728. } else if (IS_I915GM(dev)) {
  729. val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
  730. _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
  731. I915_WRITE(INSTPM, val);
  732. } else {
  733. return;
  734. }
  735. DRM_DEBUG_KMS("memory self-refresh is %s\n",
  736. enable ? "enabled" : "disabled");
  737. }
  738. /*
  739. * Latency for FIFO fetches is dependent on several factors:
  740. * - memory configuration (speed, channels)
  741. * - chipset
  742. * - current MCH state
  743. * It can be fairly high in some situations, so here we assume a fairly
  744. * pessimal value. It's a tradeoff between extra memory fetches (if we
  745. * set this value too high, the FIFO will fetch frequently to stay full)
  746. * and power consumption (set it too low to save power and we might see
  747. * FIFO underruns and display "flicker").
  748. *
  749. * A value of 5us seems to be a good balance; safe for very low end
  750. * platforms but not overly aggressive on lower latency configs.
  751. */
  752. static const int pessimal_latency_ns = 5000;
  753. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  754. {
  755. struct drm_i915_private *dev_priv = dev->dev_private;
  756. uint32_t dsparb = I915_READ(DSPARB);
  757. int size;
  758. size = dsparb & 0x7f;
  759. if (plane)
  760. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  761. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  762. plane ? "B" : "A", size);
  763. return size;
  764. }
  765. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  766. {
  767. struct drm_i915_private *dev_priv = dev->dev_private;
  768. uint32_t dsparb = I915_READ(DSPARB);
  769. int size;
  770. size = dsparb & 0x1ff;
  771. if (plane)
  772. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  773. size >>= 1; /* Convert to cachelines */
  774. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  775. plane ? "B" : "A", size);
  776. return size;
  777. }
  778. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  779. {
  780. struct drm_i915_private *dev_priv = dev->dev_private;
  781. uint32_t dsparb = I915_READ(DSPARB);
  782. int size;
  783. size = dsparb & 0x7f;
  784. size >>= 2; /* Convert to cachelines */
  785. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  786. plane ? "B" : "A",
  787. size);
  788. return size;
  789. }
  790. /* Pineview has different values for various configs */
  791. static const struct intel_watermark_params pineview_display_wm = {
  792. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  793. .max_wm = PINEVIEW_MAX_WM,
  794. .default_wm = PINEVIEW_DFT_WM,
  795. .guard_size = PINEVIEW_GUARD_WM,
  796. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  797. };
  798. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  799. .fifo_size = PINEVIEW_DISPLAY_FIFO,
  800. .max_wm = PINEVIEW_MAX_WM,
  801. .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
  802. .guard_size = PINEVIEW_GUARD_WM,
  803. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  804. };
  805. static const struct intel_watermark_params pineview_cursor_wm = {
  806. .fifo_size = PINEVIEW_CURSOR_FIFO,
  807. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  808. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  809. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  810. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  811. };
  812. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  813. .fifo_size = PINEVIEW_CURSOR_FIFO,
  814. .max_wm = PINEVIEW_CURSOR_MAX_WM,
  815. .default_wm = PINEVIEW_CURSOR_DFT_WM,
  816. .guard_size = PINEVIEW_CURSOR_GUARD_WM,
  817. .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
  818. };
  819. static const struct intel_watermark_params g4x_wm_info = {
  820. .fifo_size = G4X_FIFO_SIZE,
  821. .max_wm = G4X_MAX_WM,
  822. .default_wm = G4X_MAX_WM,
  823. .guard_size = 2,
  824. .cacheline_size = G4X_FIFO_LINE_SIZE,
  825. };
  826. static const struct intel_watermark_params g4x_cursor_wm_info = {
  827. .fifo_size = I965_CURSOR_FIFO,
  828. .max_wm = I965_CURSOR_MAX_WM,
  829. .default_wm = I965_CURSOR_DFT_WM,
  830. .guard_size = 2,
  831. .cacheline_size = G4X_FIFO_LINE_SIZE,
  832. };
  833. static const struct intel_watermark_params valleyview_wm_info = {
  834. .fifo_size = VALLEYVIEW_FIFO_SIZE,
  835. .max_wm = VALLEYVIEW_MAX_WM,
  836. .default_wm = VALLEYVIEW_MAX_WM,
  837. .guard_size = 2,
  838. .cacheline_size = G4X_FIFO_LINE_SIZE,
  839. };
  840. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  841. .fifo_size = I965_CURSOR_FIFO,
  842. .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
  843. .default_wm = I965_CURSOR_DFT_WM,
  844. .guard_size = 2,
  845. .cacheline_size = G4X_FIFO_LINE_SIZE,
  846. };
  847. static const struct intel_watermark_params i965_cursor_wm_info = {
  848. .fifo_size = I965_CURSOR_FIFO,
  849. .max_wm = I965_CURSOR_MAX_WM,
  850. .default_wm = I965_CURSOR_DFT_WM,
  851. .guard_size = 2,
  852. .cacheline_size = I915_FIFO_LINE_SIZE,
  853. };
  854. static const struct intel_watermark_params i945_wm_info = {
  855. .fifo_size = I945_FIFO_SIZE,
  856. .max_wm = I915_MAX_WM,
  857. .default_wm = 1,
  858. .guard_size = 2,
  859. .cacheline_size = I915_FIFO_LINE_SIZE,
  860. };
  861. static const struct intel_watermark_params i915_wm_info = {
  862. .fifo_size = I915_FIFO_SIZE,
  863. .max_wm = I915_MAX_WM,
  864. .default_wm = 1,
  865. .guard_size = 2,
  866. .cacheline_size = I915_FIFO_LINE_SIZE,
  867. };
  868. static const struct intel_watermark_params i830_a_wm_info = {
  869. .fifo_size = I855GM_FIFO_SIZE,
  870. .max_wm = I915_MAX_WM,
  871. .default_wm = 1,
  872. .guard_size = 2,
  873. .cacheline_size = I830_FIFO_LINE_SIZE,
  874. };
  875. static const struct intel_watermark_params i830_bc_wm_info = {
  876. .fifo_size = I855GM_FIFO_SIZE,
  877. .max_wm = I915_MAX_WM/2,
  878. .default_wm = 1,
  879. .guard_size = 2,
  880. .cacheline_size = I830_FIFO_LINE_SIZE,
  881. };
  882. static const struct intel_watermark_params i845_wm_info = {
  883. .fifo_size = I830_FIFO_SIZE,
  884. .max_wm = I915_MAX_WM,
  885. .default_wm = 1,
  886. .guard_size = 2,
  887. .cacheline_size = I830_FIFO_LINE_SIZE,
  888. };
  889. /**
  890. * intel_calculate_wm - calculate watermark level
  891. * @clock_in_khz: pixel clock
  892. * @wm: chip FIFO params
  893. * @pixel_size: display pixel size
  894. * @latency_ns: memory latency for the platform
  895. *
  896. * Calculate the watermark level (the level at which the display plane will
  897. * start fetching from memory again). Each chip has a different display
  898. * FIFO size and allocation, so the caller needs to figure that out and pass
  899. * in the correct intel_watermark_params structure.
  900. *
  901. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  902. * on the pixel size. When it reaches the watermark level, it'll start
  903. * fetching FIFO line sized based chunks from memory until the FIFO fills
  904. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  905. * will occur, and a display engine hang could result.
  906. */
  907. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  908. const struct intel_watermark_params *wm,
  909. int fifo_size,
  910. int pixel_size,
  911. unsigned long latency_ns)
  912. {
  913. long entries_required, wm_size;
  914. /*
  915. * Note: we need to make sure we don't overflow for various clock &
  916. * latency values.
  917. * clocks go from a few thousand to several hundred thousand.
  918. * latency is usually a few thousand
  919. */
  920. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  921. 1000;
  922. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  923. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  924. wm_size = fifo_size - (entries_required + wm->guard_size);
  925. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  926. /* Don't promote wm_size to unsigned... */
  927. if (wm_size > (long)wm->max_wm)
  928. wm_size = wm->max_wm;
  929. if (wm_size <= 0)
  930. wm_size = wm->default_wm;
  931. /*
  932. * Bspec seems to indicate that the value shouldn't be lower than
  933. * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
  934. * Lets go for 8 which is the burst size since certain platforms
  935. * already use a hardcoded 8 (which is what the spec says should be
  936. * done).
  937. */
  938. if (wm_size <= 8)
  939. wm_size = 8;
  940. return wm_size;
  941. }
  942. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  943. {
  944. struct drm_crtc *crtc, *enabled = NULL;
  945. for_each_crtc(dev, crtc) {
  946. if (intel_crtc_active(crtc)) {
  947. if (enabled)
  948. return NULL;
  949. enabled = crtc;
  950. }
  951. }
  952. return enabled;
  953. }
  954. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  955. {
  956. struct drm_device *dev = unused_crtc->dev;
  957. struct drm_i915_private *dev_priv = dev->dev_private;
  958. struct drm_crtc *crtc;
  959. const struct cxsr_latency *latency;
  960. u32 reg;
  961. unsigned long wm;
  962. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  963. dev_priv->fsb_freq, dev_priv->mem_freq);
  964. if (!latency) {
  965. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  966. intel_set_memory_cxsr(dev_priv, false);
  967. return;
  968. }
  969. crtc = single_enabled_crtc(dev);
  970. if (crtc) {
  971. const struct drm_display_mode *adjusted_mode;
  972. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  973. int clock;
  974. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  975. clock = adjusted_mode->crtc_clock;
  976. /* Display SR */
  977. wm = intel_calculate_wm(clock, &pineview_display_wm,
  978. pineview_display_wm.fifo_size,
  979. pixel_size, latency->display_sr);
  980. reg = I915_READ(DSPFW1);
  981. reg &= ~DSPFW_SR_MASK;
  982. reg |= wm << DSPFW_SR_SHIFT;
  983. I915_WRITE(DSPFW1, reg);
  984. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  985. /* cursor SR */
  986. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  987. pineview_display_wm.fifo_size,
  988. pixel_size, latency->cursor_sr);
  989. reg = I915_READ(DSPFW3);
  990. reg &= ~DSPFW_CURSOR_SR_MASK;
  991. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  992. I915_WRITE(DSPFW3, reg);
  993. /* Display HPLL off SR */
  994. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  995. pineview_display_hplloff_wm.fifo_size,
  996. pixel_size, latency->display_hpll_disable);
  997. reg = I915_READ(DSPFW3);
  998. reg &= ~DSPFW_HPLL_SR_MASK;
  999. reg |= wm & DSPFW_HPLL_SR_MASK;
  1000. I915_WRITE(DSPFW3, reg);
  1001. /* cursor HPLL off SR */
  1002. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  1003. pineview_display_hplloff_wm.fifo_size,
  1004. pixel_size, latency->cursor_hpll_disable);
  1005. reg = I915_READ(DSPFW3);
  1006. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  1007. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  1008. I915_WRITE(DSPFW3, reg);
  1009. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  1010. intel_set_memory_cxsr(dev_priv, true);
  1011. } else {
  1012. intel_set_memory_cxsr(dev_priv, false);
  1013. }
  1014. }
  1015. static bool g4x_compute_wm0(struct drm_device *dev,
  1016. int plane,
  1017. const struct intel_watermark_params *display,
  1018. int display_latency_ns,
  1019. const struct intel_watermark_params *cursor,
  1020. int cursor_latency_ns,
  1021. int *plane_wm,
  1022. int *cursor_wm)
  1023. {
  1024. struct drm_crtc *crtc;
  1025. const struct drm_display_mode *adjusted_mode;
  1026. int htotal, hdisplay, clock, pixel_size;
  1027. int line_time_us, line_count;
  1028. int entries, tlb_miss;
  1029. crtc = intel_get_crtc_for_plane(dev, plane);
  1030. if (!intel_crtc_active(crtc)) {
  1031. *cursor_wm = cursor->guard_size;
  1032. *plane_wm = display->guard_size;
  1033. return false;
  1034. }
  1035. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1036. clock = adjusted_mode->crtc_clock;
  1037. htotal = adjusted_mode->crtc_htotal;
  1038. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1039. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1040. /* Use the small buffer method to calculate plane watermark */
  1041. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1042. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1043. if (tlb_miss > 0)
  1044. entries += tlb_miss;
  1045. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1046. *plane_wm = entries + display->guard_size;
  1047. if (*plane_wm > (int)display->max_wm)
  1048. *plane_wm = display->max_wm;
  1049. /* Use the large buffer method to calculate cursor watermark */
  1050. line_time_us = max(htotal * 1000 / clock, 1);
  1051. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1052. entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
  1053. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1054. if (tlb_miss > 0)
  1055. entries += tlb_miss;
  1056. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1057. *cursor_wm = entries + cursor->guard_size;
  1058. if (*cursor_wm > (int)cursor->max_wm)
  1059. *cursor_wm = (int)cursor->max_wm;
  1060. return true;
  1061. }
  1062. /*
  1063. * Check the wm result.
  1064. *
  1065. * If any calculated watermark values is larger than the maximum value that
  1066. * can be programmed into the associated watermark register, that watermark
  1067. * must be disabled.
  1068. */
  1069. static bool g4x_check_srwm(struct drm_device *dev,
  1070. int display_wm, int cursor_wm,
  1071. const struct intel_watermark_params *display,
  1072. const struct intel_watermark_params *cursor)
  1073. {
  1074. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1075. display_wm, cursor_wm);
  1076. if (display_wm > display->max_wm) {
  1077. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1078. display_wm, display->max_wm);
  1079. return false;
  1080. }
  1081. if (cursor_wm > cursor->max_wm) {
  1082. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1083. cursor_wm, cursor->max_wm);
  1084. return false;
  1085. }
  1086. if (!(display_wm || cursor_wm)) {
  1087. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1088. return false;
  1089. }
  1090. return true;
  1091. }
  1092. static bool g4x_compute_srwm(struct drm_device *dev,
  1093. int plane,
  1094. int latency_ns,
  1095. const struct intel_watermark_params *display,
  1096. const struct intel_watermark_params *cursor,
  1097. int *display_wm, int *cursor_wm)
  1098. {
  1099. struct drm_crtc *crtc;
  1100. const struct drm_display_mode *adjusted_mode;
  1101. int hdisplay, htotal, pixel_size, clock;
  1102. unsigned long line_time_us;
  1103. int line_count, line_size;
  1104. int small, large;
  1105. int entries;
  1106. if (!latency_ns) {
  1107. *display_wm = *cursor_wm = 0;
  1108. return false;
  1109. }
  1110. crtc = intel_get_crtc_for_plane(dev, plane);
  1111. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1112. clock = adjusted_mode->crtc_clock;
  1113. htotal = adjusted_mode->crtc_htotal;
  1114. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1115. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1116. line_time_us = max(htotal * 1000 / clock, 1);
  1117. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1118. line_size = hdisplay * pixel_size;
  1119. /* Use the minimum of the small and large buffer method for primary */
  1120. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1121. large = line_count * line_size;
  1122. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1123. *display_wm = entries + display->guard_size;
  1124. /* calculate the self-refresh watermark for display cursor */
  1125. entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
  1126. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1127. *cursor_wm = entries + cursor->guard_size;
  1128. return g4x_check_srwm(dev,
  1129. *display_wm, *cursor_wm,
  1130. display, cursor);
  1131. }
  1132. static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
  1133. int pixel_size,
  1134. int *prec_mult,
  1135. int *drain_latency)
  1136. {
  1137. int entries;
  1138. int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1139. if (WARN(clock == 0, "Pixel clock is zero!\n"))
  1140. return false;
  1141. if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
  1142. return false;
  1143. entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
  1144. *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
  1145. DRAIN_LATENCY_PRECISION_32;
  1146. *drain_latency = (64 * (*prec_mult) * 4) / entries;
  1147. if (*drain_latency > DRAIN_LATENCY_MASK)
  1148. *drain_latency = DRAIN_LATENCY_MASK;
  1149. return true;
  1150. }
  1151. /*
  1152. * Update drain latency registers of memory arbiter
  1153. *
  1154. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1155. * to be programmed. Each plane has a drain latency multiplier and a drain
  1156. * latency value.
  1157. */
  1158. static void vlv_update_drain_latency(struct drm_crtc *crtc)
  1159. {
  1160. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1161. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1162. int pixel_size;
  1163. int drain_latency;
  1164. enum pipe pipe = intel_crtc->pipe;
  1165. int plane_prec, prec_mult, plane_dl;
  1166. plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
  1167. DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
  1168. (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
  1169. if (!intel_crtc_active(crtc)) {
  1170. I915_WRITE(VLV_DDL(pipe), plane_dl);
  1171. return;
  1172. }
  1173. /* Primary plane Drain Latency */
  1174. pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
  1175. if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
  1176. plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
  1177. DDL_PLANE_PRECISION_64 :
  1178. DDL_PLANE_PRECISION_32;
  1179. plane_dl |= plane_prec | drain_latency;
  1180. }
  1181. /* Cursor Drain Latency
  1182. * BPP is always 4 for cursor
  1183. */
  1184. pixel_size = 4;
  1185. /* Program cursor DL only if it is enabled */
  1186. if (intel_crtc->cursor_base &&
  1187. vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
  1188. plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
  1189. DDL_CURSOR_PRECISION_64 :
  1190. DDL_CURSOR_PRECISION_32;
  1191. plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
  1192. }
  1193. I915_WRITE(VLV_DDL(pipe), plane_dl);
  1194. }
  1195. #define single_plane_enabled(mask) is_power_of_2(mask)
  1196. static void valleyview_update_wm(struct drm_crtc *crtc)
  1197. {
  1198. struct drm_device *dev = crtc->dev;
  1199. static const int sr_latency_ns = 12000;
  1200. struct drm_i915_private *dev_priv = dev->dev_private;
  1201. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1202. int plane_sr, cursor_sr;
  1203. int ignore_plane_sr, ignore_cursor_sr;
  1204. unsigned int enabled = 0;
  1205. bool cxsr_enabled;
  1206. vlv_update_drain_latency(crtc);
  1207. if (g4x_compute_wm0(dev, PIPE_A,
  1208. &valleyview_wm_info, pessimal_latency_ns,
  1209. &valleyview_cursor_wm_info, pessimal_latency_ns,
  1210. &planea_wm, &cursora_wm))
  1211. enabled |= 1 << PIPE_A;
  1212. if (g4x_compute_wm0(dev, PIPE_B,
  1213. &valleyview_wm_info, pessimal_latency_ns,
  1214. &valleyview_cursor_wm_info, pessimal_latency_ns,
  1215. &planeb_wm, &cursorb_wm))
  1216. enabled |= 1 << PIPE_B;
  1217. if (single_plane_enabled(enabled) &&
  1218. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1219. sr_latency_ns,
  1220. &valleyview_wm_info,
  1221. &valleyview_cursor_wm_info,
  1222. &plane_sr, &ignore_cursor_sr) &&
  1223. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1224. 2*sr_latency_ns,
  1225. &valleyview_wm_info,
  1226. &valleyview_cursor_wm_info,
  1227. &ignore_plane_sr, &cursor_sr)) {
  1228. cxsr_enabled = true;
  1229. } else {
  1230. cxsr_enabled = false;
  1231. intel_set_memory_cxsr(dev_priv, false);
  1232. plane_sr = cursor_sr = 0;
  1233. }
  1234. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
  1235. "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1236. planea_wm, cursora_wm,
  1237. planeb_wm, cursorb_wm,
  1238. plane_sr, cursor_sr);
  1239. I915_WRITE(DSPFW1,
  1240. (plane_sr << DSPFW_SR_SHIFT) |
  1241. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1242. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1243. (planea_wm << DSPFW_PLANEA_SHIFT));
  1244. I915_WRITE(DSPFW2,
  1245. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1246. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1247. I915_WRITE(DSPFW3,
  1248. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1249. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1250. if (cxsr_enabled)
  1251. intel_set_memory_cxsr(dev_priv, true);
  1252. }
  1253. static void cherryview_update_wm(struct drm_crtc *crtc)
  1254. {
  1255. struct drm_device *dev = crtc->dev;
  1256. static const int sr_latency_ns = 12000;
  1257. struct drm_i915_private *dev_priv = dev->dev_private;
  1258. int planea_wm, planeb_wm, planec_wm;
  1259. int cursora_wm, cursorb_wm, cursorc_wm;
  1260. int plane_sr, cursor_sr;
  1261. int ignore_plane_sr, ignore_cursor_sr;
  1262. unsigned int enabled = 0;
  1263. bool cxsr_enabled;
  1264. vlv_update_drain_latency(crtc);
  1265. if (g4x_compute_wm0(dev, PIPE_A,
  1266. &valleyview_wm_info, pessimal_latency_ns,
  1267. &valleyview_cursor_wm_info, pessimal_latency_ns,
  1268. &planea_wm, &cursora_wm))
  1269. enabled |= 1 << PIPE_A;
  1270. if (g4x_compute_wm0(dev, PIPE_B,
  1271. &valleyview_wm_info, pessimal_latency_ns,
  1272. &valleyview_cursor_wm_info, pessimal_latency_ns,
  1273. &planeb_wm, &cursorb_wm))
  1274. enabled |= 1 << PIPE_B;
  1275. if (g4x_compute_wm0(dev, PIPE_C,
  1276. &valleyview_wm_info, pessimal_latency_ns,
  1277. &valleyview_cursor_wm_info, pessimal_latency_ns,
  1278. &planec_wm, &cursorc_wm))
  1279. enabled |= 1 << PIPE_C;
  1280. if (single_plane_enabled(enabled) &&
  1281. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1282. sr_latency_ns,
  1283. &valleyview_wm_info,
  1284. &valleyview_cursor_wm_info,
  1285. &plane_sr, &ignore_cursor_sr) &&
  1286. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1287. 2*sr_latency_ns,
  1288. &valleyview_wm_info,
  1289. &valleyview_cursor_wm_info,
  1290. &ignore_plane_sr, &cursor_sr)) {
  1291. cxsr_enabled = true;
  1292. } else {
  1293. cxsr_enabled = false;
  1294. intel_set_memory_cxsr(dev_priv, false);
  1295. plane_sr = cursor_sr = 0;
  1296. }
  1297. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
  1298. "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
  1299. "SR: plane=%d, cursor=%d\n",
  1300. planea_wm, cursora_wm,
  1301. planeb_wm, cursorb_wm,
  1302. planec_wm, cursorc_wm,
  1303. plane_sr, cursor_sr);
  1304. I915_WRITE(DSPFW1,
  1305. (plane_sr << DSPFW_SR_SHIFT) |
  1306. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1307. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1308. (planea_wm << DSPFW_PLANEA_SHIFT));
  1309. I915_WRITE(DSPFW2,
  1310. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1311. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1312. I915_WRITE(DSPFW3,
  1313. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1314. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1315. I915_WRITE(DSPFW9_CHV,
  1316. (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
  1317. DSPFW_CURSORC_MASK)) |
  1318. (planec_wm << DSPFW_PLANEC_SHIFT) |
  1319. (cursorc_wm << DSPFW_CURSORC_SHIFT));
  1320. if (cxsr_enabled)
  1321. intel_set_memory_cxsr(dev_priv, true);
  1322. }
  1323. static void valleyview_update_sprite_wm(struct drm_plane *plane,
  1324. struct drm_crtc *crtc,
  1325. uint32_t sprite_width,
  1326. uint32_t sprite_height,
  1327. int pixel_size,
  1328. bool enabled, bool scaled)
  1329. {
  1330. struct drm_device *dev = crtc->dev;
  1331. struct drm_i915_private *dev_priv = dev->dev_private;
  1332. int pipe = to_intel_plane(plane)->pipe;
  1333. int sprite = to_intel_plane(plane)->plane;
  1334. int drain_latency;
  1335. int plane_prec;
  1336. int sprite_dl;
  1337. int prec_mult;
  1338. sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
  1339. (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
  1340. if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
  1341. &drain_latency)) {
  1342. plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
  1343. DDL_SPRITE_PRECISION_64(sprite) :
  1344. DDL_SPRITE_PRECISION_32(sprite);
  1345. sprite_dl |= plane_prec |
  1346. (drain_latency << DDL_SPRITE_SHIFT(sprite));
  1347. }
  1348. I915_WRITE(VLV_DDL(pipe), sprite_dl);
  1349. }
  1350. static void g4x_update_wm(struct drm_crtc *crtc)
  1351. {
  1352. struct drm_device *dev = crtc->dev;
  1353. static const int sr_latency_ns = 12000;
  1354. struct drm_i915_private *dev_priv = dev->dev_private;
  1355. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1356. int plane_sr, cursor_sr;
  1357. unsigned int enabled = 0;
  1358. bool cxsr_enabled;
  1359. if (g4x_compute_wm0(dev, PIPE_A,
  1360. &g4x_wm_info, pessimal_latency_ns,
  1361. &g4x_cursor_wm_info, pessimal_latency_ns,
  1362. &planea_wm, &cursora_wm))
  1363. enabled |= 1 << PIPE_A;
  1364. if (g4x_compute_wm0(dev, PIPE_B,
  1365. &g4x_wm_info, pessimal_latency_ns,
  1366. &g4x_cursor_wm_info, pessimal_latency_ns,
  1367. &planeb_wm, &cursorb_wm))
  1368. enabled |= 1 << PIPE_B;
  1369. if (single_plane_enabled(enabled) &&
  1370. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1371. sr_latency_ns,
  1372. &g4x_wm_info,
  1373. &g4x_cursor_wm_info,
  1374. &plane_sr, &cursor_sr)) {
  1375. cxsr_enabled = true;
  1376. } else {
  1377. cxsr_enabled = false;
  1378. intel_set_memory_cxsr(dev_priv, false);
  1379. plane_sr = cursor_sr = 0;
  1380. }
  1381. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
  1382. "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1383. planea_wm, cursora_wm,
  1384. planeb_wm, cursorb_wm,
  1385. plane_sr, cursor_sr);
  1386. I915_WRITE(DSPFW1,
  1387. (plane_sr << DSPFW_SR_SHIFT) |
  1388. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1389. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1390. (planea_wm << DSPFW_PLANEA_SHIFT));
  1391. I915_WRITE(DSPFW2,
  1392. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1393. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1394. /* HPLL off in SR has some issues on G4x... disable it */
  1395. I915_WRITE(DSPFW3,
  1396. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1397. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1398. if (cxsr_enabled)
  1399. intel_set_memory_cxsr(dev_priv, true);
  1400. }
  1401. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1402. {
  1403. struct drm_device *dev = unused_crtc->dev;
  1404. struct drm_i915_private *dev_priv = dev->dev_private;
  1405. struct drm_crtc *crtc;
  1406. int srwm = 1;
  1407. int cursor_sr = 16;
  1408. bool cxsr_enabled;
  1409. /* Calc sr entries for one plane configs */
  1410. crtc = single_enabled_crtc(dev);
  1411. if (crtc) {
  1412. /* self-refresh has much higher latency */
  1413. static const int sr_latency_ns = 12000;
  1414. const struct drm_display_mode *adjusted_mode =
  1415. &to_intel_crtc(crtc)->config.adjusted_mode;
  1416. int clock = adjusted_mode->crtc_clock;
  1417. int htotal = adjusted_mode->crtc_htotal;
  1418. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1419. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1420. unsigned long line_time_us;
  1421. int entries;
  1422. line_time_us = max(htotal * 1000 / clock, 1);
  1423. /* Use ns/us then divide to preserve precision */
  1424. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1425. pixel_size * hdisplay;
  1426. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1427. srwm = I965_FIFO_SIZE - entries;
  1428. if (srwm < 0)
  1429. srwm = 1;
  1430. srwm &= 0x1ff;
  1431. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1432. entries, srwm);
  1433. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1434. pixel_size * to_intel_crtc(crtc)->cursor_width;
  1435. entries = DIV_ROUND_UP(entries,
  1436. i965_cursor_wm_info.cacheline_size);
  1437. cursor_sr = i965_cursor_wm_info.fifo_size -
  1438. (entries + i965_cursor_wm_info.guard_size);
  1439. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1440. cursor_sr = i965_cursor_wm_info.max_wm;
  1441. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1442. "cursor %d\n", srwm, cursor_sr);
  1443. cxsr_enabled = true;
  1444. } else {
  1445. cxsr_enabled = false;
  1446. /* Turn off self refresh if both pipes are enabled */
  1447. intel_set_memory_cxsr(dev_priv, false);
  1448. }
  1449. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1450. srwm);
  1451. /* 965 has limitations... */
  1452. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1453. (8 << DSPFW_CURSORB_SHIFT) |
  1454. (8 << DSPFW_PLANEB_SHIFT) |
  1455. (8 << DSPFW_PLANEA_SHIFT));
  1456. I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
  1457. (8 << DSPFW_PLANEC_SHIFT_OLD));
  1458. /* update cursor SR watermark */
  1459. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1460. if (cxsr_enabled)
  1461. intel_set_memory_cxsr(dev_priv, true);
  1462. }
  1463. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1464. {
  1465. struct drm_device *dev = unused_crtc->dev;
  1466. struct drm_i915_private *dev_priv = dev->dev_private;
  1467. const struct intel_watermark_params *wm_info;
  1468. uint32_t fwater_lo;
  1469. uint32_t fwater_hi;
  1470. int cwm, srwm = 1;
  1471. int fifo_size;
  1472. int planea_wm, planeb_wm;
  1473. struct drm_crtc *crtc, *enabled = NULL;
  1474. if (IS_I945GM(dev))
  1475. wm_info = &i945_wm_info;
  1476. else if (!IS_GEN2(dev))
  1477. wm_info = &i915_wm_info;
  1478. else
  1479. wm_info = &i830_a_wm_info;
  1480. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1481. crtc = intel_get_crtc_for_plane(dev, 0);
  1482. if (intel_crtc_active(crtc)) {
  1483. const struct drm_display_mode *adjusted_mode;
  1484. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1485. if (IS_GEN2(dev))
  1486. cpp = 4;
  1487. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1488. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1489. wm_info, fifo_size, cpp,
  1490. pessimal_latency_ns);
  1491. enabled = crtc;
  1492. } else {
  1493. planea_wm = fifo_size - wm_info->guard_size;
  1494. if (planea_wm > (long)wm_info->max_wm)
  1495. planea_wm = wm_info->max_wm;
  1496. }
  1497. if (IS_GEN2(dev))
  1498. wm_info = &i830_bc_wm_info;
  1499. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1500. crtc = intel_get_crtc_for_plane(dev, 1);
  1501. if (intel_crtc_active(crtc)) {
  1502. const struct drm_display_mode *adjusted_mode;
  1503. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1504. if (IS_GEN2(dev))
  1505. cpp = 4;
  1506. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1507. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1508. wm_info, fifo_size, cpp,
  1509. pessimal_latency_ns);
  1510. if (enabled == NULL)
  1511. enabled = crtc;
  1512. else
  1513. enabled = NULL;
  1514. } else {
  1515. planeb_wm = fifo_size - wm_info->guard_size;
  1516. if (planeb_wm > (long)wm_info->max_wm)
  1517. planeb_wm = wm_info->max_wm;
  1518. }
  1519. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1520. if (IS_I915GM(dev) && enabled) {
  1521. struct drm_i915_gem_object *obj;
  1522. obj = intel_fb_obj(enabled->primary->fb);
  1523. /* self-refresh seems busted with untiled */
  1524. if (obj->tiling_mode == I915_TILING_NONE)
  1525. enabled = NULL;
  1526. }
  1527. /*
  1528. * Overlay gets an aggressive default since video jitter is bad.
  1529. */
  1530. cwm = 2;
  1531. /* Play safe and disable self-refresh before adjusting watermarks. */
  1532. intel_set_memory_cxsr(dev_priv, false);
  1533. /* Calc sr entries for one plane configs */
  1534. if (HAS_FW_BLC(dev) && enabled) {
  1535. /* self-refresh has much higher latency */
  1536. static const int sr_latency_ns = 6000;
  1537. const struct drm_display_mode *adjusted_mode =
  1538. &to_intel_crtc(enabled)->config.adjusted_mode;
  1539. int clock = adjusted_mode->crtc_clock;
  1540. int htotal = adjusted_mode->crtc_htotal;
  1541. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1542. int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
  1543. unsigned long line_time_us;
  1544. int entries;
  1545. line_time_us = max(htotal * 1000 / clock, 1);
  1546. /* Use ns/us then divide to preserve precision */
  1547. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1548. pixel_size * hdisplay;
  1549. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1550. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1551. srwm = wm_info->fifo_size - entries;
  1552. if (srwm < 0)
  1553. srwm = 1;
  1554. if (IS_I945G(dev) || IS_I945GM(dev))
  1555. I915_WRITE(FW_BLC_SELF,
  1556. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1557. else if (IS_I915GM(dev))
  1558. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1559. }
  1560. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1561. planea_wm, planeb_wm, cwm, srwm);
  1562. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1563. fwater_hi = (cwm & 0x1f);
  1564. /* Set request length to 8 cachelines per fetch */
  1565. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1566. fwater_hi = fwater_hi | (1 << 8);
  1567. I915_WRITE(FW_BLC, fwater_lo);
  1568. I915_WRITE(FW_BLC2, fwater_hi);
  1569. if (enabled)
  1570. intel_set_memory_cxsr(dev_priv, true);
  1571. }
  1572. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1573. {
  1574. struct drm_device *dev = unused_crtc->dev;
  1575. struct drm_i915_private *dev_priv = dev->dev_private;
  1576. struct drm_crtc *crtc;
  1577. const struct drm_display_mode *adjusted_mode;
  1578. uint32_t fwater_lo;
  1579. int planea_wm;
  1580. crtc = single_enabled_crtc(dev);
  1581. if (crtc == NULL)
  1582. return;
  1583. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1584. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1585. &i845_wm_info,
  1586. dev_priv->display.get_fifo_size(dev, 0),
  1587. 4, pessimal_latency_ns);
  1588. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1589. fwater_lo |= (3<<8) | planea_wm;
  1590. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1591. I915_WRITE(FW_BLC, fwater_lo);
  1592. }
  1593. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1594. struct drm_crtc *crtc)
  1595. {
  1596. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1597. uint32_t pixel_rate;
  1598. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1599. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1600. * adjust the pixel_rate here. */
  1601. if (intel_crtc->config.pch_pfit.enabled) {
  1602. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1603. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1604. pipe_w = intel_crtc->config.pipe_src_w;
  1605. pipe_h = intel_crtc->config.pipe_src_h;
  1606. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1607. pfit_h = pfit_size & 0xFFFF;
  1608. if (pipe_w < pfit_w)
  1609. pipe_w = pfit_w;
  1610. if (pipe_h < pfit_h)
  1611. pipe_h = pfit_h;
  1612. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1613. pfit_w * pfit_h);
  1614. }
  1615. return pixel_rate;
  1616. }
  1617. /* latency must be in 0.1us units. */
  1618. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1619. uint32_t latency)
  1620. {
  1621. uint64_t ret;
  1622. if (WARN(latency == 0, "Latency value missing\n"))
  1623. return UINT_MAX;
  1624. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1625. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1626. return ret;
  1627. }
  1628. /* latency must be in 0.1us units. */
  1629. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1630. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1631. uint32_t latency)
  1632. {
  1633. uint32_t ret;
  1634. if (WARN(latency == 0, "Latency value missing\n"))
  1635. return UINT_MAX;
  1636. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1637. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1638. ret = DIV_ROUND_UP(ret, 64) + 2;
  1639. return ret;
  1640. }
  1641. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1642. uint8_t bytes_per_pixel)
  1643. {
  1644. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1645. }
  1646. struct ilk_pipe_wm_parameters {
  1647. bool active;
  1648. uint32_t pipe_htotal;
  1649. uint32_t pixel_rate;
  1650. struct intel_plane_wm_parameters pri;
  1651. struct intel_plane_wm_parameters spr;
  1652. struct intel_plane_wm_parameters cur;
  1653. };
  1654. struct ilk_wm_maximums {
  1655. uint16_t pri;
  1656. uint16_t spr;
  1657. uint16_t cur;
  1658. uint16_t fbc;
  1659. };
  1660. /* used in computing the new watermarks state */
  1661. struct intel_wm_config {
  1662. unsigned int num_pipes_active;
  1663. bool sprites_enabled;
  1664. bool sprites_scaled;
  1665. };
  1666. /*
  1667. * For both WM_PIPE and WM_LP.
  1668. * mem_value must be in 0.1us units.
  1669. */
  1670. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1671. uint32_t mem_value,
  1672. bool is_lp)
  1673. {
  1674. uint32_t method1, method2;
  1675. if (!params->active || !params->pri.enabled)
  1676. return 0;
  1677. method1 = ilk_wm_method1(params->pixel_rate,
  1678. params->pri.bytes_per_pixel,
  1679. mem_value);
  1680. if (!is_lp)
  1681. return method1;
  1682. method2 = ilk_wm_method2(params->pixel_rate,
  1683. params->pipe_htotal,
  1684. params->pri.horiz_pixels,
  1685. params->pri.bytes_per_pixel,
  1686. mem_value);
  1687. return min(method1, method2);
  1688. }
  1689. /*
  1690. * For both WM_PIPE and WM_LP.
  1691. * mem_value must be in 0.1us units.
  1692. */
  1693. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1694. uint32_t mem_value)
  1695. {
  1696. uint32_t method1, method2;
  1697. if (!params->active || !params->spr.enabled)
  1698. return 0;
  1699. method1 = ilk_wm_method1(params->pixel_rate,
  1700. params->spr.bytes_per_pixel,
  1701. mem_value);
  1702. method2 = ilk_wm_method2(params->pixel_rate,
  1703. params->pipe_htotal,
  1704. params->spr.horiz_pixels,
  1705. params->spr.bytes_per_pixel,
  1706. mem_value);
  1707. return min(method1, method2);
  1708. }
  1709. /*
  1710. * For both WM_PIPE and WM_LP.
  1711. * mem_value must be in 0.1us units.
  1712. */
  1713. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1714. uint32_t mem_value)
  1715. {
  1716. if (!params->active || !params->cur.enabled)
  1717. return 0;
  1718. return ilk_wm_method2(params->pixel_rate,
  1719. params->pipe_htotal,
  1720. params->cur.horiz_pixels,
  1721. params->cur.bytes_per_pixel,
  1722. mem_value);
  1723. }
  1724. /* Only for WM_LP. */
  1725. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1726. uint32_t pri_val)
  1727. {
  1728. if (!params->active || !params->pri.enabled)
  1729. return 0;
  1730. return ilk_wm_fbc(pri_val,
  1731. params->pri.horiz_pixels,
  1732. params->pri.bytes_per_pixel);
  1733. }
  1734. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1735. {
  1736. if (INTEL_INFO(dev)->gen >= 8)
  1737. return 3072;
  1738. else if (INTEL_INFO(dev)->gen >= 7)
  1739. return 768;
  1740. else
  1741. return 512;
  1742. }
  1743. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1744. int level, bool is_sprite)
  1745. {
  1746. if (INTEL_INFO(dev)->gen >= 8)
  1747. /* BDW primary/sprite plane watermarks */
  1748. return level == 0 ? 255 : 2047;
  1749. else if (INTEL_INFO(dev)->gen >= 7)
  1750. /* IVB/HSW primary/sprite plane watermarks */
  1751. return level == 0 ? 127 : 1023;
  1752. else if (!is_sprite)
  1753. /* ILK/SNB primary plane watermarks */
  1754. return level == 0 ? 127 : 511;
  1755. else
  1756. /* ILK/SNB sprite plane watermarks */
  1757. return level == 0 ? 63 : 255;
  1758. }
  1759. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1760. int level)
  1761. {
  1762. if (INTEL_INFO(dev)->gen >= 7)
  1763. return level == 0 ? 63 : 255;
  1764. else
  1765. return level == 0 ? 31 : 63;
  1766. }
  1767. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1768. {
  1769. if (INTEL_INFO(dev)->gen >= 8)
  1770. return 31;
  1771. else
  1772. return 15;
  1773. }
  1774. /* Calculate the maximum primary/sprite plane watermark */
  1775. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1776. int level,
  1777. const struct intel_wm_config *config,
  1778. enum intel_ddb_partitioning ddb_partitioning,
  1779. bool is_sprite)
  1780. {
  1781. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1782. /* if sprites aren't enabled, sprites get nothing */
  1783. if (is_sprite && !config->sprites_enabled)
  1784. return 0;
  1785. /* HSW allows LP1+ watermarks even with multiple pipes */
  1786. if (level == 0 || config->num_pipes_active > 1) {
  1787. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1788. /*
  1789. * For some reason the non self refresh
  1790. * FIFO size is only half of the self
  1791. * refresh FIFO size on ILK/SNB.
  1792. */
  1793. if (INTEL_INFO(dev)->gen <= 6)
  1794. fifo_size /= 2;
  1795. }
  1796. if (config->sprites_enabled) {
  1797. /* level 0 is always calculated with 1:1 split */
  1798. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1799. if (is_sprite)
  1800. fifo_size *= 5;
  1801. fifo_size /= 6;
  1802. } else {
  1803. fifo_size /= 2;
  1804. }
  1805. }
  1806. /* clamp to max that the registers can hold */
  1807. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1808. }
  1809. /* Calculate the maximum cursor plane watermark */
  1810. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1811. int level,
  1812. const struct intel_wm_config *config)
  1813. {
  1814. /* HSW LP1+ watermarks w/ multiple pipes */
  1815. if (level > 0 && config->num_pipes_active > 1)
  1816. return 64;
  1817. /* otherwise just report max that registers can hold */
  1818. return ilk_cursor_wm_reg_max(dev, level);
  1819. }
  1820. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1821. int level,
  1822. const struct intel_wm_config *config,
  1823. enum intel_ddb_partitioning ddb_partitioning,
  1824. struct ilk_wm_maximums *max)
  1825. {
  1826. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1827. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1828. max->cur = ilk_cursor_wm_max(dev, level, config);
  1829. max->fbc = ilk_fbc_wm_reg_max(dev);
  1830. }
  1831. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1832. int level,
  1833. struct ilk_wm_maximums *max)
  1834. {
  1835. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1836. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1837. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1838. max->fbc = ilk_fbc_wm_reg_max(dev);
  1839. }
  1840. static bool ilk_validate_wm_level(int level,
  1841. const struct ilk_wm_maximums *max,
  1842. struct intel_wm_level *result)
  1843. {
  1844. bool ret;
  1845. /* already determined to be invalid? */
  1846. if (!result->enable)
  1847. return false;
  1848. result->enable = result->pri_val <= max->pri &&
  1849. result->spr_val <= max->spr &&
  1850. result->cur_val <= max->cur;
  1851. ret = result->enable;
  1852. /*
  1853. * HACK until we can pre-compute everything,
  1854. * and thus fail gracefully if LP0 watermarks
  1855. * are exceeded...
  1856. */
  1857. if (level == 0 && !result->enable) {
  1858. if (result->pri_val > max->pri)
  1859. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1860. level, result->pri_val, max->pri);
  1861. if (result->spr_val > max->spr)
  1862. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1863. level, result->spr_val, max->spr);
  1864. if (result->cur_val > max->cur)
  1865. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1866. level, result->cur_val, max->cur);
  1867. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1868. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1869. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1870. result->enable = true;
  1871. }
  1872. return ret;
  1873. }
  1874. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1875. int level,
  1876. const struct ilk_pipe_wm_parameters *p,
  1877. struct intel_wm_level *result)
  1878. {
  1879. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1880. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1881. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1882. /* WM1+ latency values stored in 0.5us units */
  1883. if (level > 0) {
  1884. pri_latency *= 5;
  1885. spr_latency *= 5;
  1886. cur_latency *= 5;
  1887. }
  1888. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1889. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1890. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1891. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1892. result->enable = true;
  1893. }
  1894. static uint32_t
  1895. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1896. {
  1897. struct drm_i915_private *dev_priv = dev->dev_private;
  1898. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1899. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1900. u32 linetime, ips_linetime;
  1901. if (!intel_crtc_active(crtc))
  1902. return 0;
  1903. /* The WM are computed with base on how long it takes to fill a single
  1904. * row at the given clock rate, multiplied by 8.
  1905. * */
  1906. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1907. mode->crtc_clock);
  1908. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1909. intel_ddi_get_cdclk_freq(dev_priv));
  1910. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1911. PIPE_WM_LINETIME_TIME(linetime);
  1912. }
  1913. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1914. {
  1915. struct drm_i915_private *dev_priv = dev->dev_private;
  1916. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1917. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1918. wm[0] = (sskpd >> 56) & 0xFF;
  1919. if (wm[0] == 0)
  1920. wm[0] = sskpd & 0xF;
  1921. wm[1] = (sskpd >> 4) & 0xFF;
  1922. wm[2] = (sskpd >> 12) & 0xFF;
  1923. wm[3] = (sskpd >> 20) & 0x1FF;
  1924. wm[4] = (sskpd >> 32) & 0x1FF;
  1925. } else if (INTEL_INFO(dev)->gen >= 6) {
  1926. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1927. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1928. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1929. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1930. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1931. } else if (INTEL_INFO(dev)->gen >= 5) {
  1932. uint32_t mltr = I915_READ(MLTR_ILK);
  1933. /* ILK primary LP0 latency is 700 ns */
  1934. wm[0] = 7;
  1935. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1936. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1937. }
  1938. }
  1939. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1940. {
  1941. /* ILK sprite LP0 latency is 1300 ns */
  1942. if (INTEL_INFO(dev)->gen == 5)
  1943. wm[0] = 13;
  1944. }
  1945. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1946. {
  1947. /* ILK cursor LP0 latency is 1300 ns */
  1948. if (INTEL_INFO(dev)->gen == 5)
  1949. wm[0] = 13;
  1950. /* WaDoubleCursorLP3Latency:ivb */
  1951. if (IS_IVYBRIDGE(dev))
  1952. wm[3] *= 2;
  1953. }
  1954. int ilk_wm_max_level(const struct drm_device *dev)
  1955. {
  1956. /* how many WM levels are we expecting */
  1957. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1958. return 4;
  1959. else if (INTEL_INFO(dev)->gen >= 6)
  1960. return 3;
  1961. else
  1962. return 2;
  1963. }
  1964. static void intel_print_wm_latency(struct drm_device *dev,
  1965. const char *name,
  1966. const uint16_t wm[5])
  1967. {
  1968. int level, max_level = ilk_wm_max_level(dev);
  1969. for (level = 0; level <= max_level; level++) {
  1970. unsigned int latency = wm[level];
  1971. if (latency == 0) {
  1972. DRM_ERROR("%s WM%d latency not provided\n",
  1973. name, level);
  1974. continue;
  1975. }
  1976. /* WM1+ latency values in 0.5us units */
  1977. if (level > 0)
  1978. latency *= 5;
  1979. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1980. name, level, wm[level],
  1981. latency / 10, latency % 10);
  1982. }
  1983. }
  1984. static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
  1985. uint16_t wm[5], uint16_t min)
  1986. {
  1987. int level, max_level = ilk_wm_max_level(dev_priv->dev);
  1988. if (wm[0] >= min)
  1989. return false;
  1990. wm[0] = max(wm[0], min);
  1991. for (level = 1; level <= max_level; level++)
  1992. wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
  1993. return true;
  1994. }
  1995. static void snb_wm_latency_quirk(struct drm_device *dev)
  1996. {
  1997. struct drm_i915_private *dev_priv = dev->dev_private;
  1998. bool changed;
  1999. /*
  2000. * The BIOS provided WM memory latency values are often
  2001. * inadequate for high resolution displays. Adjust them.
  2002. */
  2003. changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
  2004. ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
  2005. ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
  2006. if (!changed)
  2007. return;
  2008. DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
  2009. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  2010. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  2011. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  2012. }
  2013. static void ilk_setup_wm_latency(struct drm_device *dev)
  2014. {
  2015. struct drm_i915_private *dev_priv = dev->dev_private;
  2016. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  2017. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  2018. sizeof(dev_priv->wm.pri_latency));
  2019. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  2020. sizeof(dev_priv->wm.pri_latency));
  2021. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  2022. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  2023. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  2024. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  2025. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  2026. if (IS_GEN6(dev))
  2027. snb_wm_latency_quirk(dev);
  2028. }
  2029. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  2030. struct ilk_pipe_wm_parameters *p)
  2031. {
  2032. struct drm_device *dev = crtc->dev;
  2033. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2034. enum pipe pipe = intel_crtc->pipe;
  2035. struct drm_plane *plane;
  2036. if (!intel_crtc_active(crtc))
  2037. return;
  2038. p->active = true;
  2039. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  2040. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  2041. p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
  2042. p->cur.bytes_per_pixel = 4;
  2043. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  2044. p->cur.horiz_pixels = intel_crtc->cursor_width;
  2045. /* TODO: for now, assume primary and cursor planes are always enabled. */
  2046. p->pri.enabled = true;
  2047. p->cur.enabled = true;
  2048. drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
  2049. struct intel_plane *intel_plane = to_intel_plane(plane);
  2050. if (intel_plane->pipe == pipe) {
  2051. p->spr = intel_plane->wm;
  2052. break;
  2053. }
  2054. }
  2055. }
  2056. static void ilk_compute_wm_config(struct drm_device *dev,
  2057. struct intel_wm_config *config)
  2058. {
  2059. struct intel_crtc *intel_crtc;
  2060. /* Compute the currently _active_ config */
  2061. for_each_intel_crtc(dev, intel_crtc) {
  2062. const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
  2063. if (!wm->pipe_enabled)
  2064. continue;
  2065. config->sprites_enabled |= wm->sprites_enabled;
  2066. config->sprites_scaled |= wm->sprites_scaled;
  2067. config->num_pipes_active++;
  2068. }
  2069. }
  2070. /* Compute new watermarks for the pipe */
  2071. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  2072. const struct ilk_pipe_wm_parameters *params,
  2073. struct intel_pipe_wm *pipe_wm)
  2074. {
  2075. struct drm_device *dev = crtc->dev;
  2076. const struct drm_i915_private *dev_priv = dev->dev_private;
  2077. int level, max_level = ilk_wm_max_level(dev);
  2078. /* LP0 watermark maximums depend on this pipe alone */
  2079. struct intel_wm_config config = {
  2080. .num_pipes_active = 1,
  2081. .sprites_enabled = params->spr.enabled,
  2082. .sprites_scaled = params->spr.scaled,
  2083. };
  2084. struct ilk_wm_maximums max;
  2085. pipe_wm->pipe_enabled = params->active;
  2086. pipe_wm->sprites_enabled = params->spr.enabled;
  2087. pipe_wm->sprites_scaled = params->spr.scaled;
  2088. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  2089. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  2090. max_level = 1;
  2091. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  2092. if (params->spr.scaled)
  2093. max_level = 0;
  2094. ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
  2095. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2096. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  2097. /* LP0 watermarks always use 1/2 DDB partitioning */
  2098. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  2099. /* At least LP0 must be valid */
  2100. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  2101. return false;
  2102. ilk_compute_wm_reg_maximums(dev, 1, &max);
  2103. for (level = 1; level <= max_level; level++) {
  2104. struct intel_wm_level wm = {};
  2105. ilk_compute_wm_level(dev_priv, level, params, &wm);
  2106. /*
  2107. * Disable any watermark level that exceeds the
  2108. * register maximums since such watermarks are
  2109. * always invalid.
  2110. */
  2111. if (!ilk_validate_wm_level(level, &max, &wm))
  2112. break;
  2113. pipe_wm->wm[level] = wm;
  2114. }
  2115. return true;
  2116. }
  2117. /*
  2118. * Merge the watermarks from all active pipes for a specific level.
  2119. */
  2120. static void ilk_merge_wm_level(struct drm_device *dev,
  2121. int level,
  2122. struct intel_wm_level *ret_wm)
  2123. {
  2124. const struct intel_crtc *intel_crtc;
  2125. ret_wm->enable = true;
  2126. for_each_intel_crtc(dev, intel_crtc) {
  2127. const struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2128. const struct intel_wm_level *wm = &active->wm[level];
  2129. if (!active->pipe_enabled)
  2130. continue;
  2131. /*
  2132. * The watermark values may have been used in the past,
  2133. * so we must maintain them in the registers for some
  2134. * time even if the level is now disabled.
  2135. */
  2136. if (!wm->enable)
  2137. ret_wm->enable = false;
  2138. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  2139. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  2140. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  2141. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  2142. }
  2143. }
  2144. /*
  2145. * Merge all low power watermarks for all active pipes.
  2146. */
  2147. static void ilk_wm_merge(struct drm_device *dev,
  2148. const struct intel_wm_config *config,
  2149. const struct ilk_wm_maximums *max,
  2150. struct intel_pipe_wm *merged)
  2151. {
  2152. int level, max_level = ilk_wm_max_level(dev);
  2153. int last_enabled_level = max_level;
  2154. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  2155. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  2156. config->num_pipes_active > 1)
  2157. return;
  2158. /* ILK: FBC WM must be disabled always */
  2159. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  2160. /* merge each WM1+ level */
  2161. for (level = 1; level <= max_level; level++) {
  2162. struct intel_wm_level *wm = &merged->wm[level];
  2163. ilk_merge_wm_level(dev, level, wm);
  2164. if (level > last_enabled_level)
  2165. wm->enable = false;
  2166. else if (!ilk_validate_wm_level(level, max, wm))
  2167. /* make sure all following levels get disabled */
  2168. last_enabled_level = level - 1;
  2169. /*
  2170. * The spec says it is preferred to disable
  2171. * FBC WMs instead of disabling a WM level.
  2172. */
  2173. if (wm->fbc_val > max->fbc) {
  2174. if (wm->enable)
  2175. merged->fbc_wm_enabled = false;
  2176. wm->fbc_val = 0;
  2177. }
  2178. }
  2179. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  2180. /*
  2181. * FIXME this is racy. FBC might get enabled later.
  2182. * What we should check here is whether FBC can be
  2183. * enabled sometime later.
  2184. */
  2185. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  2186. for (level = 2; level <= max_level; level++) {
  2187. struct intel_wm_level *wm = &merged->wm[level];
  2188. wm->enable = false;
  2189. }
  2190. }
  2191. }
  2192. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  2193. {
  2194. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  2195. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  2196. }
  2197. /* The value we need to program into the WM_LPx latency field */
  2198. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  2199. {
  2200. struct drm_i915_private *dev_priv = dev->dev_private;
  2201. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2202. return 2 * level;
  2203. else
  2204. return dev_priv->wm.pri_latency[level];
  2205. }
  2206. static void ilk_compute_wm_results(struct drm_device *dev,
  2207. const struct intel_pipe_wm *merged,
  2208. enum intel_ddb_partitioning partitioning,
  2209. struct ilk_wm_values *results)
  2210. {
  2211. struct intel_crtc *intel_crtc;
  2212. int level, wm_lp;
  2213. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2214. results->partitioning = partitioning;
  2215. /* LP1+ register values */
  2216. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2217. const struct intel_wm_level *r;
  2218. level = ilk_wm_lp_to_level(wm_lp, merged);
  2219. r = &merged->wm[level];
  2220. /*
  2221. * Maintain the watermark values even if the level is
  2222. * disabled. Doing otherwise could cause underruns.
  2223. */
  2224. results->wm_lp[wm_lp - 1] =
  2225. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2226. (r->pri_val << WM1_LP_SR_SHIFT) |
  2227. r->cur_val;
  2228. if (r->enable)
  2229. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2230. if (INTEL_INFO(dev)->gen >= 8)
  2231. results->wm_lp[wm_lp - 1] |=
  2232. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2233. else
  2234. results->wm_lp[wm_lp - 1] |=
  2235. r->fbc_val << WM1_LP_FBC_SHIFT;
  2236. /*
  2237. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2238. * level is disabled. Doing otherwise could cause underruns.
  2239. */
  2240. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2241. WARN_ON(wm_lp != 1);
  2242. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2243. } else
  2244. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2245. }
  2246. /* LP0 register values */
  2247. for_each_intel_crtc(dev, intel_crtc) {
  2248. enum pipe pipe = intel_crtc->pipe;
  2249. const struct intel_wm_level *r =
  2250. &intel_crtc->wm.active.wm[0];
  2251. if (WARN_ON(!r->enable))
  2252. continue;
  2253. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2254. results->wm_pipe[pipe] =
  2255. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2256. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2257. r->cur_val;
  2258. }
  2259. }
  2260. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2261. * case both are at the same level. Prefer r1 in case they're the same. */
  2262. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2263. struct intel_pipe_wm *r1,
  2264. struct intel_pipe_wm *r2)
  2265. {
  2266. int level, max_level = ilk_wm_max_level(dev);
  2267. int level1 = 0, level2 = 0;
  2268. for (level = 1; level <= max_level; level++) {
  2269. if (r1->wm[level].enable)
  2270. level1 = level;
  2271. if (r2->wm[level].enable)
  2272. level2 = level;
  2273. }
  2274. if (level1 == level2) {
  2275. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2276. return r2;
  2277. else
  2278. return r1;
  2279. } else if (level1 > level2) {
  2280. return r1;
  2281. } else {
  2282. return r2;
  2283. }
  2284. }
  2285. /* dirty bits used to track which watermarks need changes */
  2286. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2287. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2288. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2289. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2290. #define WM_DIRTY_FBC (1 << 24)
  2291. #define WM_DIRTY_DDB (1 << 25)
  2292. static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
  2293. const struct ilk_wm_values *old,
  2294. const struct ilk_wm_values *new)
  2295. {
  2296. unsigned int dirty = 0;
  2297. enum pipe pipe;
  2298. int wm_lp;
  2299. for_each_pipe(dev_priv, pipe) {
  2300. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2301. dirty |= WM_DIRTY_LINETIME(pipe);
  2302. /* Must disable LP1+ watermarks too */
  2303. dirty |= WM_DIRTY_LP_ALL;
  2304. }
  2305. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2306. dirty |= WM_DIRTY_PIPE(pipe);
  2307. /* Must disable LP1+ watermarks too */
  2308. dirty |= WM_DIRTY_LP_ALL;
  2309. }
  2310. }
  2311. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2312. dirty |= WM_DIRTY_FBC;
  2313. /* Must disable LP1+ watermarks too */
  2314. dirty |= WM_DIRTY_LP_ALL;
  2315. }
  2316. if (old->partitioning != new->partitioning) {
  2317. dirty |= WM_DIRTY_DDB;
  2318. /* Must disable LP1+ watermarks too */
  2319. dirty |= WM_DIRTY_LP_ALL;
  2320. }
  2321. /* LP1+ watermarks already deemed dirty, no need to continue */
  2322. if (dirty & WM_DIRTY_LP_ALL)
  2323. return dirty;
  2324. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2325. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2326. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2327. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2328. break;
  2329. }
  2330. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2331. for (; wm_lp <= 3; wm_lp++)
  2332. dirty |= WM_DIRTY_LP(wm_lp);
  2333. return dirty;
  2334. }
  2335. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2336. unsigned int dirty)
  2337. {
  2338. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2339. bool changed = false;
  2340. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2341. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2342. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2343. changed = true;
  2344. }
  2345. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2346. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2347. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2348. changed = true;
  2349. }
  2350. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2351. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2352. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2353. changed = true;
  2354. }
  2355. /*
  2356. * Don't touch WM1S_LP_EN here.
  2357. * Doing so could cause underruns.
  2358. */
  2359. return changed;
  2360. }
  2361. /*
  2362. * The spec says we shouldn't write when we don't need, because every write
  2363. * causes WMs to be re-evaluated, expending some power.
  2364. */
  2365. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2366. struct ilk_wm_values *results)
  2367. {
  2368. struct drm_device *dev = dev_priv->dev;
  2369. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2370. unsigned int dirty;
  2371. uint32_t val;
  2372. dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
  2373. if (!dirty)
  2374. return;
  2375. _ilk_disable_lp_wm(dev_priv, dirty);
  2376. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2377. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2378. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2379. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2380. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2381. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2382. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2383. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2384. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2385. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2386. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2387. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2388. if (dirty & WM_DIRTY_DDB) {
  2389. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2390. val = I915_READ(WM_MISC);
  2391. if (results->partitioning == INTEL_DDB_PART_1_2)
  2392. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2393. else
  2394. val |= WM_MISC_DATA_PARTITION_5_6;
  2395. I915_WRITE(WM_MISC, val);
  2396. } else {
  2397. val = I915_READ(DISP_ARB_CTL2);
  2398. if (results->partitioning == INTEL_DDB_PART_1_2)
  2399. val &= ~DISP_DATA_PARTITION_5_6;
  2400. else
  2401. val |= DISP_DATA_PARTITION_5_6;
  2402. I915_WRITE(DISP_ARB_CTL2, val);
  2403. }
  2404. }
  2405. if (dirty & WM_DIRTY_FBC) {
  2406. val = I915_READ(DISP_ARB_CTL);
  2407. if (results->enable_fbc_wm)
  2408. val &= ~DISP_FBC_WM_DIS;
  2409. else
  2410. val |= DISP_FBC_WM_DIS;
  2411. I915_WRITE(DISP_ARB_CTL, val);
  2412. }
  2413. if (dirty & WM_DIRTY_LP(1) &&
  2414. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2415. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2416. if (INTEL_INFO(dev)->gen >= 7) {
  2417. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2418. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2419. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2420. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2421. }
  2422. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2423. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2424. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2425. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2426. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2427. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2428. dev_priv->wm.hw = *results;
  2429. }
  2430. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2431. {
  2432. struct drm_i915_private *dev_priv = dev->dev_private;
  2433. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2434. }
  2435. static void ilk_update_wm(struct drm_crtc *crtc)
  2436. {
  2437. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2438. struct drm_device *dev = crtc->dev;
  2439. struct drm_i915_private *dev_priv = dev->dev_private;
  2440. struct ilk_wm_maximums max;
  2441. struct ilk_pipe_wm_parameters params = {};
  2442. struct ilk_wm_values results = {};
  2443. enum intel_ddb_partitioning partitioning;
  2444. struct intel_pipe_wm pipe_wm = {};
  2445. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2446. struct intel_wm_config config = {};
  2447. ilk_compute_wm_parameters(crtc, &params);
  2448. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2449. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2450. return;
  2451. intel_crtc->wm.active = pipe_wm;
  2452. ilk_compute_wm_config(dev, &config);
  2453. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2454. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2455. /* 5/6 split only in single pipe config on IVB+ */
  2456. if (INTEL_INFO(dev)->gen >= 7 &&
  2457. config.num_pipes_active == 1 && config.sprites_enabled) {
  2458. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2459. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2460. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2461. } else {
  2462. best_lp_wm = &lp_wm_1_2;
  2463. }
  2464. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2465. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2466. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2467. ilk_write_wm_values(dev_priv, &results);
  2468. }
  2469. static void
  2470. ilk_update_sprite_wm(struct drm_plane *plane,
  2471. struct drm_crtc *crtc,
  2472. uint32_t sprite_width, uint32_t sprite_height,
  2473. int pixel_size, bool enabled, bool scaled)
  2474. {
  2475. struct drm_device *dev = plane->dev;
  2476. struct intel_plane *intel_plane = to_intel_plane(plane);
  2477. intel_plane->wm.enabled = enabled;
  2478. intel_plane->wm.scaled = scaled;
  2479. intel_plane->wm.horiz_pixels = sprite_width;
  2480. intel_plane->wm.vert_pixels = sprite_width;
  2481. intel_plane->wm.bytes_per_pixel = pixel_size;
  2482. /*
  2483. * IVB workaround: must disable low power watermarks for at least
  2484. * one frame before enabling scaling. LP watermarks can be re-enabled
  2485. * when scaling is disabled.
  2486. *
  2487. * WaCxSRDisabledForSpriteScaling:ivb
  2488. */
  2489. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2490. intel_wait_for_vblank(dev, intel_plane->pipe);
  2491. ilk_update_wm(crtc);
  2492. }
  2493. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2494. {
  2495. struct drm_device *dev = crtc->dev;
  2496. struct drm_i915_private *dev_priv = dev->dev_private;
  2497. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2498. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2499. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2500. enum pipe pipe = intel_crtc->pipe;
  2501. static const unsigned int wm0_pipe_reg[] = {
  2502. [PIPE_A] = WM0_PIPEA_ILK,
  2503. [PIPE_B] = WM0_PIPEB_ILK,
  2504. [PIPE_C] = WM0_PIPEC_IVB,
  2505. };
  2506. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2507. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2508. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2509. active->pipe_enabled = intel_crtc_active(crtc);
  2510. if (active->pipe_enabled) {
  2511. u32 tmp = hw->wm_pipe[pipe];
  2512. /*
  2513. * For active pipes LP0 watermark is marked as
  2514. * enabled, and LP1+ watermaks as disabled since
  2515. * we can't really reverse compute them in case
  2516. * multiple pipes are active.
  2517. */
  2518. active->wm[0].enable = true;
  2519. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2520. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2521. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2522. active->linetime = hw->wm_linetime[pipe];
  2523. } else {
  2524. int level, max_level = ilk_wm_max_level(dev);
  2525. /*
  2526. * For inactive pipes, all watermark levels
  2527. * should be marked as enabled but zeroed,
  2528. * which is what we'd compute them to.
  2529. */
  2530. for (level = 0; level <= max_level; level++)
  2531. active->wm[level].enable = true;
  2532. }
  2533. }
  2534. void ilk_wm_get_hw_state(struct drm_device *dev)
  2535. {
  2536. struct drm_i915_private *dev_priv = dev->dev_private;
  2537. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2538. struct drm_crtc *crtc;
  2539. for_each_crtc(dev, crtc)
  2540. ilk_pipe_wm_get_hw_state(crtc);
  2541. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2542. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2543. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2544. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2545. if (INTEL_INFO(dev)->gen >= 7) {
  2546. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2547. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2548. }
  2549. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2550. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2551. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2552. else if (IS_IVYBRIDGE(dev))
  2553. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2554. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2555. hw->enable_fbc_wm =
  2556. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2557. }
  2558. /**
  2559. * intel_update_watermarks - update FIFO watermark values based on current modes
  2560. *
  2561. * Calculate watermark values for the various WM regs based on current mode
  2562. * and plane configuration.
  2563. *
  2564. * There are several cases to deal with here:
  2565. * - normal (i.e. non-self-refresh)
  2566. * - self-refresh (SR) mode
  2567. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2568. * - lines are small relative to FIFO size (buffer can hold more than 2
  2569. * lines), so need to account for TLB latency
  2570. *
  2571. * The normal calculation is:
  2572. * watermark = dotclock * bytes per pixel * latency
  2573. * where latency is platform & configuration dependent (we assume pessimal
  2574. * values here).
  2575. *
  2576. * The SR calculation is:
  2577. * watermark = (trunc(latency/line time)+1) * surface width *
  2578. * bytes per pixel
  2579. * where
  2580. * line time = htotal / dotclock
  2581. * surface width = hdisplay for normal plane and 64 for cursor
  2582. * and latency is assumed to be high, as above.
  2583. *
  2584. * The final value programmed to the register should always be rounded up,
  2585. * and include an extra 2 entries to account for clock crossings.
  2586. *
  2587. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2588. * to set the non-SR watermarks to 8.
  2589. */
  2590. void intel_update_watermarks(struct drm_crtc *crtc)
  2591. {
  2592. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2593. if (dev_priv->display.update_wm)
  2594. dev_priv->display.update_wm(crtc);
  2595. }
  2596. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2597. struct drm_crtc *crtc,
  2598. uint32_t sprite_width,
  2599. uint32_t sprite_height,
  2600. int pixel_size,
  2601. bool enabled, bool scaled)
  2602. {
  2603. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2604. if (dev_priv->display.update_sprite_wm)
  2605. dev_priv->display.update_sprite_wm(plane, crtc,
  2606. sprite_width, sprite_height,
  2607. pixel_size, enabled, scaled);
  2608. }
  2609. static struct drm_i915_gem_object *
  2610. intel_alloc_context_page(struct drm_device *dev)
  2611. {
  2612. struct drm_i915_gem_object *ctx;
  2613. int ret;
  2614. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2615. ctx = i915_gem_alloc_object(dev, 4096);
  2616. if (!ctx) {
  2617. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2618. return NULL;
  2619. }
  2620. ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
  2621. if (ret) {
  2622. DRM_ERROR("failed to pin power context: %d\n", ret);
  2623. goto err_unref;
  2624. }
  2625. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2626. if (ret) {
  2627. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2628. goto err_unpin;
  2629. }
  2630. return ctx;
  2631. err_unpin:
  2632. i915_gem_object_ggtt_unpin(ctx);
  2633. err_unref:
  2634. drm_gem_object_unreference(&ctx->base);
  2635. return NULL;
  2636. }
  2637. /**
  2638. * Lock protecting IPS related data structures
  2639. */
  2640. DEFINE_SPINLOCK(mchdev_lock);
  2641. /* Global for IPS driver to get at the current i915 device. Protected by
  2642. * mchdev_lock. */
  2643. static struct drm_i915_private *i915_mch_dev;
  2644. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2645. {
  2646. struct drm_i915_private *dev_priv = dev->dev_private;
  2647. u16 rgvswctl;
  2648. assert_spin_locked(&mchdev_lock);
  2649. rgvswctl = I915_READ16(MEMSWCTL);
  2650. if (rgvswctl & MEMCTL_CMD_STS) {
  2651. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2652. return false; /* still busy with another command */
  2653. }
  2654. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2655. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2656. I915_WRITE16(MEMSWCTL, rgvswctl);
  2657. POSTING_READ16(MEMSWCTL);
  2658. rgvswctl |= MEMCTL_CMD_STS;
  2659. I915_WRITE16(MEMSWCTL, rgvswctl);
  2660. return true;
  2661. }
  2662. static void ironlake_enable_drps(struct drm_device *dev)
  2663. {
  2664. struct drm_i915_private *dev_priv = dev->dev_private;
  2665. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2666. u8 fmax, fmin, fstart, vstart;
  2667. spin_lock_irq(&mchdev_lock);
  2668. /* Enable temp reporting */
  2669. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2670. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2671. /* 100ms RC evaluation intervals */
  2672. I915_WRITE(RCUPEI, 100000);
  2673. I915_WRITE(RCDNEI, 100000);
  2674. /* Set max/min thresholds to 90ms and 80ms respectively */
  2675. I915_WRITE(RCBMAXAVG, 90000);
  2676. I915_WRITE(RCBMINAVG, 80000);
  2677. I915_WRITE(MEMIHYST, 1);
  2678. /* Set up min, max, and cur for interrupt handling */
  2679. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2680. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2681. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2682. MEMMODE_FSTART_SHIFT;
  2683. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2684. PXVFREQ_PX_SHIFT;
  2685. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2686. dev_priv->ips.fstart = fstart;
  2687. dev_priv->ips.max_delay = fstart;
  2688. dev_priv->ips.min_delay = fmin;
  2689. dev_priv->ips.cur_delay = fstart;
  2690. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2691. fmax, fmin, fstart);
  2692. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2693. /*
  2694. * Interrupts will be enabled in ironlake_irq_postinstall
  2695. */
  2696. I915_WRITE(VIDSTART, vstart);
  2697. POSTING_READ(VIDSTART);
  2698. rgvmodectl |= MEMMODE_SWMODE_EN;
  2699. I915_WRITE(MEMMODECTL, rgvmodectl);
  2700. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2701. DRM_ERROR("stuck trying to change perf mode\n");
  2702. mdelay(1);
  2703. ironlake_set_drps(dev, fstart);
  2704. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2705. I915_READ(0x112e0);
  2706. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2707. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2708. dev_priv->ips.last_time2 = ktime_get_raw_ns();
  2709. spin_unlock_irq(&mchdev_lock);
  2710. }
  2711. static void ironlake_disable_drps(struct drm_device *dev)
  2712. {
  2713. struct drm_i915_private *dev_priv = dev->dev_private;
  2714. u16 rgvswctl;
  2715. spin_lock_irq(&mchdev_lock);
  2716. rgvswctl = I915_READ16(MEMSWCTL);
  2717. /* Ack interrupts, disable EFC interrupt */
  2718. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2719. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2720. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2721. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2722. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2723. /* Go back to the starting frequency */
  2724. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2725. mdelay(1);
  2726. rgvswctl |= MEMCTL_CMD_STS;
  2727. I915_WRITE(MEMSWCTL, rgvswctl);
  2728. mdelay(1);
  2729. spin_unlock_irq(&mchdev_lock);
  2730. }
  2731. /* There's a funny hw issue where the hw returns all 0 when reading from
  2732. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2733. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2734. * all limits and the gpu stuck at whatever frequency it is at atm).
  2735. */
  2736. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2737. {
  2738. u32 limits;
  2739. /* Only set the down limit when we've reached the lowest level to avoid
  2740. * getting more interrupts, otherwise leave this clear. This prevents a
  2741. * race in the hw when coming out of rc6: There's a tiny window where
  2742. * the hw runs at the minimal clock before selecting the desired
  2743. * frequency, if the down threshold expires in that window we will not
  2744. * receive a down interrupt. */
  2745. limits = dev_priv->rps.max_freq_softlimit << 24;
  2746. if (val <= dev_priv->rps.min_freq_softlimit)
  2747. limits |= dev_priv->rps.min_freq_softlimit << 16;
  2748. return limits;
  2749. }
  2750. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2751. {
  2752. int new_power;
  2753. new_power = dev_priv->rps.power;
  2754. switch (dev_priv->rps.power) {
  2755. case LOW_POWER:
  2756. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  2757. new_power = BETWEEN;
  2758. break;
  2759. case BETWEEN:
  2760. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  2761. new_power = LOW_POWER;
  2762. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  2763. new_power = HIGH_POWER;
  2764. break;
  2765. case HIGH_POWER:
  2766. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  2767. new_power = BETWEEN;
  2768. break;
  2769. }
  2770. /* Max/min bins are special */
  2771. if (val == dev_priv->rps.min_freq_softlimit)
  2772. new_power = LOW_POWER;
  2773. if (val == dev_priv->rps.max_freq_softlimit)
  2774. new_power = HIGH_POWER;
  2775. if (new_power == dev_priv->rps.power)
  2776. return;
  2777. /* Note the units here are not exactly 1us, but 1280ns. */
  2778. switch (new_power) {
  2779. case LOW_POWER:
  2780. /* Upclock if more than 95% busy over 16ms */
  2781. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2782. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2783. /* Downclock if less than 85% busy over 32ms */
  2784. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2785. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2786. I915_WRITE(GEN6_RP_CONTROL,
  2787. GEN6_RP_MEDIA_TURBO |
  2788. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2789. GEN6_RP_MEDIA_IS_GFX |
  2790. GEN6_RP_ENABLE |
  2791. GEN6_RP_UP_BUSY_AVG |
  2792. GEN6_RP_DOWN_IDLE_AVG);
  2793. break;
  2794. case BETWEEN:
  2795. /* Upclock if more than 90% busy over 13ms */
  2796. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2797. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2798. /* Downclock if less than 75% busy over 32ms */
  2799. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2800. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2801. I915_WRITE(GEN6_RP_CONTROL,
  2802. GEN6_RP_MEDIA_TURBO |
  2803. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2804. GEN6_RP_MEDIA_IS_GFX |
  2805. GEN6_RP_ENABLE |
  2806. GEN6_RP_UP_BUSY_AVG |
  2807. GEN6_RP_DOWN_IDLE_AVG);
  2808. break;
  2809. case HIGH_POWER:
  2810. /* Upclock if more than 85% busy over 10ms */
  2811. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2812. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2813. /* Downclock if less than 60% busy over 32ms */
  2814. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2815. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2816. I915_WRITE(GEN6_RP_CONTROL,
  2817. GEN6_RP_MEDIA_TURBO |
  2818. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2819. GEN6_RP_MEDIA_IS_GFX |
  2820. GEN6_RP_ENABLE |
  2821. GEN6_RP_UP_BUSY_AVG |
  2822. GEN6_RP_DOWN_IDLE_AVG);
  2823. break;
  2824. }
  2825. dev_priv->rps.power = new_power;
  2826. dev_priv->rps.last_adj = 0;
  2827. }
  2828. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  2829. {
  2830. u32 mask = 0;
  2831. if (val > dev_priv->rps.min_freq_softlimit)
  2832. mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  2833. if (val < dev_priv->rps.max_freq_softlimit)
  2834. mask |= GEN6_PM_RP_UP_THRESHOLD;
  2835. mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
  2836. mask &= dev_priv->pm_rps_events;
  2837. /* IVB and SNB hard hangs on looping batchbuffer
  2838. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2839. */
  2840. if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
  2841. mask |= GEN6_PM_RP_UP_EI_EXPIRED;
  2842. if (IS_GEN8(dev_priv->dev))
  2843. mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
  2844. return ~mask;
  2845. }
  2846. /* gen6_set_rps is called to update the frequency request, but should also be
  2847. * called when the range (min_delay and max_delay) is modified so that we can
  2848. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  2849. void gen6_set_rps(struct drm_device *dev, u8 val)
  2850. {
  2851. struct drm_i915_private *dev_priv = dev->dev_private;
  2852. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2853. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2854. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2855. /* min/max delay may still have been modified so be sure to
  2856. * write the limits value.
  2857. */
  2858. if (val != dev_priv->rps.cur_freq) {
  2859. gen6_set_rps_thresholds(dev_priv, val);
  2860. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2861. I915_WRITE(GEN6_RPNSWREQ,
  2862. HSW_FREQUENCY(val));
  2863. else
  2864. I915_WRITE(GEN6_RPNSWREQ,
  2865. GEN6_FREQUENCY(val) |
  2866. GEN6_OFFSET(0) |
  2867. GEN6_AGGRESSIVE_TURBO);
  2868. }
  2869. /* Make sure we continue to get interrupts
  2870. * until we hit the minimum or maximum frequencies.
  2871. */
  2872. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
  2873. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2874. POSTING_READ(GEN6_RPNSWREQ);
  2875. dev_priv->rps.cur_freq = val;
  2876. trace_intel_gpu_freq_change(val * 50);
  2877. }
  2878. /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
  2879. *
  2880. * * If Gfx is Idle, then
  2881. * 1. Mask Turbo interrupts
  2882. * 2. Bring up Gfx clock
  2883. * 3. Change the freq to Rpn and wait till P-Unit updates freq
  2884. * 4. Clear the Force GFX CLK ON bit so that Gfx can down
  2885. * 5. Unmask Turbo interrupts
  2886. */
  2887. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  2888. {
  2889. struct drm_device *dev = dev_priv->dev;
  2890. /* Latest VLV doesn't need to force the gfx clock */
  2891. if (dev->pdev->revision >= 0xd) {
  2892. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2893. return;
  2894. }
  2895. /*
  2896. * When we are idle. Drop to min voltage state.
  2897. */
  2898. if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
  2899. return;
  2900. /* Mask turbo interrupt so that they will not come in between */
  2901. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2902. vlv_force_gfx_clock(dev_priv, true);
  2903. dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
  2904. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
  2905. dev_priv->rps.min_freq_softlimit);
  2906. if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
  2907. & GENFREQSTATUS) == 0, 5))
  2908. DRM_ERROR("timed out waiting for Punit\n");
  2909. vlv_force_gfx_clock(dev_priv, false);
  2910. I915_WRITE(GEN6_PMINTRMSK,
  2911. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  2912. }
  2913. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2914. {
  2915. struct drm_device *dev = dev_priv->dev;
  2916. mutex_lock(&dev_priv->rps.hw_lock);
  2917. if (dev_priv->rps.enabled) {
  2918. if (IS_CHERRYVIEW(dev))
  2919. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2920. else if (IS_VALLEYVIEW(dev))
  2921. vlv_set_rps_idle(dev_priv);
  2922. else
  2923. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2924. dev_priv->rps.last_adj = 0;
  2925. }
  2926. mutex_unlock(&dev_priv->rps.hw_lock);
  2927. }
  2928. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2929. {
  2930. struct drm_device *dev = dev_priv->dev;
  2931. mutex_lock(&dev_priv->rps.hw_lock);
  2932. if (dev_priv->rps.enabled) {
  2933. if (IS_VALLEYVIEW(dev))
  2934. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2935. else
  2936. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2937. dev_priv->rps.last_adj = 0;
  2938. }
  2939. mutex_unlock(&dev_priv->rps.hw_lock);
  2940. }
  2941. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2942. {
  2943. struct drm_i915_private *dev_priv = dev->dev_private;
  2944. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2945. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2946. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2947. if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
  2948. "Odd GPU freq value\n"))
  2949. val &= ~1;
  2950. if (val != dev_priv->rps.cur_freq) {
  2951. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2952. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  2953. dev_priv->rps.cur_freq,
  2954. vlv_gpu_freq(dev_priv, val), val);
  2955. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2956. }
  2957. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2958. dev_priv->rps.cur_freq = val;
  2959. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2960. }
  2961. static void gen8_disable_rps_interrupts(struct drm_device *dev)
  2962. {
  2963. struct drm_i915_private *dev_priv = dev->dev_private;
  2964. I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
  2965. I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
  2966. ~dev_priv->pm_rps_events);
  2967. /* Complete PM interrupt masking here doesn't race with the rps work
  2968. * item again unmasking PM interrupts because that is using a different
  2969. * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
  2970. * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
  2971. * gen8_enable_rps will clean up. */
  2972. spin_lock_irq(&dev_priv->irq_lock);
  2973. dev_priv->rps.pm_iir = 0;
  2974. spin_unlock_irq(&dev_priv->irq_lock);
  2975. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2976. }
  2977. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2978. {
  2979. struct drm_i915_private *dev_priv = dev->dev_private;
  2980. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2981. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
  2982. ~dev_priv->pm_rps_events);
  2983. /* Complete PM interrupt masking here doesn't race with the rps work
  2984. * item again unmasking PM interrupts because that is using a different
  2985. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2986. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2987. spin_lock_irq(&dev_priv->irq_lock);
  2988. dev_priv->rps.pm_iir = 0;
  2989. spin_unlock_irq(&dev_priv->irq_lock);
  2990. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2991. }
  2992. static void gen6_disable_rps(struct drm_device *dev)
  2993. {
  2994. struct drm_i915_private *dev_priv = dev->dev_private;
  2995. I915_WRITE(GEN6_RC_CONTROL, 0);
  2996. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2997. if (IS_BROADWELL(dev))
  2998. gen8_disable_rps_interrupts(dev);
  2999. else
  3000. gen6_disable_rps_interrupts(dev);
  3001. }
  3002. static void cherryview_disable_rps(struct drm_device *dev)
  3003. {
  3004. struct drm_i915_private *dev_priv = dev->dev_private;
  3005. I915_WRITE(GEN6_RC_CONTROL, 0);
  3006. gen8_disable_rps_interrupts(dev);
  3007. }
  3008. static void valleyview_disable_rps(struct drm_device *dev)
  3009. {
  3010. struct drm_i915_private *dev_priv = dev->dev_private;
  3011. /* we're doing forcewake before Disabling RC6,
  3012. * This what the BIOS expects when going into suspend */
  3013. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3014. I915_WRITE(GEN6_RC_CONTROL, 0);
  3015. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3016. gen6_disable_rps_interrupts(dev);
  3017. }
  3018. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  3019. {
  3020. if (IS_VALLEYVIEW(dev)) {
  3021. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  3022. mode = GEN6_RC_CTL_RC6_ENABLE;
  3023. else
  3024. mode = 0;
  3025. }
  3026. DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  3027. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3028. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3029. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3030. }
  3031. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  3032. {
  3033. /* No RC6 before Ironlake */
  3034. if (INTEL_INFO(dev)->gen < 5)
  3035. return 0;
  3036. /* RC6 is only on Ironlake mobile not on desktop */
  3037. if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
  3038. return 0;
  3039. /* Respect the kernel parameter if it is set */
  3040. if (enable_rc6 >= 0) {
  3041. int mask;
  3042. if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
  3043. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  3044. INTEL_RC6pp_ENABLE;
  3045. else
  3046. mask = INTEL_RC6_ENABLE;
  3047. if ((enable_rc6 & mask) != enable_rc6)
  3048. DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  3049. enable_rc6 & mask, enable_rc6, mask);
  3050. return enable_rc6 & mask;
  3051. }
  3052. /* Disable RC6 on Ironlake */
  3053. if (INTEL_INFO(dev)->gen == 5)
  3054. return 0;
  3055. if (IS_IVYBRIDGE(dev))
  3056. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  3057. return INTEL_RC6_ENABLE;
  3058. }
  3059. int intel_enable_rc6(const struct drm_device *dev)
  3060. {
  3061. return i915.enable_rc6;
  3062. }
  3063. static void gen8_enable_rps_interrupts(struct drm_device *dev)
  3064. {
  3065. struct drm_i915_private *dev_priv = dev->dev_private;
  3066. spin_lock_irq(&dev_priv->irq_lock);
  3067. WARN_ON(dev_priv->rps.pm_iir);
  3068. gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  3069. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  3070. spin_unlock_irq(&dev_priv->irq_lock);
  3071. }
  3072. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  3073. {
  3074. struct drm_i915_private *dev_priv = dev->dev_private;
  3075. spin_lock_irq(&dev_priv->irq_lock);
  3076. WARN_ON(dev_priv->rps.pm_iir);
  3077. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  3078. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  3079. spin_unlock_irq(&dev_priv->irq_lock);
  3080. }
  3081. static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
  3082. {
  3083. /* All of these values are in units of 50MHz */
  3084. dev_priv->rps.cur_freq = 0;
  3085. /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
  3086. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  3087. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  3088. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  3089. /* XXX: only BYT has a special efficient freq */
  3090. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  3091. /* hw_max = RP0 until we check for overclocking */
  3092. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  3093. /* Preserve min/max settings in case of re-init */
  3094. if (dev_priv->rps.max_freq_softlimit == 0)
  3095. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3096. if (dev_priv->rps.min_freq_softlimit == 0)
  3097. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3098. }
  3099. static void gen8_enable_rps(struct drm_device *dev)
  3100. {
  3101. struct drm_i915_private *dev_priv = dev->dev_private;
  3102. struct intel_engine_cs *ring;
  3103. uint32_t rc6_mask = 0, rp_state_cap;
  3104. int unused;
  3105. /* 1a: Software RC state - RC0 */
  3106. I915_WRITE(GEN6_RC_STATE, 0);
  3107. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  3108. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3109. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3110. /* 2a: Disable RC states. */
  3111. I915_WRITE(GEN6_RC_CONTROL, 0);
  3112. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3113. parse_rp_state_cap(dev_priv, rp_state_cap);
  3114. /* 2b: Program RC6 thresholds.*/
  3115. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3116. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3117. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3118. for_each_ring(ring, dev_priv, unused)
  3119. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3120. I915_WRITE(GEN6_RC_SLEEP, 0);
  3121. if (IS_BROADWELL(dev))
  3122. I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
  3123. else
  3124. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3125. /* 3: Enable RC6 */
  3126. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3127. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  3128. intel_print_rc6_info(dev, rc6_mask);
  3129. if (IS_BROADWELL(dev))
  3130. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3131. GEN7_RC_CTL_TO_MODE |
  3132. rc6_mask);
  3133. else
  3134. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  3135. GEN6_RC_CTL_EI_MODE(1) |
  3136. rc6_mask);
  3137. /* 4 Program defaults and thresholds for RPS*/
  3138. I915_WRITE(GEN6_RPNSWREQ,
  3139. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  3140. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  3141. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  3142. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  3143. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  3144. /* Docs recommend 900MHz, and 300 MHz respectively */
  3145. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  3146. dev_priv->rps.max_freq_softlimit << 24 |
  3147. dev_priv->rps.min_freq_softlimit << 16);
  3148. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  3149. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  3150. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  3151. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  3152. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3153. /* 5: Enable RPS */
  3154. I915_WRITE(GEN6_RP_CONTROL,
  3155. GEN6_RP_MEDIA_TURBO |
  3156. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3157. GEN6_RP_MEDIA_IS_GFX |
  3158. GEN6_RP_ENABLE |
  3159. GEN6_RP_UP_BUSY_AVG |
  3160. GEN6_RP_DOWN_IDLE_AVG);
  3161. /* 6: Ring frequency + overclocking (our driver does this later */
  3162. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  3163. gen8_enable_rps_interrupts(dev);
  3164. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3165. }
  3166. static void gen6_enable_rps(struct drm_device *dev)
  3167. {
  3168. struct drm_i915_private *dev_priv = dev->dev_private;
  3169. struct intel_engine_cs *ring;
  3170. u32 rp_state_cap;
  3171. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  3172. u32 gtfifodbg;
  3173. int rc6_mode;
  3174. int i, ret;
  3175. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3176. /* Here begins a magic sequence of register writes to enable
  3177. * auto-downclocking.
  3178. *
  3179. * Perhaps there might be some value in exposing these to
  3180. * userspace...
  3181. */
  3182. I915_WRITE(GEN6_RC_STATE, 0);
  3183. /* Clear the DBG now so we don't confuse earlier errors */
  3184. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3185. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3186. I915_WRITE(GTFIFODBG, gtfifodbg);
  3187. }
  3188. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3189. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  3190. parse_rp_state_cap(dev_priv, rp_state_cap);
  3191. /* disable the counters and set deterministic thresholds */
  3192. I915_WRITE(GEN6_RC_CONTROL, 0);
  3193. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  3194. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  3195. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  3196. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3197. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3198. for_each_ring(ring, dev_priv, i)
  3199. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3200. I915_WRITE(GEN6_RC_SLEEP, 0);
  3201. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  3202. if (IS_IVYBRIDGE(dev))
  3203. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3204. else
  3205. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3206. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3207. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3208. /* Check if we are enabling RC6 */
  3209. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3210. if (rc6_mode & INTEL_RC6_ENABLE)
  3211. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3212. /* We don't use those on Haswell */
  3213. if (!IS_HASWELL(dev)) {
  3214. if (rc6_mode & INTEL_RC6p_ENABLE)
  3215. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3216. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3217. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3218. }
  3219. intel_print_rc6_info(dev, rc6_mask);
  3220. I915_WRITE(GEN6_RC_CONTROL,
  3221. rc6_mask |
  3222. GEN6_RC_CTL_EI_MODE(1) |
  3223. GEN6_RC_CTL_HW_ENABLE);
  3224. /* Power down if completely idle for over 50ms */
  3225. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  3226. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3227. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3228. if (ret)
  3229. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3230. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3231. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3232. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3233. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  3234. (pcu_mbox & 0xff) * 50);
  3235. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  3236. }
  3237. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3238. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  3239. gen6_enable_rps_interrupts(dev);
  3240. rc6vids = 0;
  3241. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3242. if (IS_GEN6(dev) && ret) {
  3243. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3244. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3245. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3246. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3247. rc6vids &= 0xffff00;
  3248. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3249. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3250. if (ret)
  3251. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3252. }
  3253. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3254. }
  3255. static void __gen6_update_ring_freq(struct drm_device *dev)
  3256. {
  3257. struct drm_i915_private *dev_priv = dev->dev_private;
  3258. int min_freq = 15;
  3259. unsigned int gpu_freq;
  3260. unsigned int max_ia_freq, min_ring_freq;
  3261. int scaling_factor = 180;
  3262. struct cpufreq_policy *policy;
  3263. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3264. policy = cpufreq_cpu_get(0);
  3265. if (policy) {
  3266. max_ia_freq = policy->cpuinfo.max_freq;
  3267. cpufreq_cpu_put(policy);
  3268. } else {
  3269. /*
  3270. * Default to measured freq if none found, PCU will ensure we
  3271. * don't go over
  3272. */
  3273. max_ia_freq = tsc_khz;
  3274. }
  3275. /* Convert from kHz to MHz */
  3276. max_ia_freq /= 1000;
  3277. min_ring_freq = I915_READ(DCLK) & 0xf;
  3278. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3279. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3280. /*
  3281. * For each potential GPU frequency, load a ring frequency we'd like
  3282. * to use for memory access. We do this by specifying the IA frequency
  3283. * the PCU should use as a reference to determine the ring frequency.
  3284. */
  3285. for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
  3286. gpu_freq--) {
  3287. int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
  3288. unsigned int ia_freq = 0, ring_freq = 0;
  3289. if (INTEL_INFO(dev)->gen >= 8) {
  3290. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  3291. ring_freq = max(min_ring_freq, gpu_freq);
  3292. } else if (IS_HASWELL(dev)) {
  3293. ring_freq = mult_frac(gpu_freq, 5, 4);
  3294. ring_freq = max(min_ring_freq, ring_freq);
  3295. /* leave ia_freq as the default, chosen by cpufreq */
  3296. } else {
  3297. /* On older processors, there is no separate ring
  3298. * clock domain, so in order to boost the bandwidth
  3299. * of the ring, we need to upclock the CPU (ia_freq).
  3300. *
  3301. * For GPU frequencies less than 750MHz,
  3302. * just use the lowest ring freq.
  3303. */
  3304. if (gpu_freq < min_freq)
  3305. ia_freq = 800;
  3306. else
  3307. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3308. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3309. }
  3310. sandybridge_pcode_write(dev_priv,
  3311. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3312. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3313. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3314. gpu_freq);
  3315. }
  3316. }
  3317. void gen6_update_ring_freq(struct drm_device *dev)
  3318. {
  3319. struct drm_i915_private *dev_priv = dev->dev_private;
  3320. if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
  3321. return;
  3322. mutex_lock(&dev_priv->rps.hw_lock);
  3323. __gen6_update_ring_freq(dev);
  3324. mutex_unlock(&dev_priv->rps.hw_lock);
  3325. }
  3326. static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
  3327. {
  3328. u32 val, rp0;
  3329. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3330. rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3331. return rp0;
  3332. }
  3333. static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3334. {
  3335. u32 val, rpe;
  3336. val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
  3337. rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
  3338. return rpe;
  3339. }
  3340. static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3341. {
  3342. u32 val, rp1;
  3343. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3344. rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
  3345. return rp1;
  3346. }
  3347. static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
  3348. {
  3349. u32 val, rpn;
  3350. val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
  3351. rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
  3352. return rpn;
  3353. }
  3354. static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
  3355. {
  3356. u32 val, rp1;
  3357. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3358. rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
  3359. return rp1;
  3360. }
  3361. static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3362. {
  3363. u32 val, rp0;
  3364. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3365. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3366. /* Clamp to max */
  3367. rp0 = min_t(u32, rp0, 0xea);
  3368. return rp0;
  3369. }
  3370. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3371. {
  3372. u32 val, rpe;
  3373. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3374. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3375. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3376. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3377. return rpe;
  3378. }
  3379. static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3380. {
  3381. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3382. }
  3383. /* Check that the pctx buffer wasn't move under us. */
  3384. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  3385. {
  3386. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3387. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  3388. dev_priv->vlv_pctx->stolen->start);
  3389. }
  3390. /* Check that the pcbr address is not empty. */
  3391. static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
  3392. {
  3393. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3394. WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
  3395. }
  3396. static void cherryview_setup_pctx(struct drm_device *dev)
  3397. {
  3398. struct drm_i915_private *dev_priv = dev->dev_private;
  3399. unsigned long pctx_paddr, paddr;
  3400. struct i915_gtt *gtt = &dev_priv->gtt;
  3401. u32 pcbr;
  3402. int pctx_size = 32*1024;
  3403. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3404. pcbr = I915_READ(VLV_PCBR);
  3405. if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
  3406. paddr = (dev_priv->mm.stolen_base +
  3407. (gtt->stolen_size - pctx_size));
  3408. pctx_paddr = (paddr & (~4095));
  3409. I915_WRITE(VLV_PCBR, pctx_paddr);
  3410. }
  3411. }
  3412. static void valleyview_setup_pctx(struct drm_device *dev)
  3413. {
  3414. struct drm_i915_private *dev_priv = dev->dev_private;
  3415. struct drm_i915_gem_object *pctx;
  3416. unsigned long pctx_paddr;
  3417. u32 pcbr;
  3418. int pctx_size = 24*1024;
  3419. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3420. pcbr = I915_READ(VLV_PCBR);
  3421. if (pcbr) {
  3422. /* BIOS set it up already, grab the pre-alloc'd space */
  3423. int pcbr_offset;
  3424. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3425. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3426. pcbr_offset,
  3427. I915_GTT_OFFSET_NONE,
  3428. pctx_size);
  3429. goto out;
  3430. }
  3431. /*
  3432. * From the Gunit register HAS:
  3433. * The Gfx driver is expected to program this register and ensure
  3434. * proper allocation within Gfx stolen memory. For example, this
  3435. * register should be programmed such than the PCBR range does not
  3436. * overlap with other ranges, such as the frame buffer, protected
  3437. * memory, or any other relevant ranges.
  3438. */
  3439. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3440. if (!pctx) {
  3441. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3442. return;
  3443. }
  3444. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3445. I915_WRITE(VLV_PCBR, pctx_paddr);
  3446. out:
  3447. dev_priv->vlv_pctx = pctx;
  3448. }
  3449. static void valleyview_cleanup_pctx(struct drm_device *dev)
  3450. {
  3451. struct drm_i915_private *dev_priv = dev->dev_private;
  3452. if (WARN_ON(!dev_priv->vlv_pctx))
  3453. return;
  3454. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3455. dev_priv->vlv_pctx = NULL;
  3456. }
  3457. static void valleyview_init_gt_powersave(struct drm_device *dev)
  3458. {
  3459. struct drm_i915_private *dev_priv = dev->dev_private;
  3460. u32 val;
  3461. valleyview_setup_pctx(dev);
  3462. mutex_lock(&dev_priv->rps.hw_lock);
  3463. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3464. switch ((val >> 6) & 3) {
  3465. case 0:
  3466. case 1:
  3467. dev_priv->mem_freq = 800;
  3468. break;
  3469. case 2:
  3470. dev_priv->mem_freq = 1066;
  3471. break;
  3472. case 3:
  3473. dev_priv->mem_freq = 1333;
  3474. break;
  3475. }
  3476. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  3477. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  3478. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3479. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3480. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3481. dev_priv->rps.max_freq);
  3482. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  3483. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3484. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3485. dev_priv->rps.efficient_freq);
  3486. dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
  3487. DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
  3488. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3489. dev_priv->rps.rp1_freq);
  3490. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  3491. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3492. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3493. dev_priv->rps.min_freq);
  3494. /* Preserve min/max settings in case of re-init */
  3495. if (dev_priv->rps.max_freq_softlimit == 0)
  3496. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3497. if (dev_priv->rps.min_freq_softlimit == 0)
  3498. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3499. mutex_unlock(&dev_priv->rps.hw_lock);
  3500. }
  3501. static void cherryview_init_gt_powersave(struct drm_device *dev)
  3502. {
  3503. struct drm_i915_private *dev_priv = dev->dev_private;
  3504. u32 val;
  3505. cherryview_setup_pctx(dev);
  3506. mutex_lock(&dev_priv->rps.hw_lock);
  3507. val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
  3508. switch ((val >> 2) & 0x7) {
  3509. case 0:
  3510. case 1:
  3511. dev_priv->rps.cz_freq = 200;
  3512. dev_priv->mem_freq = 1600;
  3513. break;
  3514. case 2:
  3515. dev_priv->rps.cz_freq = 267;
  3516. dev_priv->mem_freq = 1600;
  3517. break;
  3518. case 3:
  3519. dev_priv->rps.cz_freq = 333;
  3520. dev_priv->mem_freq = 2000;
  3521. break;
  3522. case 4:
  3523. dev_priv->rps.cz_freq = 320;
  3524. dev_priv->mem_freq = 1600;
  3525. break;
  3526. case 5:
  3527. dev_priv->rps.cz_freq = 400;
  3528. dev_priv->mem_freq = 1600;
  3529. break;
  3530. }
  3531. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  3532. dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
  3533. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3534. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3535. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3536. dev_priv->rps.max_freq);
  3537. dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
  3538. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3539. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3540. dev_priv->rps.efficient_freq);
  3541. dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
  3542. DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
  3543. vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
  3544. dev_priv->rps.rp1_freq);
  3545. dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
  3546. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3547. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3548. dev_priv->rps.min_freq);
  3549. WARN_ONCE((dev_priv->rps.max_freq |
  3550. dev_priv->rps.efficient_freq |
  3551. dev_priv->rps.rp1_freq |
  3552. dev_priv->rps.min_freq) & 1,
  3553. "Odd GPU freq values\n");
  3554. /* Preserve min/max settings in case of re-init */
  3555. if (dev_priv->rps.max_freq_softlimit == 0)
  3556. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3557. if (dev_priv->rps.min_freq_softlimit == 0)
  3558. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3559. mutex_unlock(&dev_priv->rps.hw_lock);
  3560. }
  3561. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  3562. {
  3563. valleyview_cleanup_pctx(dev);
  3564. }
  3565. static void cherryview_enable_rps(struct drm_device *dev)
  3566. {
  3567. struct drm_i915_private *dev_priv = dev->dev_private;
  3568. struct intel_engine_cs *ring;
  3569. u32 gtfifodbg, val, rc6_mode = 0, pcbr;
  3570. int i;
  3571. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3572. gtfifodbg = I915_READ(GTFIFODBG);
  3573. if (gtfifodbg) {
  3574. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3575. gtfifodbg);
  3576. I915_WRITE(GTFIFODBG, gtfifodbg);
  3577. }
  3578. cherryview_check_pctx(dev_priv);
  3579. /* 1a & 1b: Get forcewake during program sequence. Although the driver
  3580. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  3581. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3582. /* 2a: Program RC6 thresholds.*/
  3583. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  3584. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  3585. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  3586. for_each_ring(ring, dev_priv, i)
  3587. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3588. I915_WRITE(GEN6_RC_SLEEP, 0);
  3589. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  3590. /* allows RC6 residency counter to work */
  3591. I915_WRITE(VLV_COUNTER_CONTROL,
  3592. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3593. VLV_MEDIA_RC6_COUNT_EN |
  3594. VLV_RENDER_RC6_COUNT_EN));
  3595. /* For now we assume BIOS is allocating and populating the PCBR */
  3596. pcbr = I915_READ(VLV_PCBR);
  3597. DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
  3598. /* 3: Enable RC6 */
  3599. if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
  3600. (pcbr >> VLV_PCBR_ADDR_SHIFT))
  3601. rc6_mode = GEN6_RC_CTL_EI_MODE(1);
  3602. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3603. /* 4 Program defaults and thresholds for RPS*/
  3604. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3605. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3606. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3607. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3608. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3609. /* WaDisablePwrmtrEvent:chv (pre-production hw) */
  3610. I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
  3611. I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
  3612. /* 5: Enable RPS */
  3613. I915_WRITE(GEN6_RP_CONTROL,
  3614. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3615. GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
  3616. GEN6_RP_ENABLE |
  3617. GEN6_RP_UP_BUSY_AVG |
  3618. GEN6_RP_DOWN_IDLE_AVG);
  3619. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3620. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3621. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3622. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3623. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3624. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3625. dev_priv->rps.cur_freq);
  3626. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3627. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3628. dev_priv->rps.efficient_freq);
  3629. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3630. gen8_enable_rps_interrupts(dev);
  3631. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3632. }
  3633. static void valleyview_enable_rps(struct drm_device *dev)
  3634. {
  3635. struct drm_i915_private *dev_priv = dev->dev_private;
  3636. struct intel_engine_cs *ring;
  3637. u32 gtfifodbg, val, rc6_mode = 0;
  3638. int i;
  3639. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3640. valleyview_check_pctx(dev_priv);
  3641. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3642. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3643. gtfifodbg);
  3644. I915_WRITE(GTFIFODBG, gtfifodbg);
  3645. }
  3646. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3647. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3648. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3649. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3650. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3651. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3652. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3653. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
  3654. I915_WRITE(GEN6_RP_CONTROL,
  3655. GEN6_RP_MEDIA_TURBO |
  3656. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3657. GEN6_RP_MEDIA_IS_GFX |
  3658. GEN6_RP_ENABLE |
  3659. GEN6_RP_UP_BUSY_AVG |
  3660. GEN6_RP_DOWN_IDLE_CONT);
  3661. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3662. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3663. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3664. for_each_ring(ring, dev_priv, i)
  3665. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3666. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3667. /* allows RC6 residency counter to work */
  3668. I915_WRITE(VLV_COUNTER_CONTROL,
  3669. _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
  3670. VLV_RENDER_RC0_COUNT_EN |
  3671. VLV_MEDIA_RC6_COUNT_EN |
  3672. VLV_RENDER_RC6_COUNT_EN));
  3673. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3674. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3675. intel_print_rc6_info(dev, rc6_mode);
  3676. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3677. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3678. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3679. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3680. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3681. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3682. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3683. dev_priv->rps.cur_freq);
  3684. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3685. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3686. dev_priv->rps.efficient_freq);
  3687. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3688. gen6_enable_rps_interrupts(dev);
  3689. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3690. }
  3691. void ironlake_teardown_rc6(struct drm_device *dev)
  3692. {
  3693. struct drm_i915_private *dev_priv = dev->dev_private;
  3694. if (dev_priv->ips.renderctx) {
  3695. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3696. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3697. dev_priv->ips.renderctx = NULL;
  3698. }
  3699. if (dev_priv->ips.pwrctx) {
  3700. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3701. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3702. dev_priv->ips.pwrctx = NULL;
  3703. }
  3704. }
  3705. static void ironlake_disable_rc6(struct drm_device *dev)
  3706. {
  3707. struct drm_i915_private *dev_priv = dev->dev_private;
  3708. if (I915_READ(PWRCTXA)) {
  3709. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3710. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3711. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3712. 50);
  3713. I915_WRITE(PWRCTXA, 0);
  3714. POSTING_READ(PWRCTXA);
  3715. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3716. POSTING_READ(RSTDBYCTL);
  3717. }
  3718. }
  3719. static int ironlake_setup_rc6(struct drm_device *dev)
  3720. {
  3721. struct drm_i915_private *dev_priv = dev->dev_private;
  3722. if (dev_priv->ips.renderctx == NULL)
  3723. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3724. if (!dev_priv->ips.renderctx)
  3725. return -ENOMEM;
  3726. if (dev_priv->ips.pwrctx == NULL)
  3727. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3728. if (!dev_priv->ips.pwrctx) {
  3729. ironlake_teardown_rc6(dev);
  3730. return -ENOMEM;
  3731. }
  3732. return 0;
  3733. }
  3734. static void ironlake_enable_rc6(struct drm_device *dev)
  3735. {
  3736. struct drm_i915_private *dev_priv = dev->dev_private;
  3737. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  3738. bool was_interruptible;
  3739. int ret;
  3740. /* rc6 disabled by default due to repeated reports of hanging during
  3741. * boot and resume.
  3742. */
  3743. if (!intel_enable_rc6(dev))
  3744. return;
  3745. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3746. ret = ironlake_setup_rc6(dev);
  3747. if (ret)
  3748. return;
  3749. was_interruptible = dev_priv->mm.interruptible;
  3750. dev_priv->mm.interruptible = false;
  3751. /*
  3752. * GPU can automatically power down the render unit if given a page
  3753. * to save state.
  3754. */
  3755. ret = intel_ring_begin(ring, 6);
  3756. if (ret) {
  3757. ironlake_teardown_rc6(dev);
  3758. dev_priv->mm.interruptible = was_interruptible;
  3759. return;
  3760. }
  3761. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3762. intel_ring_emit(ring, MI_SET_CONTEXT);
  3763. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3764. MI_MM_SPACE_GTT |
  3765. MI_SAVE_EXT_STATE_EN |
  3766. MI_RESTORE_EXT_STATE_EN |
  3767. MI_RESTORE_INHIBIT);
  3768. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3769. intel_ring_emit(ring, MI_NOOP);
  3770. intel_ring_emit(ring, MI_FLUSH);
  3771. intel_ring_advance(ring);
  3772. /*
  3773. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3774. * does an implicit flush, combined with MI_FLUSH above, it should be
  3775. * safe to assume that renderctx is valid
  3776. */
  3777. ret = intel_ring_idle(ring);
  3778. dev_priv->mm.interruptible = was_interruptible;
  3779. if (ret) {
  3780. DRM_ERROR("failed to enable ironlake power savings\n");
  3781. ironlake_teardown_rc6(dev);
  3782. return;
  3783. }
  3784. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3785. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3786. intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
  3787. }
  3788. static unsigned long intel_pxfreq(u32 vidfreq)
  3789. {
  3790. unsigned long freq;
  3791. int div = (vidfreq & 0x3f0000) >> 16;
  3792. int post = (vidfreq & 0x3000) >> 12;
  3793. int pre = (vidfreq & 0x7);
  3794. if (!pre)
  3795. return 0;
  3796. freq = ((div * 133333) / ((1<<post) * pre));
  3797. return freq;
  3798. }
  3799. static const struct cparams {
  3800. u16 i;
  3801. u16 t;
  3802. u16 m;
  3803. u16 c;
  3804. } cparams[] = {
  3805. { 1, 1333, 301, 28664 },
  3806. { 1, 1066, 294, 24460 },
  3807. { 1, 800, 294, 25192 },
  3808. { 0, 1333, 276, 27605 },
  3809. { 0, 1066, 276, 27605 },
  3810. { 0, 800, 231, 23784 },
  3811. };
  3812. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3813. {
  3814. u64 total_count, diff, ret;
  3815. u32 count1, count2, count3, m = 0, c = 0;
  3816. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3817. int i;
  3818. assert_spin_locked(&mchdev_lock);
  3819. diff1 = now - dev_priv->ips.last_time1;
  3820. /* Prevent division-by-zero if we are asking too fast.
  3821. * Also, we don't get interesting results if we are polling
  3822. * faster than once in 10ms, so just return the saved value
  3823. * in such cases.
  3824. */
  3825. if (diff1 <= 10)
  3826. return dev_priv->ips.chipset_power;
  3827. count1 = I915_READ(DMIEC);
  3828. count2 = I915_READ(DDREC);
  3829. count3 = I915_READ(CSIEC);
  3830. total_count = count1 + count2 + count3;
  3831. /* FIXME: handle per-counter overflow */
  3832. if (total_count < dev_priv->ips.last_count1) {
  3833. diff = ~0UL - dev_priv->ips.last_count1;
  3834. diff += total_count;
  3835. } else {
  3836. diff = total_count - dev_priv->ips.last_count1;
  3837. }
  3838. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3839. if (cparams[i].i == dev_priv->ips.c_m &&
  3840. cparams[i].t == dev_priv->ips.r_t) {
  3841. m = cparams[i].m;
  3842. c = cparams[i].c;
  3843. break;
  3844. }
  3845. }
  3846. diff = div_u64(diff, diff1);
  3847. ret = ((m * diff) + c);
  3848. ret = div_u64(ret, 10);
  3849. dev_priv->ips.last_count1 = total_count;
  3850. dev_priv->ips.last_time1 = now;
  3851. dev_priv->ips.chipset_power = ret;
  3852. return ret;
  3853. }
  3854. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3855. {
  3856. struct drm_device *dev = dev_priv->dev;
  3857. unsigned long val;
  3858. if (INTEL_INFO(dev)->gen != 5)
  3859. return 0;
  3860. spin_lock_irq(&mchdev_lock);
  3861. val = __i915_chipset_val(dev_priv);
  3862. spin_unlock_irq(&mchdev_lock);
  3863. return val;
  3864. }
  3865. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3866. {
  3867. unsigned long m, x, b;
  3868. u32 tsfs;
  3869. tsfs = I915_READ(TSFS);
  3870. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3871. x = I915_READ8(TR1);
  3872. b = tsfs & TSFS_INTR_MASK;
  3873. return ((m * x) / 127) - b;
  3874. }
  3875. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3876. {
  3877. struct drm_device *dev = dev_priv->dev;
  3878. static const struct v_table {
  3879. u16 vd; /* in .1 mil */
  3880. u16 vm; /* in .1 mil */
  3881. } v_table[] = {
  3882. { 0, 0, },
  3883. { 375, 0, },
  3884. { 500, 0, },
  3885. { 625, 0, },
  3886. { 750, 0, },
  3887. { 875, 0, },
  3888. { 1000, 0, },
  3889. { 1125, 0, },
  3890. { 4125, 3000, },
  3891. { 4125, 3000, },
  3892. { 4125, 3000, },
  3893. { 4125, 3000, },
  3894. { 4125, 3000, },
  3895. { 4125, 3000, },
  3896. { 4125, 3000, },
  3897. { 4125, 3000, },
  3898. { 4125, 3000, },
  3899. { 4125, 3000, },
  3900. { 4125, 3000, },
  3901. { 4125, 3000, },
  3902. { 4125, 3000, },
  3903. { 4125, 3000, },
  3904. { 4125, 3000, },
  3905. { 4125, 3000, },
  3906. { 4125, 3000, },
  3907. { 4125, 3000, },
  3908. { 4125, 3000, },
  3909. { 4125, 3000, },
  3910. { 4125, 3000, },
  3911. { 4125, 3000, },
  3912. { 4125, 3000, },
  3913. { 4125, 3000, },
  3914. { 4250, 3125, },
  3915. { 4375, 3250, },
  3916. { 4500, 3375, },
  3917. { 4625, 3500, },
  3918. { 4750, 3625, },
  3919. { 4875, 3750, },
  3920. { 5000, 3875, },
  3921. { 5125, 4000, },
  3922. { 5250, 4125, },
  3923. { 5375, 4250, },
  3924. { 5500, 4375, },
  3925. { 5625, 4500, },
  3926. { 5750, 4625, },
  3927. { 5875, 4750, },
  3928. { 6000, 4875, },
  3929. { 6125, 5000, },
  3930. { 6250, 5125, },
  3931. { 6375, 5250, },
  3932. { 6500, 5375, },
  3933. { 6625, 5500, },
  3934. { 6750, 5625, },
  3935. { 6875, 5750, },
  3936. { 7000, 5875, },
  3937. { 7125, 6000, },
  3938. { 7250, 6125, },
  3939. { 7375, 6250, },
  3940. { 7500, 6375, },
  3941. { 7625, 6500, },
  3942. { 7750, 6625, },
  3943. { 7875, 6750, },
  3944. { 8000, 6875, },
  3945. { 8125, 7000, },
  3946. { 8250, 7125, },
  3947. { 8375, 7250, },
  3948. { 8500, 7375, },
  3949. { 8625, 7500, },
  3950. { 8750, 7625, },
  3951. { 8875, 7750, },
  3952. { 9000, 7875, },
  3953. { 9125, 8000, },
  3954. { 9250, 8125, },
  3955. { 9375, 8250, },
  3956. { 9500, 8375, },
  3957. { 9625, 8500, },
  3958. { 9750, 8625, },
  3959. { 9875, 8750, },
  3960. { 10000, 8875, },
  3961. { 10125, 9000, },
  3962. { 10250, 9125, },
  3963. { 10375, 9250, },
  3964. { 10500, 9375, },
  3965. { 10625, 9500, },
  3966. { 10750, 9625, },
  3967. { 10875, 9750, },
  3968. { 11000, 9875, },
  3969. { 11125, 10000, },
  3970. { 11250, 10125, },
  3971. { 11375, 10250, },
  3972. { 11500, 10375, },
  3973. { 11625, 10500, },
  3974. { 11750, 10625, },
  3975. { 11875, 10750, },
  3976. { 12000, 10875, },
  3977. { 12125, 11000, },
  3978. { 12250, 11125, },
  3979. { 12375, 11250, },
  3980. { 12500, 11375, },
  3981. { 12625, 11500, },
  3982. { 12750, 11625, },
  3983. { 12875, 11750, },
  3984. { 13000, 11875, },
  3985. { 13125, 12000, },
  3986. { 13250, 12125, },
  3987. { 13375, 12250, },
  3988. { 13500, 12375, },
  3989. { 13625, 12500, },
  3990. { 13750, 12625, },
  3991. { 13875, 12750, },
  3992. { 14000, 12875, },
  3993. { 14125, 13000, },
  3994. { 14250, 13125, },
  3995. { 14375, 13250, },
  3996. { 14500, 13375, },
  3997. { 14625, 13500, },
  3998. { 14750, 13625, },
  3999. { 14875, 13750, },
  4000. { 15000, 13875, },
  4001. { 15125, 14000, },
  4002. { 15250, 14125, },
  4003. { 15375, 14250, },
  4004. { 15500, 14375, },
  4005. { 15625, 14500, },
  4006. { 15750, 14625, },
  4007. { 15875, 14750, },
  4008. { 16000, 14875, },
  4009. { 16125, 15000, },
  4010. };
  4011. if (INTEL_INFO(dev)->is_mobile)
  4012. return v_table[pxvid].vm;
  4013. else
  4014. return v_table[pxvid].vd;
  4015. }
  4016. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4017. {
  4018. u64 now, diff, diffms;
  4019. u32 count;
  4020. assert_spin_locked(&mchdev_lock);
  4021. now = ktime_get_raw_ns();
  4022. diffms = now - dev_priv->ips.last_time2;
  4023. do_div(diffms, NSEC_PER_MSEC);
  4024. /* Don't divide by 0 */
  4025. if (!diffms)
  4026. return;
  4027. count = I915_READ(GFXEC);
  4028. if (count < dev_priv->ips.last_count2) {
  4029. diff = ~0UL - dev_priv->ips.last_count2;
  4030. diff += count;
  4031. } else {
  4032. diff = count - dev_priv->ips.last_count2;
  4033. }
  4034. dev_priv->ips.last_count2 = count;
  4035. dev_priv->ips.last_time2 = now;
  4036. /* More magic constants... */
  4037. diff = diff * 1181;
  4038. diff = div_u64(diff, diffms * 10);
  4039. dev_priv->ips.gfx_power = diff;
  4040. }
  4041. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  4042. {
  4043. struct drm_device *dev = dev_priv->dev;
  4044. if (INTEL_INFO(dev)->gen != 5)
  4045. return;
  4046. spin_lock_irq(&mchdev_lock);
  4047. __i915_update_gfx_val(dev_priv);
  4048. spin_unlock_irq(&mchdev_lock);
  4049. }
  4050. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  4051. {
  4052. unsigned long t, corr, state1, corr2, state2;
  4053. u32 pxvid, ext_v;
  4054. assert_spin_locked(&mchdev_lock);
  4055. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
  4056. pxvid = (pxvid >> 24) & 0x7f;
  4057. ext_v = pvid_to_extvid(dev_priv, pxvid);
  4058. state1 = ext_v;
  4059. t = i915_mch_val(dev_priv);
  4060. /* Revel in the empirically derived constants */
  4061. /* Correction factor in 1/100000 units */
  4062. if (t > 80)
  4063. corr = ((t * 2349) + 135940);
  4064. else if (t >= 50)
  4065. corr = ((t * 964) + 29317);
  4066. else /* < 50 */
  4067. corr = ((t * 301) + 1004);
  4068. corr = corr * ((150142 * state1) / 10000 - 78642);
  4069. corr /= 100000;
  4070. corr2 = (corr * dev_priv->ips.corr);
  4071. state2 = (corr2 * state1) / 10000;
  4072. state2 /= 100; /* convert to mW */
  4073. __i915_update_gfx_val(dev_priv);
  4074. return dev_priv->ips.gfx_power + state2;
  4075. }
  4076. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  4077. {
  4078. struct drm_device *dev = dev_priv->dev;
  4079. unsigned long val;
  4080. if (INTEL_INFO(dev)->gen != 5)
  4081. return 0;
  4082. spin_lock_irq(&mchdev_lock);
  4083. val = __i915_gfx_val(dev_priv);
  4084. spin_unlock_irq(&mchdev_lock);
  4085. return val;
  4086. }
  4087. /**
  4088. * i915_read_mch_val - return value for IPS use
  4089. *
  4090. * Calculate and return a value for the IPS driver to use when deciding whether
  4091. * we have thermal and power headroom to increase CPU or GPU power budget.
  4092. */
  4093. unsigned long i915_read_mch_val(void)
  4094. {
  4095. struct drm_i915_private *dev_priv;
  4096. unsigned long chipset_val, graphics_val, ret = 0;
  4097. spin_lock_irq(&mchdev_lock);
  4098. if (!i915_mch_dev)
  4099. goto out_unlock;
  4100. dev_priv = i915_mch_dev;
  4101. chipset_val = __i915_chipset_val(dev_priv);
  4102. graphics_val = __i915_gfx_val(dev_priv);
  4103. ret = chipset_val + graphics_val;
  4104. out_unlock:
  4105. spin_unlock_irq(&mchdev_lock);
  4106. return ret;
  4107. }
  4108. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  4109. /**
  4110. * i915_gpu_raise - raise GPU frequency limit
  4111. *
  4112. * Raise the limit; IPS indicates we have thermal headroom.
  4113. */
  4114. bool i915_gpu_raise(void)
  4115. {
  4116. struct drm_i915_private *dev_priv;
  4117. bool ret = true;
  4118. spin_lock_irq(&mchdev_lock);
  4119. if (!i915_mch_dev) {
  4120. ret = false;
  4121. goto out_unlock;
  4122. }
  4123. dev_priv = i915_mch_dev;
  4124. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  4125. dev_priv->ips.max_delay--;
  4126. out_unlock:
  4127. spin_unlock_irq(&mchdev_lock);
  4128. return ret;
  4129. }
  4130. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  4131. /**
  4132. * i915_gpu_lower - lower GPU frequency limit
  4133. *
  4134. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  4135. * frequency maximum.
  4136. */
  4137. bool i915_gpu_lower(void)
  4138. {
  4139. struct drm_i915_private *dev_priv;
  4140. bool ret = true;
  4141. spin_lock_irq(&mchdev_lock);
  4142. if (!i915_mch_dev) {
  4143. ret = false;
  4144. goto out_unlock;
  4145. }
  4146. dev_priv = i915_mch_dev;
  4147. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  4148. dev_priv->ips.max_delay++;
  4149. out_unlock:
  4150. spin_unlock_irq(&mchdev_lock);
  4151. return ret;
  4152. }
  4153. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  4154. /**
  4155. * i915_gpu_busy - indicate GPU business to IPS
  4156. *
  4157. * Tell the IPS driver whether or not the GPU is busy.
  4158. */
  4159. bool i915_gpu_busy(void)
  4160. {
  4161. struct drm_i915_private *dev_priv;
  4162. struct intel_engine_cs *ring;
  4163. bool ret = false;
  4164. int i;
  4165. spin_lock_irq(&mchdev_lock);
  4166. if (!i915_mch_dev)
  4167. goto out_unlock;
  4168. dev_priv = i915_mch_dev;
  4169. for_each_ring(ring, dev_priv, i)
  4170. ret |= !list_empty(&ring->request_list);
  4171. out_unlock:
  4172. spin_unlock_irq(&mchdev_lock);
  4173. return ret;
  4174. }
  4175. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  4176. /**
  4177. * i915_gpu_turbo_disable - disable graphics turbo
  4178. *
  4179. * Disable graphics turbo by resetting the max frequency and setting the
  4180. * current frequency to the default.
  4181. */
  4182. bool i915_gpu_turbo_disable(void)
  4183. {
  4184. struct drm_i915_private *dev_priv;
  4185. bool ret = true;
  4186. spin_lock_irq(&mchdev_lock);
  4187. if (!i915_mch_dev) {
  4188. ret = false;
  4189. goto out_unlock;
  4190. }
  4191. dev_priv = i915_mch_dev;
  4192. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  4193. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  4194. ret = false;
  4195. out_unlock:
  4196. spin_unlock_irq(&mchdev_lock);
  4197. return ret;
  4198. }
  4199. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  4200. /**
  4201. * Tells the intel_ips driver that the i915 driver is now loaded, if
  4202. * IPS got loaded first.
  4203. *
  4204. * This awkward dance is so that neither module has to depend on the
  4205. * other in order for IPS to do the appropriate communication of
  4206. * GPU turbo limits to i915.
  4207. */
  4208. static void
  4209. ips_ping_for_i915_load(void)
  4210. {
  4211. void (*link)(void);
  4212. link = symbol_get(ips_link_to_i915_driver);
  4213. if (link) {
  4214. link();
  4215. symbol_put(ips_link_to_i915_driver);
  4216. }
  4217. }
  4218. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  4219. {
  4220. /* We only register the i915 ips part with intel-ips once everything is
  4221. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  4222. spin_lock_irq(&mchdev_lock);
  4223. i915_mch_dev = dev_priv;
  4224. spin_unlock_irq(&mchdev_lock);
  4225. ips_ping_for_i915_load();
  4226. }
  4227. void intel_gpu_ips_teardown(void)
  4228. {
  4229. spin_lock_irq(&mchdev_lock);
  4230. i915_mch_dev = NULL;
  4231. spin_unlock_irq(&mchdev_lock);
  4232. }
  4233. static void intel_init_emon(struct drm_device *dev)
  4234. {
  4235. struct drm_i915_private *dev_priv = dev->dev_private;
  4236. u32 lcfuse;
  4237. u8 pxw[16];
  4238. int i;
  4239. /* Disable to program */
  4240. I915_WRITE(ECR, 0);
  4241. POSTING_READ(ECR);
  4242. /* Program energy weights for various events */
  4243. I915_WRITE(SDEW, 0x15040d00);
  4244. I915_WRITE(CSIEW0, 0x007f0000);
  4245. I915_WRITE(CSIEW1, 0x1e220004);
  4246. I915_WRITE(CSIEW2, 0x04000004);
  4247. for (i = 0; i < 5; i++)
  4248. I915_WRITE(PEW + (i * 4), 0);
  4249. for (i = 0; i < 3; i++)
  4250. I915_WRITE(DEW + (i * 4), 0);
  4251. /* Program P-state weights to account for frequency power adjustment */
  4252. for (i = 0; i < 16; i++) {
  4253. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4254. unsigned long freq = intel_pxfreq(pxvidfreq);
  4255. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4256. PXVFREQ_PX_SHIFT;
  4257. unsigned long val;
  4258. val = vid * vid;
  4259. val *= (freq / 1000);
  4260. val *= 255;
  4261. val /= (127*127*900);
  4262. if (val > 0xff)
  4263. DRM_ERROR("bad pxval: %ld\n", val);
  4264. pxw[i] = val;
  4265. }
  4266. /* Render standby states get 0 weight */
  4267. pxw[14] = 0;
  4268. pxw[15] = 0;
  4269. for (i = 0; i < 4; i++) {
  4270. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4271. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4272. I915_WRITE(PXW + (i * 4), val);
  4273. }
  4274. /* Adjust magic regs to magic values (more experimental results) */
  4275. I915_WRITE(OGW0, 0);
  4276. I915_WRITE(OGW1, 0);
  4277. I915_WRITE(EG0, 0x00007f00);
  4278. I915_WRITE(EG1, 0x0000000e);
  4279. I915_WRITE(EG2, 0x000e0000);
  4280. I915_WRITE(EG3, 0x68000300);
  4281. I915_WRITE(EG4, 0x42000000);
  4282. I915_WRITE(EG5, 0x00140031);
  4283. I915_WRITE(EG6, 0);
  4284. I915_WRITE(EG7, 0);
  4285. for (i = 0; i < 8; i++)
  4286. I915_WRITE(PXWL + (i * 4), 0);
  4287. /* Enable PMON + select events */
  4288. I915_WRITE(ECR, 0x80000019);
  4289. lcfuse = I915_READ(LCFUSE02);
  4290. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  4291. }
  4292. void intel_init_gt_powersave(struct drm_device *dev)
  4293. {
  4294. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  4295. if (IS_CHERRYVIEW(dev))
  4296. cherryview_init_gt_powersave(dev);
  4297. else if (IS_VALLEYVIEW(dev))
  4298. valleyview_init_gt_powersave(dev);
  4299. }
  4300. void intel_cleanup_gt_powersave(struct drm_device *dev)
  4301. {
  4302. if (IS_CHERRYVIEW(dev))
  4303. return;
  4304. else if (IS_VALLEYVIEW(dev))
  4305. valleyview_cleanup_gt_powersave(dev);
  4306. }
  4307. /**
  4308. * intel_suspend_gt_powersave - suspend PM work and helper threads
  4309. * @dev: drm device
  4310. *
  4311. * We don't want to disable RC6 or other features here, we just want
  4312. * to make sure any work we've queued has finished and won't bother
  4313. * us while we're suspended.
  4314. */
  4315. void intel_suspend_gt_powersave(struct drm_device *dev)
  4316. {
  4317. struct drm_i915_private *dev_priv = dev->dev_private;
  4318. /* Interrupts should be disabled already to avoid re-arming. */
  4319. WARN_ON(intel_irqs_enabled(dev_priv));
  4320. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4321. cancel_work_sync(&dev_priv->rps.work);
  4322. /* Force GPU to min freq during suspend */
  4323. gen6_rps_idle(dev_priv);
  4324. }
  4325. void intel_disable_gt_powersave(struct drm_device *dev)
  4326. {
  4327. struct drm_i915_private *dev_priv = dev->dev_private;
  4328. /* Interrupts should be disabled already to avoid re-arming. */
  4329. WARN_ON(intel_irqs_enabled(dev_priv));
  4330. if (IS_IRONLAKE_M(dev)) {
  4331. ironlake_disable_drps(dev);
  4332. ironlake_disable_rc6(dev);
  4333. } else if (INTEL_INFO(dev)->gen >= 6) {
  4334. intel_suspend_gt_powersave(dev);
  4335. mutex_lock(&dev_priv->rps.hw_lock);
  4336. if (IS_CHERRYVIEW(dev))
  4337. cherryview_disable_rps(dev);
  4338. else if (IS_VALLEYVIEW(dev))
  4339. valleyview_disable_rps(dev);
  4340. else
  4341. gen6_disable_rps(dev);
  4342. dev_priv->rps.enabled = false;
  4343. mutex_unlock(&dev_priv->rps.hw_lock);
  4344. }
  4345. }
  4346. static void intel_gen6_powersave_work(struct work_struct *work)
  4347. {
  4348. struct drm_i915_private *dev_priv =
  4349. container_of(work, struct drm_i915_private,
  4350. rps.delayed_resume_work.work);
  4351. struct drm_device *dev = dev_priv->dev;
  4352. mutex_lock(&dev_priv->rps.hw_lock);
  4353. if (IS_CHERRYVIEW(dev)) {
  4354. cherryview_enable_rps(dev);
  4355. } else if (IS_VALLEYVIEW(dev)) {
  4356. valleyview_enable_rps(dev);
  4357. } else if (IS_BROADWELL(dev)) {
  4358. gen8_enable_rps(dev);
  4359. __gen6_update_ring_freq(dev);
  4360. } else {
  4361. gen6_enable_rps(dev);
  4362. __gen6_update_ring_freq(dev);
  4363. }
  4364. dev_priv->rps.enabled = true;
  4365. mutex_unlock(&dev_priv->rps.hw_lock);
  4366. intel_runtime_pm_put(dev_priv);
  4367. }
  4368. void intel_enable_gt_powersave(struct drm_device *dev)
  4369. {
  4370. struct drm_i915_private *dev_priv = dev->dev_private;
  4371. if (IS_IRONLAKE_M(dev)) {
  4372. mutex_lock(&dev->struct_mutex);
  4373. ironlake_enable_drps(dev);
  4374. ironlake_enable_rc6(dev);
  4375. intel_init_emon(dev);
  4376. mutex_unlock(&dev->struct_mutex);
  4377. } else if (INTEL_INFO(dev)->gen >= 6) {
  4378. /*
  4379. * PCU communication is slow and this doesn't need to be
  4380. * done at any specific time, so do this out of our fast path
  4381. * to make resume and init faster.
  4382. *
  4383. * We depend on the HW RC6 power context save/restore
  4384. * mechanism when entering D3 through runtime PM suspend. So
  4385. * disable RPM until RPS/RC6 is properly setup. We can only
  4386. * get here via the driver load/system resume/runtime resume
  4387. * paths, so the _noresume version is enough (and in case of
  4388. * runtime resume it's necessary).
  4389. */
  4390. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  4391. round_jiffies_up_relative(HZ)))
  4392. intel_runtime_pm_get_noresume(dev_priv);
  4393. }
  4394. }
  4395. void intel_reset_gt_powersave(struct drm_device *dev)
  4396. {
  4397. struct drm_i915_private *dev_priv = dev->dev_private;
  4398. dev_priv->rps.enabled = false;
  4399. intel_enable_gt_powersave(dev);
  4400. }
  4401. static void ibx_init_clock_gating(struct drm_device *dev)
  4402. {
  4403. struct drm_i915_private *dev_priv = dev->dev_private;
  4404. /*
  4405. * On Ibex Peak and Cougar Point, we need to disable clock
  4406. * gating for the panel power sequencer or it will fail to
  4407. * start up when no ports are active.
  4408. */
  4409. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4410. }
  4411. static void g4x_disable_trickle_feed(struct drm_device *dev)
  4412. {
  4413. struct drm_i915_private *dev_priv = dev->dev_private;
  4414. int pipe;
  4415. for_each_pipe(dev_priv, pipe) {
  4416. I915_WRITE(DSPCNTR(pipe),
  4417. I915_READ(DSPCNTR(pipe)) |
  4418. DISPPLANE_TRICKLE_FEED_DISABLE);
  4419. intel_flush_primary_plane(dev_priv, pipe);
  4420. }
  4421. }
  4422. static void ilk_init_lp_watermarks(struct drm_device *dev)
  4423. {
  4424. struct drm_i915_private *dev_priv = dev->dev_private;
  4425. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  4426. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  4427. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  4428. /*
  4429. * Don't touch WM1S_LP_EN here.
  4430. * Doing so could cause underruns.
  4431. */
  4432. }
  4433. static void ironlake_init_clock_gating(struct drm_device *dev)
  4434. {
  4435. struct drm_i915_private *dev_priv = dev->dev_private;
  4436. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4437. /*
  4438. * Required for FBC
  4439. * WaFbcDisableDpfcClockGating:ilk
  4440. */
  4441. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  4442. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  4443. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  4444. I915_WRITE(PCH_3DCGDIS0,
  4445. MARIUNIT_CLOCK_GATE_DISABLE |
  4446. SVSMUNIT_CLOCK_GATE_DISABLE);
  4447. I915_WRITE(PCH_3DCGDIS1,
  4448. VFMUNIT_CLOCK_GATE_DISABLE);
  4449. /*
  4450. * According to the spec the following bits should be set in
  4451. * order to enable memory self-refresh
  4452. * The bit 22/21 of 0x42004
  4453. * The bit 5 of 0x42020
  4454. * The bit 15 of 0x45000
  4455. */
  4456. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4457. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4458. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4459. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  4460. I915_WRITE(DISP_ARB_CTL,
  4461. (I915_READ(DISP_ARB_CTL) |
  4462. DISP_FBC_WM_DIS));
  4463. ilk_init_lp_watermarks(dev);
  4464. /*
  4465. * Based on the document from hardware guys the following bits
  4466. * should be set unconditionally in order to enable FBC.
  4467. * The bit 22 of 0x42000
  4468. * The bit 22 of 0x42004
  4469. * The bit 7,8,9 of 0x42020.
  4470. */
  4471. if (IS_IRONLAKE_M(dev)) {
  4472. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4473. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4474. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4475. ILK_FBCQ_DIS);
  4476. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4477. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4478. ILK_DPARB_GATE);
  4479. }
  4480. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4481. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4482. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4483. ILK_ELPIN_409_SELECT);
  4484. I915_WRITE(_3D_CHICKEN2,
  4485. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4486. _3D_CHICKEN2_WM_READ_PIPELINED);
  4487. /* WaDisableRenderCachePipelinedFlush:ilk */
  4488. I915_WRITE(CACHE_MODE_0,
  4489. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4490. /* WaDisable_RenderCache_OperationalFlush:ilk */
  4491. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4492. g4x_disable_trickle_feed(dev);
  4493. ibx_init_clock_gating(dev);
  4494. }
  4495. static void cpt_init_clock_gating(struct drm_device *dev)
  4496. {
  4497. struct drm_i915_private *dev_priv = dev->dev_private;
  4498. int pipe;
  4499. uint32_t val;
  4500. /*
  4501. * On Ibex Peak and Cougar Point, we need to disable clock
  4502. * gating for the panel power sequencer or it will fail to
  4503. * start up when no ports are active.
  4504. */
  4505. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  4506. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  4507. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  4508. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4509. DPLS_EDP_PPS_FIX_DIS);
  4510. /* The below fixes the weird display corruption, a few pixels shifted
  4511. * downward, on (only) LVDS of some HP laptops with IVY.
  4512. */
  4513. for_each_pipe(dev_priv, pipe) {
  4514. val = I915_READ(TRANS_CHICKEN2(pipe));
  4515. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4516. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4517. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4518. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4519. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4520. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4521. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4522. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4523. }
  4524. /* WADP0ClockGatingDisable */
  4525. for_each_pipe(dev_priv, pipe) {
  4526. I915_WRITE(TRANS_CHICKEN1(pipe),
  4527. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4528. }
  4529. }
  4530. static void gen6_check_mch_setup(struct drm_device *dev)
  4531. {
  4532. struct drm_i915_private *dev_priv = dev->dev_private;
  4533. uint32_t tmp;
  4534. tmp = I915_READ(MCH_SSKPD);
  4535. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
  4536. DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
  4537. tmp);
  4538. }
  4539. static void gen6_init_clock_gating(struct drm_device *dev)
  4540. {
  4541. struct drm_i915_private *dev_priv = dev->dev_private;
  4542. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4543. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4544. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4545. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4546. ILK_ELPIN_409_SELECT);
  4547. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4548. I915_WRITE(_3D_CHICKEN,
  4549. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4550. /* WaSetupGtModeTdRowDispatch:snb */
  4551. if (IS_SNB_GT1(dev))
  4552. I915_WRITE(GEN6_GT_MODE,
  4553. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4554. /* WaDisable_RenderCache_OperationalFlush:snb */
  4555. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4556. /*
  4557. * BSpec recoomends 8x4 when MSAA is used,
  4558. * however in practice 16x4 seems fastest.
  4559. *
  4560. * Note that PS/WM thread counts depend on the WIZ hashing
  4561. * disable bit, which we don't touch here, but it's good
  4562. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4563. */
  4564. I915_WRITE(GEN6_GT_MODE,
  4565. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4566. ilk_init_lp_watermarks(dev);
  4567. I915_WRITE(CACHE_MODE_0,
  4568. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4569. I915_WRITE(GEN6_UCGCTL1,
  4570. I915_READ(GEN6_UCGCTL1) |
  4571. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4572. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4573. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4574. * gating disable must be set. Failure to set it results in
  4575. * flickering pixels due to Z write ordering failures after
  4576. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4577. * Sanctuary and Tropics, and apparently anything else with
  4578. * alpha test or pixel discard.
  4579. *
  4580. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4581. * but we didn't debug actual testcases to find it out.
  4582. *
  4583. * WaDisableRCCUnitClockGating:snb
  4584. * WaDisableRCPBUnitClockGating:snb
  4585. */
  4586. I915_WRITE(GEN6_UCGCTL2,
  4587. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4588. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4589. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  4590. I915_WRITE(_3D_CHICKEN3,
  4591. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  4592. /*
  4593. * Bspec says:
  4594. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  4595. * 3DSTATE_SF number of SF output attributes is more than 16."
  4596. */
  4597. I915_WRITE(_3D_CHICKEN3,
  4598. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  4599. /*
  4600. * According to the spec the following bits should be
  4601. * set in order to enable memory self-refresh and fbc:
  4602. * The bit21 and bit22 of 0x42000
  4603. * The bit21 and bit22 of 0x42004
  4604. * The bit5 and bit7 of 0x42020
  4605. * The bit14 of 0x70180
  4606. * The bit14 of 0x71180
  4607. *
  4608. * WaFbcAsynchFlipDisableFbcQueue:snb
  4609. */
  4610. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4611. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4612. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4613. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4614. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4615. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4616. I915_WRITE(ILK_DSPCLK_GATE_D,
  4617. I915_READ(ILK_DSPCLK_GATE_D) |
  4618. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4619. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4620. g4x_disable_trickle_feed(dev);
  4621. cpt_init_clock_gating(dev);
  4622. gen6_check_mch_setup(dev);
  4623. }
  4624. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4625. {
  4626. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4627. /*
  4628. * WaVSThreadDispatchOverride:ivb,vlv
  4629. *
  4630. * This actually overrides the dispatch
  4631. * mode for all thread types.
  4632. */
  4633. reg &= ~GEN7_FF_SCHED_MASK;
  4634. reg |= GEN7_FF_TS_SCHED_HW;
  4635. reg |= GEN7_FF_VS_SCHED_HW;
  4636. reg |= GEN7_FF_DS_SCHED_HW;
  4637. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4638. }
  4639. static void lpt_init_clock_gating(struct drm_device *dev)
  4640. {
  4641. struct drm_i915_private *dev_priv = dev->dev_private;
  4642. /*
  4643. * TODO: this bit should only be enabled when really needed, then
  4644. * disabled when not needed anymore in order to save power.
  4645. */
  4646. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4647. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4648. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4649. PCH_LP_PARTITION_LEVEL_DISABLE);
  4650. /* WADPOClockGatingDisable:hsw */
  4651. I915_WRITE(_TRANSA_CHICKEN1,
  4652. I915_READ(_TRANSA_CHICKEN1) |
  4653. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4654. }
  4655. static void lpt_suspend_hw(struct drm_device *dev)
  4656. {
  4657. struct drm_i915_private *dev_priv = dev->dev_private;
  4658. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4659. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4660. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4661. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4662. }
  4663. }
  4664. static void broadwell_init_clock_gating(struct drm_device *dev)
  4665. {
  4666. struct drm_i915_private *dev_priv = dev->dev_private;
  4667. enum pipe pipe;
  4668. I915_WRITE(WM3_LP_ILK, 0);
  4669. I915_WRITE(WM2_LP_ILK, 0);
  4670. I915_WRITE(WM1_LP_ILK, 0);
  4671. /* FIXME(BDW): Check all the w/a, some might only apply to
  4672. * pre-production hw. */
  4673. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4674. I915_WRITE(_3D_CHICKEN3,
  4675. _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
  4676. /* WaSwitchSolVfFArbitrationPriority:bdw */
  4677. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4678. /* WaPsrDPAMaskVBlankInSRD:bdw */
  4679. I915_WRITE(CHICKEN_PAR1_1,
  4680. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4681. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  4682. for_each_pipe(dev_priv, pipe) {
  4683. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  4684. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  4685. BDW_DPRS_MASK_VBLANK_SRD);
  4686. }
  4687. /* WaVSRefCountFullforceMissDisable:bdw */
  4688. /* WaDSRefCountFullforceMissDisable:bdw */
  4689. I915_WRITE(GEN7_FF_THREAD_MODE,
  4690. I915_READ(GEN7_FF_THREAD_MODE) &
  4691. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4692. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4693. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4694. /* WaDisableSDEUnitClockGating:bdw */
  4695. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4696. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4697. lpt_init_clock_gating(dev);
  4698. }
  4699. static void haswell_init_clock_gating(struct drm_device *dev)
  4700. {
  4701. struct drm_i915_private *dev_priv = dev->dev_private;
  4702. ilk_init_lp_watermarks(dev);
  4703. /* L3 caching of data atomics doesn't work -- disable it. */
  4704. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4705. I915_WRITE(HSW_ROW_CHICKEN3,
  4706. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4707. /* This is required by WaCatErrorRejectionIssue:hsw */
  4708. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4709. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4710. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4711. /* WaVSRefCountFullforceMissDisable:hsw */
  4712. I915_WRITE(GEN7_FF_THREAD_MODE,
  4713. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  4714. /* WaDisable_RenderCache_OperationalFlush:hsw */
  4715. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4716. /* enable HiZ Raw Stall Optimization */
  4717. I915_WRITE(CACHE_MODE_0_GEN7,
  4718. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4719. /* WaDisable4x2SubspanOptimization:hsw */
  4720. I915_WRITE(CACHE_MODE_1,
  4721. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4722. /*
  4723. * BSpec recommends 8x4 when MSAA is used,
  4724. * however in practice 16x4 seems fastest.
  4725. *
  4726. * Note that PS/WM thread counts depend on the WIZ hashing
  4727. * disable bit, which we don't touch here, but it's good
  4728. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4729. */
  4730. I915_WRITE(GEN7_GT_MODE,
  4731. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4732. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4733. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4734. /* WaRsPkgCStateDisplayPMReq:hsw */
  4735. I915_WRITE(CHICKEN_PAR1_1,
  4736. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4737. lpt_init_clock_gating(dev);
  4738. }
  4739. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4740. {
  4741. struct drm_i915_private *dev_priv = dev->dev_private;
  4742. uint32_t snpcr;
  4743. ilk_init_lp_watermarks(dev);
  4744. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4745. /* WaDisableEarlyCull:ivb */
  4746. I915_WRITE(_3D_CHICKEN3,
  4747. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4748. /* WaDisableBackToBackFlipFix:ivb */
  4749. I915_WRITE(IVB_CHICKEN3,
  4750. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4751. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4752. /* WaDisablePSDDualDispatchEnable:ivb */
  4753. if (IS_IVB_GT1(dev))
  4754. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4755. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4756. /* WaDisable_RenderCache_OperationalFlush:ivb */
  4757. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4758. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4759. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4760. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4761. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4762. I915_WRITE(GEN7_L3CNTLREG1,
  4763. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4764. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4765. GEN7_WA_L3_CHICKEN_MODE);
  4766. if (IS_IVB_GT1(dev))
  4767. I915_WRITE(GEN7_ROW_CHICKEN2,
  4768. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4769. else {
  4770. /* must write both registers */
  4771. I915_WRITE(GEN7_ROW_CHICKEN2,
  4772. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4773. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4774. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4775. }
  4776. /* WaForceL3Serialization:ivb */
  4777. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4778. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4779. /*
  4780. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4781. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4782. */
  4783. I915_WRITE(GEN6_UCGCTL2,
  4784. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4785. /* This is required by WaCatErrorRejectionIssue:ivb */
  4786. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4787. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4788. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4789. g4x_disable_trickle_feed(dev);
  4790. gen7_setup_fixed_func_scheduler(dev_priv);
  4791. if (0) { /* causes HiZ corruption on ivb:gt1 */
  4792. /* enable HiZ Raw Stall Optimization */
  4793. I915_WRITE(CACHE_MODE_0_GEN7,
  4794. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4795. }
  4796. /* WaDisable4x2SubspanOptimization:ivb */
  4797. I915_WRITE(CACHE_MODE_1,
  4798. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4799. /*
  4800. * BSpec recommends 8x4 when MSAA is used,
  4801. * however in practice 16x4 seems fastest.
  4802. *
  4803. * Note that PS/WM thread counts depend on the WIZ hashing
  4804. * disable bit, which we don't touch here, but it's good
  4805. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4806. */
  4807. I915_WRITE(GEN7_GT_MODE,
  4808. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4809. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4810. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4811. snpcr |= GEN6_MBC_SNPCR_MED;
  4812. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4813. if (!HAS_PCH_NOP(dev))
  4814. cpt_init_clock_gating(dev);
  4815. gen6_check_mch_setup(dev);
  4816. }
  4817. static void valleyview_init_clock_gating(struct drm_device *dev)
  4818. {
  4819. struct drm_i915_private *dev_priv = dev->dev_private;
  4820. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4821. /* WaDisableEarlyCull:vlv */
  4822. I915_WRITE(_3D_CHICKEN3,
  4823. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4824. /* WaDisableBackToBackFlipFix:vlv */
  4825. I915_WRITE(IVB_CHICKEN3,
  4826. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4827. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4828. /* WaPsdDispatchEnable:vlv */
  4829. /* WaDisablePSDDualDispatchEnable:vlv */
  4830. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4831. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4832. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4833. /* WaDisable_RenderCache_OperationalFlush:vlv */
  4834. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4835. /* WaForceL3Serialization:vlv */
  4836. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4837. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4838. /* WaDisableDopClockGating:vlv */
  4839. I915_WRITE(GEN7_ROW_CHICKEN2,
  4840. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4841. /* This is required by WaCatErrorRejectionIssue:vlv */
  4842. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4843. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4844. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4845. gen7_setup_fixed_func_scheduler(dev_priv);
  4846. /*
  4847. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4848. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4849. */
  4850. I915_WRITE(GEN6_UCGCTL2,
  4851. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4852. /* WaDisableL3Bank2xClockGate:vlv
  4853. * Disabling L3 clock gating- MMIO 940c[25] = 1
  4854. * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
  4855. I915_WRITE(GEN7_UCGCTL4,
  4856. I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4857. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4858. /*
  4859. * BSpec says this must be set, even though
  4860. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  4861. */
  4862. I915_WRITE(CACHE_MODE_1,
  4863. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4864. /*
  4865. * WaIncreaseL3CreditsForVLVB0:vlv
  4866. * This is the hardware default actually.
  4867. */
  4868. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4869. /*
  4870. * WaDisableVLVClockGating_VBIIssue:vlv
  4871. * Disable clock gating on th GCFG unit to prevent a delay
  4872. * in the reporting of vblank events.
  4873. */
  4874. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  4875. }
  4876. static void cherryview_init_clock_gating(struct drm_device *dev)
  4877. {
  4878. struct drm_i915_private *dev_priv = dev->dev_private;
  4879. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4880. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4881. /* WaVSRefCountFullforceMissDisable:chv */
  4882. /* WaDSRefCountFullforceMissDisable:chv */
  4883. I915_WRITE(GEN7_FF_THREAD_MODE,
  4884. I915_READ(GEN7_FF_THREAD_MODE) &
  4885. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4886. /* WaDisableSemaphoreAndSyncFlipWait:chv */
  4887. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4888. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4889. /* WaDisableCSUnitClockGating:chv */
  4890. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4891. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4892. /* WaDisableSDEUnitClockGating:chv */
  4893. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4894. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4895. /* WaDisableGunitClockGating:chv (pre-production hw) */
  4896. I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
  4897. GINT_DIS);
  4898. /* WaDisableFfDopClockGating:chv (pre-production hw) */
  4899. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4900. _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
  4901. /* WaDisableDopClockGating:chv (pre-production hw) */
  4902. I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
  4903. GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
  4904. }
  4905. static void g4x_init_clock_gating(struct drm_device *dev)
  4906. {
  4907. struct drm_i915_private *dev_priv = dev->dev_private;
  4908. uint32_t dspclk_gate;
  4909. I915_WRITE(RENCLK_GATE_D1, 0);
  4910. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4911. GS_UNIT_CLOCK_GATE_DISABLE |
  4912. CL_UNIT_CLOCK_GATE_DISABLE);
  4913. I915_WRITE(RAMCLK_GATE_D, 0);
  4914. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4915. OVRUNIT_CLOCK_GATE_DISABLE |
  4916. OVCUNIT_CLOCK_GATE_DISABLE;
  4917. if (IS_GM45(dev))
  4918. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4919. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4920. /* WaDisableRenderCachePipelinedFlush */
  4921. I915_WRITE(CACHE_MODE_0,
  4922. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4923. /* WaDisable_RenderCache_OperationalFlush:g4x */
  4924. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4925. g4x_disable_trickle_feed(dev);
  4926. }
  4927. static void crestline_init_clock_gating(struct drm_device *dev)
  4928. {
  4929. struct drm_i915_private *dev_priv = dev->dev_private;
  4930. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4931. I915_WRITE(RENCLK_GATE_D2, 0);
  4932. I915_WRITE(DSPCLK_GATE_D, 0);
  4933. I915_WRITE(RAMCLK_GATE_D, 0);
  4934. I915_WRITE16(DEUC, 0);
  4935. I915_WRITE(MI_ARB_STATE,
  4936. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4937. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4938. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4939. }
  4940. static void broadwater_init_clock_gating(struct drm_device *dev)
  4941. {
  4942. struct drm_i915_private *dev_priv = dev->dev_private;
  4943. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4944. I965_RCC_CLOCK_GATE_DISABLE |
  4945. I965_RCPB_CLOCK_GATE_DISABLE |
  4946. I965_ISC_CLOCK_GATE_DISABLE |
  4947. I965_FBC_CLOCK_GATE_DISABLE);
  4948. I915_WRITE(RENCLK_GATE_D2, 0);
  4949. I915_WRITE(MI_ARB_STATE,
  4950. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4951. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4952. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4953. }
  4954. static void gen3_init_clock_gating(struct drm_device *dev)
  4955. {
  4956. struct drm_i915_private *dev_priv = dev->dev_private;
  4957. u32 dstate = I915_READ(D_STATE);
  4958. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4959. DSTATE_DOT_CLOCK_GATING;
  4960. I915_WRITE(D_STATE, dstate);
  4961. if (IS_PINEVIEW(dev))
  4962. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4963. /* IIR "flip pending" means done if this bit is set */
  4964. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4965. /* interrupts should cause a wake up from C3 */
  4966. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
  4967. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  4968. I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  4969. I915_WRITE(MI_ARB_STATE,
  4970. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4971. }
  4972. static void i85x_init_clock_gating(struct drm_device *dev)
  4973. {
  4974. struct drm_i915_private *dev_priv = dev->dev_private;
  4975. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4976. /* interrupts should cause a wake up from C3 */
  4977. I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
  4978. _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
  4979. I915_WRITE(MEM_MODE,
  4980. _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
  4981. }
  4982. static void i830_init_clock_gating(struct drm_device *dev)
  4983. {
  4984. struct drm_i915_private *dev_priv = dev->dev_private;
  4985. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4986. I915_WRITE(MEM_MODE,
  4987. _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
  4988. _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
  4989. }
  4990. void intel_init_clock_gating(struct drm_device *dev)
  4991. {
  4992. struct drm_i915_private *dev_priv = dev->dev_private;
  4993. dev_priv->display.init_clock_gating(dev);
  4994. }
  4995. void intel_suspend_hw(struct drm_device *dev)
  4996. {
  4997. if (HAS_PCH_LPT(dev))
  4998. lpt_suspend_hw(dev);
  4999. }
  5000. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  5001. for (i = 0; \
  5002. i < (power_domains)->power_well_count && \
  5003. ((power_well) = &(power_domains)->power_wells[i]); \
  5004. i++) \
  5005. if ((power_well)->domains & (domain_mask))
  5006. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  5007. for (i = (power_domains)->power_well_count - 1; \
  5008. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  5009. i--) \
  5010. if ((power_well)->domains & (domain_mask))
  5011. /**
  5012. * We should only use the power well if we explicitly asked the hardware to
  5013. * enable it, so check if it's enabled and also check if we've requested it to
  5014. * be enabled.
  5015. */
  5016. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  5017. struct i915_power_well *power_well)
  5018. {
  5019. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  5020. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  5021. }
  5022. bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
  5023. enum intel_display_power_domain domain)
  5024. {
  5025. struct i915_power_domains *power_domains;
  5026. struct i915_power_well *power_well;
  5027. bool is_enabled;
  5028. int i;
  5029. if (dev_priv->pm.suspended)
  5030. return false;
  5031. power_domains = &dev_priv->power_domains;
  5032. is_enabled = true;
  5033. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  5034. if (power_well->always_on)
  5035. continue;
  5036. if (!power_well->hw_enabled) {
  5037. is_enabled = false;
  5038. break;
  5039. }
  5040. }
  5041. return is_enabled;
  5042. }
  5043. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  5044. enum intel_display_power_domain domain)
  5045. {
  5046. struct i915_power_domains *power_domains;
  5047. bool ret;
  5048. power_domains = &dev_priv->power_domains;
  5049. mutex_lock(&power_domains->lock);
  5050. ret = intel_display_power_enabled_unlocked(dev_priv, domain);
  5051. mutex_unlock(&power_domains->lock);
  5052. return ret;
  5053. }
  5054. /*
  5055. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  5056. * when not needed anymore. We have 4 registers that can request the power well
  5057. * to be enabled, and it will only be disabled if none of the registers is
  5058. * requesting it to be enabled.
  5059. */
  5060. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  5061. {
  5062. struct drm_device *dev = dev_priv->dev;
  5063. /*
  5064. * After we re-enable the power well, if we touch VGA register 0x3d5
  5065. * we'll get unclaimed register interrupts. This stops after we write
  5066. * anything to the VGA MSR register. The vgacon module uses this
  5067. * register all the time, so if we unbind our driver and, as a
  5068. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  5069. * console_unlock(). So make here we touch the VGA MSR register, making
  5070. * sure vgacon can keep working normally without triggering interrupts
  5071. * and error messages.
  5072. */
  5073. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  5074. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  5075. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  5076. if (IS_BROADWELL(dev))
  5077. gen8_irq_power_well_post_enable(dev_priv);
  5078. }
  5079. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  5080. struct i915_power_well *power_well, bool enable)
  5081. {
  5082. bool is_enabled, enable_requested;
  5083. uint32_t tmp;
  5084. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  5085. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  5086. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  5087. if (enable) {
  5088. if (!enable_requested)
  5089. I915_WRITE(HSW_PWR_WELL_DRIVER,
  5090. HSW_PWR_WELL_ENABLE_REQUEST);
  5091. if (!is_enabled) {
  5092. DRM_DEBUG_KMS("Enabling power well\n");
  5093. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  5094. HSW_PWR_WELL_STATE_ENABLED), 20))
  5095. DRM_ERROR("Timeout enabling power well\n");
  5096. }
  5097. hsw_power_well_post_enable(dev_priv);
  5098. } else {
  5099. if (enable_requested) {
  5100. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  5101. POSTING_READ(HSW_PWR_WELL_DRIVER);
  5102. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  5103. }
  5104. }
  5105. }
  5106. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5107. struct i915_power_well *power_well)
  5108. {
  5109. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  5110. /*
  5111. * We're taking over the BIOS, so clear any requests made by it since
  5112. * the driver is in charge now.
  5113. */
  5114. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  5115. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  5116. }
  5117. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  5118. struct i915_power_well *power_well)
  5119. {
  5120. hsw_set_power_well(dev_priv, power_well, true);
  5121. }
  5122. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  5123. struct i915_power_well *power_well)
  5124. {
  5125. hsw_set_power_well(dev_priv, power_well, false);
  5126. }
  5127. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  5128. struct i915_power_well *power_well)
  5129. {
  5130. }
  5131. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  5132. struct i915_power_well *power_well)
  5133. {
  5134. return true;
  5135. }
  5136. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  5137. struct i915_power_well *power_well, bool enable)
  5138. {
  5139. enum punit_power_well power_well_id = power_well->data;
  5140. u32 mask;
  5141. u32 state;
  5142. u32 ctrl;
  5143. mask = PUNIT_PWRGT_MASK(power_well_id);
  5144. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  5145. PUNIT_PWRGT_PWR_GATE(power_well_id);
  5146. mutex_lock(&dev_priv->rps.hw_lock);
  5147. #define COND \
  5148. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  5149. if (COND)
  5150. goto out;
  5151. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  5152. ctrl &= ~mask;
  5153. ctrl |= state;
  5154. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  5155. if (wait_for(COND, 100))
  5156. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  5157. state,
  5158. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  5159. #undef COND
  5160. out:
  5161. mutex_unlock(&dev_priv->rps.hw_lock);
  5162. }
  5163. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5164. struct i915_power_well *power_well)
  5165. {
  5166. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  5167. }
  5168. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  5169. struct i915_power_well *power_well)
  5170. {
  5171. vlv_set_power_well(dev_priv, power_well, true);
  5172. }
  5173. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  5174. struct i915_power_well *power_well)
  5175. {
  5176. vlv_set_power_well(dev_priv, power_well, false);
  5177. }
  5178. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  5179. struct i915_power_well *power_well)
  5180. {
  5181. int power_well_id = power_well->data;
  5182. bool enabled = false;
  5183. u32 mask;
  5184. u32 state;
  5185. u32 ctrl;
  5186. mask = PUNIT_PWRGT_MASK(power_well_id);
  5187. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  5188. mutex_lock(&dev_priv->rps.hw_lock);
  5189. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  5190. /*
  5191. * We only ever set the power-on and power-gate states, anything
  5192. * else is unexpected.
  5193. */
  5194. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  5195. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  5196. if (state == ctrl)
  5197. enabled = true;
  5198. /*
  5199. * A transient state at this point would mean some unexpected party
  5200. * is poking at the power controls too.
  5201. */
  5202. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  5203. WARN_ON(ctrl != state);
  5204. mutex_unlock(&dev_priv->rps.hw_lock);
  5205. return enabled;
  5206. }
  5207. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  5208. struct i915_power_well *power_well)
  5209. {
  5210. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5211. vlv_set_power_well(dev_priv, power_well, true);
  5212. spin_lock_irq(&dev_priv->irq_lock);
  5213. valleyview_enable_display_irqs(dev_priv);
  5214. spin_unlock_irq(&dev_priv->irq_lock);
  5215. /*
  5216. * During driver initialization/resume we can avoid restoring the
  5217. * part of the HW/SW state that will be inited anyway explicitly.
  5218. */
  5219. if (dev_priv->power_domains.initializing)
  5220. return;
  5221. intel_hpd_init(dev_priv->dev);
  5222. i915_redisable_vga_power_on(dev_priv->dev);
  5223. }
  5224. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  5225. struct i915_power_well *power_well)
  5226. {
  5227. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  5228. spin_lock_irq(&dev_priv->irq_lock);
  5229. valleyview_disable_display_irqs(dev_priv);
  5230. spin_unlock_irq(&dev_priv->irq_lock);
  5231. vlv_set_power_well(dev_priv, power_well, false);
  5232. vlv_power_sequencer_reset(dev_priv);
  5233. }
  5234. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  5235. struct i915_power_well *power_well)
  5236. {
  5237. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5238. /*
  5239. * Enable the CRI clock source so we can get at the
  5240. * display and the reference clock for VGA
  5241. * hotplug / manual detection.
  5242. */
  5243. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  5244. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  5245. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  5246. vlv_set_power_well(dev_priv, power_well, true);
  5247. /*
  5248. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  5249. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  5250. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  5251. * b. The other bits such as sfr settings / modesel may all
  5252. * be set to 0.
  5253. *
  5254. * This should only be done on init and resume from S3 with
  5255. * both PLLs disabled, or we risk losing DPIO and PLL
  5256. * synchronization.
  5257. */
  5258. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  5259. }
  5260. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  5261. struct i915_power_well *power_well)
  5262. {
  5263. enum pipe pipe;
  5264. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  5265. for_each_pipe(dev_priv, pipe)
  5266. assert_pll_disabled(dev_priv, pipe);
  5267. /* Assert common reset */
  5268. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  5269. vlv_set_power_well(dev_priv, power_well, false);
  5270. }
  5271. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  5272. struct i915_power_well *power_well)
  5273. {
  5274. enum dpio_phy phy;
  5275. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  5276. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  5277. /*
  5278. * Enable the CRI clock source so we can get at the
  5279. * display and the reference clock for VGA
  5280. * hotplug / manual detection.
  5281. */
  5282. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  5283. phy = DPIO_PHY0;
  5284. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  5285. DPLL_REFA_CLK_ENABLE_VLV);
  5286. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  5287. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  5288. } else {
  5289. phy = DPIO_PHY1;
  5290. I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
  5291. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  5292. }
  5293. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  5294. vlv_set_power_well(dev_priv, power_well, true);
  5295. /* Poll for phypwrgood signal */
  5296. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  5297. DRM_ERROR("Display PHY %d is not power up\n", phy);
  5298. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
  5299. PHY_COM_LANE_RESET_DEASSERT(phy));
  5300. }
  5301. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  5302. struct i915_power_well *power_well)
  5303. {
  5304. enum dpio_phy phy;
  5305. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  5306. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  5307. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  5308. phy = DPIO_PHY0;
  5309. assert_pll_disabled(dev_priv, PIPE_A);
  5310. assert_pll_disabled(dev_priv, PIPE_B);
  5311. } else {
  5312. phy = DPIO_PHY1;
  5313. assert_pll_disabled(dev_priv, PIPE_C);
  5314. }
  5315. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
  5316. ~PHY_COM_LANE_RESET_DEASSERT(phy));
  5317. vlv_set_power_well(dev_priv, power_well, false);
  5318. }
  5319. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  5320. struct i915_power_well *power_well)
  5321. {
  5322. enum pipe pipe = power_well->data;
  5323. bool enabled;
  5324. u32 state, ctrl;
  5325. mutex_lock(&dev_priv->rps.hw_lock);
  5326. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  5327. /*
  5328. * We only ever set the power-on and power-gate states, anything
  5329. * else is unexpected.
  5330. */
  5331. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  5332. enabled = state == DP_SSS_PWR_ON(pipe);
  5333. /*
  5334. * A transient state at this point would mean some unexpected party
  5335. * is poking at the power controls too.
  5336. */
  5337. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  5338. WARN_ON(ctrl << 16 != state);
  5339. mutex_unlock(&dev_priv->rps.hw_lock);
  5340. return enabled;
  5341. }
  5342. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  5343. struct i915_power_well *power_well,
  5344. bool enable)
  5345. {
  5346. enum pipe pipe = power_well->data;
  5347. u32 state;
  5348. u32 ctrl;
  5349. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  5350. mutex_lock(&dev_priv->rps.hw_lock);
  5351. #define COND \
  5352. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  5353. if (COND)
  5354. goto out;
  5355. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  5356. ctrl &= ~DP_SSC_MASK(pipe);
  5357. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  5358. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  5359. if (wait_for(COND, 100))
  5360. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  5361. state,
  5362. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  5363. #undef COND
  5364. out:
  5365. mutex_unlock(&dev_priv->rps.hw_lock);
  5366. }
  5367. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  5368. struct i915_power_well *power_well)
  5369. {
  5370. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  5371. }
  5372. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  5373. struct i915_power_well *power_well)
  5374. {
  5375. WARN_ON_ONCE(power_well->data != PIPE_A &&
  5376. power_well->data != PIPE_B &&
  5377. power_well->data != PIPE_C);
  5378. chv_set_pipe_power_well(dev_priv, power_well, true);
  5379. }
  5380. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  5381. struct i915_power_well *power_well)
  5382. {
  5383. WARN_ON_ONCE(power_well->data != PIPE_A &&
  5384. power_well->data != PIPE_B &&
  5385. power_well->data != PIPE_C);
  5386. chv_set_pipe_power_well(dev_priv, power_well, false);
  5387. }
  5388. static void check_power_well_state(struct drm_i915_private *dev_priv,
  5389. struct i915_power_well *power_well)
  5390. {
  5391. bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
  5392. if (power_well->always_on || !i915.disable_power_well) {
  5393. if (!enabled)
  5394. goto mismatch;
  5395. return;
  5396. }
  5397. if (enabled != (power_well->count > 0))
  5398. goto mismatch;
  5399. return;
  5400. mismatch:
  5401. WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
  5402. power_well->name, power_well->always_on, enabled,
  5403. power_well->count, i915.disable_power_well);
  5404. }
  5405. void intel_display_power_get(struct drm_i915_private *dev_priv,
  5406. enum intel_display_power_domain domain)
  5407. {
  5408. struct i915_power_domains *power_domains;
  5409. struct i915_power_well *power_well;
  5410. int i;
  5411. intel_runtime_pm_get(dev_priv);
  5412. power_domains = &dev_priv->power_domains;
  5413. mutex_lock(&power_domains->lock);
  5414. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  5415. if (!power_well->count++) {
  5416. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  5417. power_well->ops->enable(dev_priv, power_well);
  5418. power_well->hw_enabled = true;
  5419. }
  5420. check_power_well_state(dev_priv, power_well);
  5421. }
  5422. power_domains->domain_use_count[domain]++;
  5423. mutex_unlock(&power_domains->lock);
  5424. }
  5425. void intel_display_power_put(struct drm_i915_private *dev_priv,
  5426. enum intel_display_power_domain domain)
  5427. {
  5428. struct i915_power_domains *power_domains;
  5429. struct i915_power_well *power_well;
  5430. int i;
  5431. power_domains = &dev_priv->power_domains;
  5432. mutex_lock(&power_domains->lock);
  5433. WARN_ON(!power_domains->domain_use_count[domain]);
  5434. power_domains->domain_use_count[domain]--;
  5435. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  5436. WARN_ON(!power_well->count);
  5437. if (!--power_well->count && i915.disable_power_well) {
  5438. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  5439. power_well->hw_enabled = false;
  5440. power_well->ops->disable(dev_priv, power_well);
  5441. }
  5442. check_power_well_state(dev_priv, power_well);
  5443. }
  5444. mutex_unlock(&power_domains->lock);
  5445. intel_runtime_pm_put(dev_priv);
  5446. }
  5447. static struct i915_power_domains *hsw_pwr;
  5448. /* Display audio driver power well request */
  5449. int i915_request_power_well(void)
  5450. {
  5451. struct drm_i915_private *dev_priv;
  5452. if (!hsw_pwr)
  5453. return -ENODEV;
  5454. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5455. power_domains);
  5456. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  5457. return 0;
  5458. }
  5459. EXPORT_SYMBOL_GPL(i915_request_power_well);
  5460. /* Display audio driver power well release */
  5461. int i915_release_power_well(void)
  5462. {
  5463. struct drm_i915_private *dev_priv;
  5464. if (!hsw_pwr)
  5465. return -ENODEV;
  5466. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5467. power_domains);
  5468. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  5469. return 0;
  5470. }
  5471. EXPORT_SYMBOL_GPL(i915_release_power_well);
  5472. /*
  5473. * Private interface for the audio driver to get CDCLK in kHz.
  5474. *
  5475. * Caller must request power well using i915_request_power_well() prior to
  5476. * making the call.
  5477. */
  5478. int i915_get_cdclk_freq(void)
  5479. {
  5480. struct drm_i915_private *dev_priv;
  5481. if (!hsw_pwr)
  5482. return -ENODEV;
  5483. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  5484. power_domains);
  5485. return intel_ddi_get_cdclk_freq(dev_priv);
  5486. }
  5487. EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
  5488. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  5489. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  5490. BIT(POWER_DOMAIN_PIPE_A) | \
  5491. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  5492. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  5493. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  5494. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5495. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5496. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5497. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5498. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  5499. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5500. BIT(POWER_DOMAIN_PORT_CRT) | \
  5501. BIT(POWER_DOMAIN_PLLS) | \
  5502. BIT(POWER_DOMAIN_INIT))
  5503. #define HSW_DISPLAY_POWER_DOMAINS ( \
  5504. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  5505. BIT(POWER_DOMAIN_INIT))
  5506. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  5507. HSW_ALWAYS_ON_POWER_DOMAINS | \
  5508. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  5509. #define BDW_DISPLAY_POWER_DOMAINS ( \
  5510. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  5511. BIT(POWER_DOMAIN_INIT))
  5512. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  5513. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  5514. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  5515. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5516. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5517. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5518. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5519. BIT(POWER_DOMAIN_PORT_CRT) | \
  5520. BIT(POWER_DOMAIN_INIT))
  5521. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  5522. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5523. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5524. BIT(POWER_DOMAIN_INIT))
  5525. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  5526. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5527. BIT(POWER_DOMAIN_INIT))
  5528. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  5529. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5530. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5531. BIT(POWER_DOMAIN_INIT))
  5532. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  5533. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5534. BIT(POWER_DOMAIN_INIT))
  5535. #define CHV_PIPE_A_POWER_DOMAINS ( \
  5536. BIT(POWER_DOMAIN_PIPE_A) | \
  5537. BIT(POWER_DOMAIN_INIT))
  5538. #define CHV_PIPE_B_POWER_DOMAINS ( \
  5539. BIT(POWER_DOMAIN_PIPE_B) | \
  5540. BIT(POWER_DOMAIN_INIT))
  5541. #define CHV_PIPE_C_POWER_DOMAINS ( \
  5542. BIT(POWER_DOMAIN_PIPE_C) | \
  5543. BIT(POWER_DOMAIN_INIT))
  5544. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  5545. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  5546. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  5547. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  5548. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  5549. BIT(POWER_DOMAIN_INIT))
  5550. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  5551. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  5552. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5553. BIT(POWER_DOMAIN_INIT))
  5554. #define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
  5555. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  5556. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5557. BIT(POWER_DOMAIN_INIT))
  5558. #define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
  5559. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  5560. BIT(POWER_DOMAIN_INIT))
  5561. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  5562. .sync_hw = i9xx_always_on_power_well_noop,
  5563. .enable = i9xx_always_on_power_well_noop,
  5564. .disable = i9xx_always_on_power_well_noop,
  5565. .is_enabled = i9xx_always_on_power_well_enabled,
  5566. };
  5567. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  5568. .sync_hw = chv_pipe_power_well_sync_hw,
  5569. .enable = chv_pipe_power_well_enable,
  5570. .disable = chv_pipe_power_well_disable,
  5571. .is_enabled = chv_pipe_power_well_enabled,
  5572. };
  5573. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  5574. .sync_hw = vlv_power_well_sync_hw,
  5575. .enable = chv_dpio_cmn_power_well_enable,
  5576. .disable = chv_dpio_cmn_power_well_disable,
  5577. .is_enabled = vlv_power_well_enabled,
  5578. };
  5579. static struct i915_power_well i9xx_always_on_power_well[] = {
  5580. {
  5581. .name = "always-on",
  5582. .always_on = 1,
  5583. .domains = POWER_DOMAIN_MASK,
  5584. .ops = &i9xx_always_on_power_well_ops,
  5585. },
  5586. };
  5587. static const struct i915_power_well_ops hsw_power_well_ops = {
  5588. .sync_hw = hsw_power_well_sync_hw,
  5589. .enable = hsw_power_well_enable,
  5590. .disable = hsw_power_well_disable,
  5591. .is_enabled = hsw_power_well_enabled,
  5592. };
  5593. static struct i915_power_well hsw_power_wells[] = {
  5594. {
  5595. .name = "always-on",
  5596. .always_on = 1,
  5597. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  5598. .ops = &i9xx_always_on_power_well_ops,
  5599. },
  5600. {
  5601. .name = "display",
  5602. .domains = HSW_DISPLAY_POWER_DOMAINS,
  5603. .ops = &hsw_power_well_ops,
  5604. },
  5605. };
  5606. static struct i915_power_well bdw_power_wells[] = {
  5607. {
  5608. .name = "always-on",
  5609. .always_on = 1,
  5610. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  5611. .ops = &i9xx_always_on_power_well_ops,
  5612. },
  5613. {
  5614. .name = "display",
  5615. .domains = BDW_DISPLAY_POWER_DOMAINS,
  5616. .ops = &hsw_power_well_ops,
  5617. },
  5618. };
  5619. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  5620. .sync_hw = vlv_power_well_sync_hw,
  5621. .enable = vlv_display_power_well_enable,
  5622. .disable = vlv_display_power_well_disable,
  5623. .is_enabled = vlv_power_well_enabled,
  5624. };
  5625. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  5626. .sync_hw = vlv_power_well_sync_hw,
  5627. .enable = vlv_dpio_cmn_power_well_enable,
  5628. .disable = vlv_dpio_cmn_power_well_disable,
  5629. .is_enabled = vlv_power_well_enabled,
  5630. };
  5631. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  5632. .sync_hw = vlv_power_well_sync_hw,
  5633. .enable = vlv_power_well_enable,
  5634. .disable = vlv_power_well_disable,
  5635. .is_enabled = vlv_power_well_enabled,
  5636. };
  5637. static struct i915_power_well vlv_power_wells[] = {
  5638. {
  5639. .name = "always-on",
  5640. .always_on = 1,
  5641. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  5642. .ops = &i9xx_always_on_power_well_ops,
  5643. },
  5644. {
  5645. .name = "display",
  5646. .domains = VLV_DISPLAY_POWER_DOMAINS,
  5647. .data = PUNIT_POWER_WELL_DISP2D,
  5648. .ops = &vlv_display_power_well_ops,
  5649. },
  5650. {
  5651. .name = "dpio-tx-b-01",
  5652. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5653. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5654. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5655. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5656. .ops = &vlv_dpio_power_well_ops,
  5657. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  5658. },
  5659. {
  5660. .name = "dpio-tx-b-23",
  5661. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5662. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5663. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5664. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5665. .ops = &vlv_dpio_power_well_ops,
  5666. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  5667. },
  5668. {
  5669. .name = "dpio-tx-c-01",
  5670. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5671. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5672. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5673. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5674. .ops = &vlv_dpio_power_well_ops,
  5675. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  5676. },
  5677. {
  5678. .name = "dpio-tx-c-23",
  5679. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5680. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5681. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5682. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5683. .ops = &vlv_dpio_power_well_ops,
  5684. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  5685. },
  5686. {
  5687. .name = "dpio-common",
  5688. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  5689. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  5690. .ops = &vlv_dpio_cmn_power_well_ops,
  5691. },
  5692. };
  5693. static struct i915_power_well chv_power_wells[] = {
  5694. {
  5695. .name = "always-on",
  5696. .always_on = 1,
  5697. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  5698. .ops = &i9xx_always_on_power_well_ops,
  5699. },
  5700. #if 0
  5701. {
  5702. .name = "display",
  5703. .domains = VLV_DISPLAY_POWER_DOMAINS,
  5704. .data = PUNIT_POWER_WELL_DISP2D,
  5705. .ops = &vlv_display_power_well_ops,
  5706. },
  5707. {
  5708. .name = "pipe-a",
  5709. .domains = CHV_PIPE_A_POWER_DOMAINS,
  5710. .data = PIPE_A,
  5711. .ops = &chv_pipe_power_well_ops,
  5712. },
  5713. {
  5714. .name = "pipe-b",
  5715. .domains = CHV_PIPE_B_POWER_DOMAINS,
  5716. .data = PIPE_B,
  5717. .ops = &chv_pipe_power_well_ops,
  5718. },
  5719. {
  5720. .name = "pipe-c",
  5721. .domains = CHV_PIPE_C_POWER_DOMAINS,
  5722. .data = PIPE_C,
  5723. .ops = &chv_pipe_power_well_ops,
  5724. },
  5725. #endif
  5726. {
  5727. .name = "dpio-common-bc",
  5728. /*
  5729. * XXX: cmnreset for one PHY seems to disturb the other.
  5730. * As a workaround keep both powered on at the same
  5731. * time for now.
  5732. */
  5733. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  5734. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  5735. .ops = &chv_dpio_cmn_power_well_ops,
  5736. },
  5737. {
  5738. .name = "dpio-common-d",
  5739. /*
  5740. * XXX: cmnreset for one PHY seems to disturb the other.
  5741. * As a workaround keep both powered on at the same
  5742. * time for now.
  5743. */
  5744. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  5745. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  5746. .ops = &chv_dpio_cmn_power_well_ops,
  5747. },
  5748. #if 0
  5749. {
  5750. .name = "dpio-tx-b-01",
  5751. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5752. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  5753. .ops = &vlv_dpio_power_well_ops,
  5754. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  5755. },
  5756. {
  5757. .name = "dpio-tx-b-23",
  5758. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5759. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  5760. .ops = &vlv_dpio_power_well_ops,
  5761. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  5762. },
  5763. {
  5764. .name = "dpio-tx-c-01",
  5765. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5766. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5767. .ops = &vlv_dpio_power_well_ops,
  5768. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  5769. },
  5770. {
  5771. .name = "dpio-tx-c-23",
  5772. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5773. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5774. .ops = &vlv_dpio_power_well_ops,
  5775. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  5776. },
  5777. {
  5778. .name = "dpio-tx-d-01",
  5779. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  5780. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  5781. .ops = &vlv_dpio_power_well_ops,
  5782. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
  5783. },
  5784. {
  5785. .name = "dpio-tx-d-23",
  5786. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  5787. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  5788. .ops = &vlv_dpio_power_well_ops,
  5789. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
  5790. },
  5791. #endif
  5792. };
  5793. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  5794. enum punit_power_well power_well_id)
  5795. {
  5796. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5797. struct i915_power_well *power_well;
  5798. int i;
  5799. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5800. if (power_well->data == power_well_id)
  5801. return power_well;
  5802. }
  5803. return NULL;
  5804. }
  5805. #define set_power_wells(power_domains, __power_wells) ({ \
  5806. (power_domains)->power_wells = (__power_wells); \
  5807. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  5808. })
  5809. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  5810. {
  5811. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5812. mutex_init(&power_domains->lock);
  5813. /*
  5814. * The enabling order will be from lower to higher indexed wells,
  5815. * the disabling order is reversed.
  5816. */
  5817. if (IS_HASWELL(dev_priv->dev)) {
  5818. set_power_wells(power_domains, hsw_power_wells);
  5819. hsw_pwr = power_domains;
  5820. } else if (IS_BROADWELL(dev_priv->dev)) {
  5821. set_power_wells(power_domains, bdw_power_wells);
  5822. hsw_pwr = power_domains;
  5823. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  5824. set_power_wells(power_domains, chv_power_wells);
  5825. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  5826. set_power_wells(power_domains, vlv_power_wells);
  5827. } else {
  5828. set_power_wells(power_domains, i9xx_always_on_power_well);
  5829. }
  5830. return 0;
  5831. }
  5832. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  5833. {
  5834. hsw_pwr = NULL;
  5835. }
  5836. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  5837. {
  5838. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5839. struct i915_power_well *power_well;
  5840. int i;
  5841. mutex_lock(&power_domains->lock);
  5842. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  5843. power_well->ops->sync_hw(dev_priv, power_well);
  5844. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  5845. power_well);
  5846. }
  5847. mutex_unlock(&power_domains->lock);
  5848. }
  5849. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  5850. {
  5851. struct i915_power_well *cmn =
  5852. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  5853. struct i915_power_well *disp2d =
  5854. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  5855. /* nothing to do if common lane is already off */
  5856. if (!cmn->ops->is_enabled(dev_priv, cmn))
  5857. return;
  5858. /* If the display might be already active skip this */
  5859. if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
  5860. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  5861. return;
  5862. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  5863. /* cmnlane needs DPLL registers */
  5864. disp2d->ops->enable(dev_priv, disp2d);
  5865. /*
  5866. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  5867. * Need to assert and de-assert PHY SB reset by gating the
  5868. * common lane power, then un-gating it.
  5869. * Simply ungating isn't enough to reset the PHY enough to get
  5870. * ports and lanes running.
  5871. */
  5872. cmn->ops->disable(dev_priv, cmn);
  5873. }
  5874. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  5875. {
  5876. struct drm_device *dev = dev_priv->dev;
  5877. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5878. power_domains->initializing = true;
  5879. if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
  5880. mutex_lock(&power_domains->lock);
  5881. vlv_cmnlane_wa(dev_priv);
  5882. mutex_unlock(&power_domains->lock);
  5883. }
  5884. /* For now, we need the power well to be always enabled. */
  5885. intel_display_set_init_power(dev_priv, true);
  5886. intel_power_domains_resume(dev_priv);
  5887. power_domains->initializing = false;
  5888. }
  5889. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  5890. {
  5891. intel_runtime_pm_get(dev_priv);
  5892. }
  5893. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  5894. {
  5895. intel_runtime_pm_put(dev_priv);
  5896. }
  5897. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  5898. {
  5899. struct drm_device *dev = dev_priv->dev;
  5900. struct device *device = &dev->pdev->dev;
  5901. if (!HAS_RUNTIME_PM(dev))
  5902. return;
  5903. pm_runtime_get_sync(device);
  5904. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  5905. }
  5906. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  5907. {
  5908. struct drm_device *dev = dev_priv->dev;
  5909. struct device *device = &dev->pdev->dev;
  5910. if (!HAS_RUNTIME_PM(dev))
  5911. return;
  5912. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  5913. pm_runtime_get_noresume(device);
  5914. }
  5915. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  5916. {
  5917. struct drm_device *dev = dev_priv->dev;
  5918. struct device *device = &dev->pdev->dev;
  5919. if (!HAS_RUNTIME_PM(dev))
  5920. return;
  5921. pm_runtime_mark_last_busy(device);
  5922. pm_runtime_put_autosuspend(device);
  5923. }
  5924. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  5925. {
  5926. struct drm_device *dev = dev_priv->dev;
  5927. struct device *device = &dev->pdev->dev;
  5928. if (!HAS_RUNTIME_PM(dev))
  5929. return;
  5930. pm_runtime_set_active(device);
  5931. /*
  5932. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  5933. * requirement.
  5934. */
  5935. if (!intel_enable_rc6(dev)) {
  5936. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  5937. return;
  5938. }
  5939. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  5940. pm_runtime_mark_last_busy(device);
  5941. pm_runtime_use_autosuspend(device);
  5942. pm_runtime_put_autosuspend(device);
  5943. }
  5944. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  5945. {
  5946. struct drm_device *dev = dev_priv->dev;
  5947. struct device *device = &dev->pdev->dev;
  5948. if (!HAS_RUNTIME_PM(dev))
  5949. return;
  5950. if (!intel_enable_rc6(dev))
  5951. return;
  5952. /* Make sure we're not suspended first. */
  5953. pm_runtime_get_sync(device);
  5954. pm_runtime_disable(device);
  5955. }
  5956. /* Set up chip specific power management-related functions */
  5957. void intel_init_pm(struct drm_device *dev)
  5958. {
  5959. struct drm_i915_private *dev_priv = dev->dev_private;
  5960. if (HAS_FBC(dev)) {
  5961. if (INTEL_INFO(dev)->gen >= 7) {
  5962. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5963. dev_priv->display.enable_fbc = gen7_enable_fbc;
  5964. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5965. } else if (INTEL_INFO(dev)->gen >= 5) {
  5966. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5967. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5968. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5969. } else if (IS_GM45(dev)) {
  5970. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5971. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5972. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5973. } else {
  5974. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5975. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5976. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5977. /* This value was pulled out of someone's hat */
  5978. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  5979. }
  5980. }
  5981. /* For cxsr */
  5982. if (IS_PINEVIEW(dev))
  5983. i915_pineview_get_mem_freq(dev);
  5984. else if (IS_GEN5(dev))
  5985. i915_ironlake_get_mem_freq(dev);
  5986. /* For FIFO watermark updates */
  5987. if (HAS_PCH_SPLIT(dev)) {
  5988. ilk_setup_wm_latency(dev);
  5989. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5990. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5991. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5992. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5993. dev_priv->display.update_wm = ilk_update_wm;
  5994. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  5995. } else {
  5996. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5997. "Disable CxSR\n");
  5998. }
  5999. if (IS_GEN5(dev))
  6000. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  6001. else if (IS_GEN6(dev))
  6002. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  6003. else if (IS_IVYBRIDGE(dev))
  6004. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  6005. else if (IS_HASWELL(dev))
  6006. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  6007. else if (INTEL_INFO(dev)->gen == 8)
  6008. dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
  6009. } else if (IS_CHERRYVIEW(dev)) {
  6010. dev_priv->display.update_wm = cherryview_update_wm;
  6011. dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
  6012. dev_priv->display.init_clock_gating =
  6013. cherryview_init_clock_gating;
  6014. } else if (IS_VALLEYVIEW(dev)) {
  6015. dev_priv->display.update_wm = valleyview_update_wm;
  6016. dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
  6017. dev_priv->display.init_clock_gating =
  6018. valleyview_init_clock_gating;
  6019. } else if (IS_PINEVIEW(dev)) {
  6020. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  6021. dev_priv->is_ddr3,
  6022. dev_priv->fsb_freq,
  6023. dev_priv->mem_freq)) {
  6024. DRM_INFO("failed to find known CxSR latency "
  6025. "(found ddr%s fsb freq %d, mem freq %d), "
  6026. "disabling CxSR\n",
  6027. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  6028. dev_priv->fsb_freq, dev_priv->mem_freq);
  6029. /* Disable CxSR and never update its watermark again */
  6030. intel_set_memory_cxsr(dev_priv, false);
  6031. dev_priv->display.update_wm = NULL;
  6032. } else
  6033. dev_priv->display.update_wm = pineview_update_wm;
  6034. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  6035. } else if (IS_G4X(dev)) {
  6036. dev_priv->display.update_wm = g4x_update_wm;
  6037. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  6038. } else if (IS_GEN4(dev)) {
  6039. dev_priv->display.update_wm = i965_update_wm;
  6040. if (IS_CRESTLINE(dev))
  6041. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  6042. else if (IS_BROADWATER(dev))
  6043. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  6044. } else if (IS_GEN3(dev)) {
  6045. dev_priv->display.update_wm = i9xx_update_wm;
  6046. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  6047. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  6048. } else if (IS_GEN2(dev)) {
  6049. if (INTEL_INFO(dev)->num_pipes == 1) {
  6050. dev_priv->display.update_wm = i845_update_wm;
  6051. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  6052. } else {
  6053. dev_priv->display.update_wm = i9xx_update_wm;
  6054. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  6055. }
  6056. if (IS_I85X(dev) || IS_I865G(dev))
  6057. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  6058. else
  6059. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  6060. } else {
  6061. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  6062. }
  6063. }
  6064. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  6065. {
  6066. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  6067. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  6068. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  6069. return -EAGAIN;
  6070. }
  6071. I915_WRITE(GEN6_PCODE_DATA, *val);
  6072. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  6073. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  6074. 500)) {
  6075. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  6076. return -ETIMEDOUT;
  6077. }
  6078. *val = I915_READ(GEN6_PCODE_DATA);
  6079. I915_WRITE(GEN6_PCODE_DATA, 0);
  6080. return 0;
  6081. }
  6082. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  6083. {
  6084. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  6085. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  6086. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  6087. return -EAGAIN;
  6088. }
  6089. I915_WRITE(GEN6_PCODE_DATA, val);
  6090. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  6091. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  6092. 500)) {
  6093. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  6094. return -ETIMEDOUT;
  6095. }
  6096. I915_WRITE(GEN6_PCODE_DATA, 0);
  6097. return 0;
  6098. }
  6099. static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6100. {
  6101. int div;
  6102. /* 4 x czclk */
  6103. switch (dev_priv->mem_freq) {
  6104. case 800:
  6105. div = 10;
  6106. break;
  6107. case 1066:
  6108. div = 12;
  6109. break;
  6110. case 1333:
  6111. div = 16;
  6112. break;
  6113. default:
  6114. return -1;
  6115. }
  6116. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  6117. }
  6118. static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6119. {
  6120. int mul;
  6121. /* 4 x czclk */
  6122. switch (dev_priv->mem_freq) {
  6123. case 800:
  6124. mul = 10;
  6125. break;
  6126. case 1066:
  6127. mul = 12;
  6128. break;
  6129. case 1333:
  6130. mul = 16;
  6131. break;
  6132. default:
  6133. return -1;
  6134. }
  6135. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  6136. }
  6137. static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6138. {
  6139. int div, freq;
  6140. switch (dev_priv->rps.cz_freq) {
  6141. case 200:
  6142. div = 5;
  6143. break;
  6144. case 267:
  6145. div = 6;
  6146. break;
  6147. case 320:
  6148. case 333:
  6149. case 400:
  6150. div = 8;
  6151. break;
  6152. default:
  6153. return -1;
  6154. }
  6155. freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
  6156. return freq;
  6157. }
  6158. static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6159. {
  6160. int mul, opcode;
  6161. switch (dev_priv->rps.cz_freq) {
  6162. case 200:
  6163. mul = 5;
  6164. break;
  6165. case 267:
  6166. mul = 6;
  6167. break;
  6168. case 320:
  6169. case 333:
  6170. case 400:
  6171. mul = 8;
  6172. break;
  6173. default:
  6174. return -1;
  6175. }
  6176. /* CHV needs even values */
  6177. opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
  6178. return opcode;
  6179. }
  6180. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  6181. {
  6182. int ret = -1;
  6183. if (IS_CHERRYVIEW(dev_priv->dev))
  6184. ret = chv_gpu_freq(dev_priv, val);
  6185. else if (IS_VALLEYVIEW(dev_priv->dev))
  6186. ret = byt_gpu_freq(dev_priv, val);
  6187. return ret;
  6188. }
  6189. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  6190. {
  6191. int ret = -1;
  6192. if (IS_CHERRYVIEW(dev_priv->dev))
  6193. ret = chv_freq_opcode(dev_priv, val);
  6194. else if (IS_VALLEYVIEW(dev_priv->dev))
  6195. ret = byt_freq_opcode(dev_priv, val);
  6196. return ret;
  6197. }
  6198. void intel_pm_setup(struct drm_device *dev)
  6199. {
  6200. struct drm_i915_private *dev_priv = dev->dev_private;
  6201. mutex_init(&dev_priv->rps.hw_lock);
  6202. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  6203. intel_gen6_powersave_work);
  6204. dev_priv->pm.suspended = false;
  6205. dev_priv->pm._irqs_disabled = false;
  6206. }