intel_runtime_pm.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. const char *
  62. intel_display_power_domain_str(enum intel_display_power_domain domain)
  63. {
  64. switch (domain) {
  65. case POWER_DOMAIN_PIPE_A:
  66. return "PIPE_A";
  67. case POWER_DOMAIN_PIPE_B:
  68. return "PIPE_B";
  69. case POWER_DOMAIN_PIPE_C:
  70. return "PIPE_C";
  71. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  72. return "PIPE_A_PANEL_FITTER";
  73. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  74. return "PIPE_B_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  76. return "PIPE_C_PANEL_FITTER";
  77. case POWER_DOMAIN_TRANSCODER_A:
  78. return "TRANSCODER_A";
  79. case POWER_DOMAIN_TRANSCODER_B:
  80. return "TRANSCODER_B";
  81. case POWER_DOMAIN_TRANSCODER_C:
  82. return "TRANSCODER_C";
  83. case POWER_DOMAIN_TRANSCODER_EDP:
  84. return "TRANSCODER_EDP";
  85. case POWER_DOMAIN_TRANSCODER_DSI_A:
  86. return "TRANSCODER_DSI_A";
  87. case POWER_DOMAIN_TRANSCODER_DSI_C:
  88. return "TRANSCODER_DSI_C";
  89. case POWER_DOMAIN_PORT_DDI_A_LANES:
  90. return "PORT_DDI_A_LANES";
  91. case POWER_DOMAIN_PORT_DDI_B_LANES:
  92. return "PORT_DDI_B_LANES";
  93. case POWER_DOMAIN_PORT_DDI_C_LANES:
  94. return "PORT_DDI_C_LANES";
  95. case POWER_DOMAIN_PORT_DDI_D_LANES:
  96. return "PORT_DDI_D_LANES";
  97. case POWER_DOMAIN_PORT_DDI_E_LANES:
  98. return "PORT_DDI_E_LANES";
  99. case POWER_DOMAIN_PORT_DSI:
  100. return "PORT_DSI";
  101. case POWER_DOMAIN_PORT_CRT:
  102. return "PORT_CRT";
  103. case POWER_DOMAIN_PORT_OTHER:
  104. return "PORT_OTHER";
  105. case POWER_DOMAIN_VGA:
  106. return "VGA";
  107. case POWER_DOMAIN_AUDIO:
  108. return "AUDIO";
  109. case POWER_DOMAIN_PLLS:
  110. return "PLLS";
  111. case POWER_DOMAIN_AUX_A:
  112. return "AUX_A";
  113. case POWER_DOMAIN_AUX_B:
  114. return "AUX_B";
  115. case POWER_DOMAIN_AUX_C:
  116. return "AUX_C";
  117. case POWER_DOMAIN_AUX_D:
  118. return "AUX_D";
  119. case POWER_DOMAIN_GMBUS:
  120. return "GMBUS";
  121. case POWER_DOMAIN_INIT:
  122. return "INIT";
  123. case POWER_DOMAIN_MODESET:
  124. return "MODESET";
  125. default:
  126. MISSING_CASE(domain);
  127. return "?";
  128. }
  129. }
  130. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  131. struct i915_power_well *power_well)
  132. {
  133. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  134. power_well->ops->enable(dev_priv, power_well);
  135. power_well->hw_enabled = true;
  136. }
  137. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  138. struct i915_power_well *power_well)
  139. {
  140. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  141. power_well->hw_enabled = false;
  142. power_well->ops->disable(dev_priv, power_well);
  143. }
  144. /*
  145. * We should only use the power well if we explicitly asked the hardware to
  146. * enable it, so check if it's enabled and also check if we've requested it to
  147. * be enabled.
  148. */
  149. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  150. struct i915_power_well *power_well)
  151. {
  152. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  153. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  154. }
  155. /**
  156. * __intel_display_power_is_enabled - unlocked check for a power domain
  157. * @dev_priv: i915 device instance
  158. * @domain: power domain to check
  159. *
  160. * This is the unlocked version of intel_display_power_is_enabled() and should
  161. * only be used from error capture and recovery code where deadlocks are
  162. * possible.
  163. *
  164. * Returns:
  165. * True when the power domain is enabled, false otherwise.
  166. */
  167. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  168. enum intel_display_power_domain domain)
  169. {
  170. struct i915_power_domains *power_domains;
  171. struct i915_power_well *power_well;
  172. bool is_enabled;
  173. int i;
  174. if (dev_priv->pm.suspended)
  175. return false;
  176. power_domains = &dev_priv->power_domains;
  177. is_enabled = true;
  178. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  179. if (power_well->always_on)
  180. continue;
  181. if (!power_well->hw_enabled) {
  182. is_enabled = false;
  183. break;
  184. }
  185. }
  186. return is_enabled;
  187. }
  188. /**
  189. * intel_display_power_is_enabled - check for a power domain
  190. * @dev_priv: i915 device instance
  191. * @domain: power domain to check
  192. *
  193. * This function can be used to check the hw power domain state. It is mostly
  194. * used in hardware state readout functions. Everywhere else code should rely
  195. * upon explicit power domain reference counting to ensure that the hardware
  196. * block is powered up before accessing it.
  197. *
  198. * Callers must hold the relevant modesetting locks to ensure that concurrent
  199. * threads can't disable the power well while the caller tries to read a few
  200. * registers.
  201. *
  202. * Returns:
  203. * True when the power domain is enabled, false otherwise.
  204. */
  205. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  206. enum intel_display_power_domain domain)
  207. {
  208. struct i915_power_domains *power_domains;
  209. bool ret;
  210. power_domains = &dev_priv->power_domains;
  211. mutex_lock(&power_domains->lock);
  212. ret = __intel_display_power_is_enabled(dev_priv, domain);
  213. mutex_unlock(&power_domains->lock);
  214. return ret;
  215. }
  216. /**
  217. * intel_display_set_init_power - set the initial power domain state
  218. * @dev_priv: i915 device instance
  219. * @enable: whether to enable or disable the initial power domain state
  220. *
  221. * For simplicity our driver load/unload and system suspend/resume code assumes
  222. * that all power domains are always enabled. This functions controls the state
  223. * of this little hack. While the initial power domain state is enabled runtime
  224. * pm is effectively disabled.
  225. */
  226. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  227. bool enable)
  228. {
  229. if (dev_priv->power_domains.init_power_on == enable)
  230. return;
  231. if (enable)
  232. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  233. else
  234. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  235. dev_priv->power_domains.init_power_on = enable;
  236. }
  237. /*
  238. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  239. * when not needed anymore. We have 4 registers that can request the power well
  240. * to be enabled, and it will only be disabled if none of the registers is
  241. * requesting it to be enabled.
  242. */
  243. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  244. {
  245. struct drm_device *dev = dev_priv->dev;
  246. /*
  247. * After we re-enable the power well, if we touch VGA register 0x3d5
  248. * we'll get unclaimed register interrupts. This stops after we write
  249. * anything to the VGA MSR register. The vgacon module uses this
  250. * register all the time, so if we unbind our driver and, as a
  251. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  252. * console_unlock(). So make here we touch the VGA MSR register, making
  253. * sure vgacon can keep working normally without triggering interrupts
  254. * and error messages.
  255. */
  256. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  257. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  258. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  259. if (IS_BROADWELL(dev))
  260. gen8_irq_power_well_post_enable(dev_priv,
  261. 1 << PIPE_C | 1 << PIPE_B);
  262. }
  263. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  264. {
  265. if (IS_BROADWELL(dev_priv))
  266. gen8_irq_power_well_pre_disable(dev_priv,
  267. 1 << PIPE_C | 1 << PIPE_B);
  268. }
  269. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  270. struct i915_power_well *power_well)
  271. {
  272. struct drm_device *dev = dev_priv->dev;
  273. /*
  274. * After we re-enable the power well, if we touch VGA register 0x3d5
  275. * we'll get unclaimed register interrupts. This stops after we write
  276. * anything to the VGA MSR register. The vgacon module uses this
  277. * register all the time, so if we unbind our driver and, as a
  278. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  279. * console_unlock(). So make here we touch the VGA MSR register, making
  280. * sure vgacon can keep working normally without triggering interrupts
  281. * and error messages.
  282. */
  283. if (power_well->data == SKL_DISP_PW_2) {
  284. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  285. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  286. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  287. gen8_irq_power_well_post_enable(dev_priv,
  288. 1 << PIPE_C | 1 << PIPE_B);
  289. }
  290. }
  291. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  292. struct i915_power_well *power_well)
  293. {
  294. if (power_well->data == SKL_DISP_PW_2)
  295. gen8_irq_power_well_pre_disable(dev_priv,
  296. 1 << PIPE_C | 1 << PIPE_B);
  297. }
  298. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  299. struct i915_power_well *power_well, bool enable)
  300. {
  301. bool is_enabled, enable_requested;
  302. uint32_t tmp;
  303. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  304. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  305. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  306. if (enable) {
  307. if (!enable_requested)
  308. I915_WRITE(HSW_PWR_WELL_DRIVER,
  309. HSW_PWR_WELL_ENABLE_REQUEST);
  310. if (!is_enabled) {
  311. DRM_DEBUG_KMS("Enabling power well\n");
  312. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  313. HSW_PWR_WELL_STATE_ENABLED), 20))
  314. DRM_ERROR("Timeout enabling power well\n");
  315. hsw_power_well_post_enable(dev_priv);
  316. }
  317. } else {
  318. if (enable_requested) {
  319. hsw_power_well_pre_disable(dev_priv);
  320. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  321. POSTING_READ(HSW_PWR_WELL_DRIVER);
  322. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  323. }
  324. }
  325. }
  326. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  327. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  328. BIT(POWER_DOMAIN_PIPE_B) | \
  329. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  330. BIT(POWER_DOMAIN_PIPE_C) | \
  331. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  332. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  333. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  334. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  335. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  336. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  337. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  338. BIT(POWER_DOMAIN_AUX_B) | \
  339. BIT(POWER_DOMAIN_AUX_C) | \
  340. BIT(POWER_DOMAIN_AUX_D) | \
  341. BIT(POWER_DOMAIN_AUDIO) | \
  342. BIT(POWER_DOMAIN_VGA) | \
  343. BIT(POWER_DOMAIN_INIT))
  344. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  345. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  346. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  347. BIT(POWER_DOMAIN_INIT))
  348. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  349. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  350. BIT(POWER_DOMAIN_INIT))
  351. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  352. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  353. BIT(POWER_DOMAIN_INIT))
  354. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  355. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  356. BIT(POWER_DOMAIN_INIT))
  357. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  358. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  359. BIT(POWER_DOMAIN_MODESET) | \
  360. BIT(POWER_DOMAIN_AUX_A) | \
  361. BIT(POWER_DOMAIN_INIT))
  362. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  363. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  364. BIT(POWER_DOMAIN_PIPE_B) | \
  365. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  366. BIT(POWER_DOMAIN_PIPE_C) | \
  367. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  368. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  369. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  370. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  371. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  372. BIT(POWER_DOMAIN_AUX_B) | \
  373. BIT(POWER_DOMAIN_AUX_C) | \
  374. BIT(POWER_DOMAIN_AUDIO) | \
  375. BIT(POWER_DOMAIN_VGA) | \
  376. BIT(POWER_DOMAIN_GMBUS) | \
  377. BIT(POWER_DOMAIN_INIT))
  378. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  379. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  380. BIT(POWER_DOMAIN_MODESET) | \
  381. BIT(POWER_DOMAIN_AUX_A) | \
  382. BIT(POWER_DOMAIN_INIT))
  383. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  384. {
  385. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  386. "DC9 already programmed to be enabled.\n");
  387. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  388. "DC5 still not disabled to enable DC9.\n");
  389. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  390. WARN_ONCE(intel_irqs_enabled(dev_priv),
  391. "Interrupts not disabled yet.\n");
  392. /*
  393. * TODO: check for the following to verify the conditions to enter DC9
  394. * state are satisfied:
  395. * 1] Check relevant display engine registers to verify if mode set
  396. * disable sequence was followed.
  397. * 2] Check if display uninitialize sequence is initialized.
  398. */
  399. }
  400. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  401. {
  402. WARN_ONCE(intel_irqs_enabled(dev_priv),
  403. "Interrupts not disabled yet.\n");
  404. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  405. "DC5 still not disabled.\n");
  406. /*
  407. * TODO: check for the following to verify DC9 state was indeed
  408. * entered before programming to disable it:
  409. * 1] Check relevant display engine registers to verify if mode
  410. * set disable sequence was followed.
  411. * 2] Check if display uninitialize sequence is initialized.
  412. */
  413. }
  414. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  415. u32 state)
  416. {
  417. int rewrites = 0;
  418. int rereads = 0;
  419. u32 v;
  420. I915_WRITE(DC_STATE_EN, state);
  421. /* It has been observed that disabling the dc6 state sometimes
  422. * doesn't stick and dmc keeps returning old value. Make sure
  423. * the write really sticks enough times and also force rewrite until
  424. * we are confident that state is exactly what we want.
  425. */
  426. do {
  427. v = I915_READ(DC_STATE_EN);
  428. if (v != state) {
  429. I915_WRITE(DC_STATE_EN, state);
  430. rewrites++;
  431. rereads = 0;
  432. } else if (rereads++ > 5) {
  433. break;
  434. }
  435. } while (rewrites < 100);
  436. if (v != state)
  437. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  438. state, v);
  439. /* Most of the times we need one retry, avoid spam */
  440. if (rewrites > 1)
  441. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  442. state, rewrites);
  443. }
  444. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  445. {
  446. u32 mask;
  447. mask = DC_STATE_EN_UPTO_DC5;
  448. if (IS_BROXTON(dev_priv))
  449. mask |= DC_STATE_EN_DC9;
  450. else
  451. mask |= DC_STATE_EN_UPTO_DC6;
  452. return mask;
  453. }
  454. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  455. {
  456. u32 val;
  457. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  458. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  459. dev_priv->csr.dc_state, val);
  460. dev_priv->csr.dc_state = val;
  461. }
  462. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  463. {
  464. uint32_t val;
  465. uint32_t mask;
  466. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  467. state &= dev_priv->csr.allowed_dc_mask;
  468. val = I915_READ(DC_STATE_EN);
  469. mask = gen9_dc_mask(dev_priv);
  470. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  471. val & mask, state);
  472. /* Check if DMC is ignoring our DC state requests */
  473. if ((val & mask) != dev_priv->csr.dc_state)
  474. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  475. dev_priv->csr.dc_state, val & mask);
  476. val &= ~mask;
  477. val |= state;
  478. gen9_write_dc_state(dev_priv, val);
  479. dev_priv->csr.dc_state = val & mask;
  480. }
  481. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  482. {
  483. assert_can_enable_dc9(dev_priv);
  484. DRM_DEBUG_KMS("Enabling DC9\n");
  485. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  486. }
  487. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  488. {
  489. assert_can_disable_dc9(dev_priv);
  490. DRM_DEBUG_KMS("Disabling DC9\n");
  491. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  492. }
  493. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  494. {
  495. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  496. "CSR program storage start is NULL\n");
  497. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  498. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  499. }
  500. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  501. {
  502. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  503. SKL_DISP_PW_2);
  504. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  505. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  506. "DC5 already programmed to be enabled.\n");
  507. assert_rpm_wakelock_held(dev_priv);
  508. assert_csr_loaded(dev_priv);
  509. }
  510. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  511. {
  512. assert_can_enable_dc5(dev_priv);
  513. DRM_DEBUG_KMS("Enabling DC5\n");
  514. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  515. }
  516. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  517. {
  518. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  519. "Backlight is not disabled.\n");
  520. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  521. "DC6 already programmed to be enabled.\n");
  522. assert_csr_loaded(dev_priv);
  523. }
  524. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  525. {
  526. assert_can_enable_dc6(dev_priv);
  527. DRM_DEBUG_KMS("Enabling DC6\n");
  528. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  529. }
  530. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  531. {
  532. DRM_DEBUG_KMS("Disabling DC6\n");
  533. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  534. }
  535. static void
  536. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  537. struct i915_power_well *power_well)
  538. {
  539. enum skl_disp_power_wells power_well_id = power_well->data;
  540. u32 val;
  541. u32 mask;
  542. mask = SKL_POWER_WELL_REQ(power_well_id);
  543. val = I915_READ(HSW_PWR_WELL_KVMR);
  544. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  545. power_well->name))
  546. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  547. val = I915_READ(HSW_PWR_WELL_BIOS);
  548. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  549. if (!(val & mask))
  550. return;
  551. /*
  552. * DMC is known to force on the request bits for power well 1 on SKL
  553. * and BXT and the misc IO power well on SKL but we don't expect any
  554. * other request bits to be set, so WARN for those.
  555. */
  556. if (power_well_id == SKL_DISP_PW_1 ||
  557. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  558. power_well_id == SKL_DISP_PW_MISC_IO))
  559. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  560. "by DMC\n", power_well->name);
  561. else
  562. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  563. power_well->name);
  564. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  565. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  566. }
  567. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  568. struct i915_power_well *power_well, bool enable)
  569. {
  570. uint32_t tmp, fuse_status;
  571. uint32_t req_mask, state_mask;
  572. bool is_enabled, enable_requested, check_fuse_status = false;
  573. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  574. fuse_status = I915_READ(SKL_FUSE_STATUS);
  575. switch (power_well->data) {
  576. case SKL_DISP_PW_1:
  577. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  578. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  579. DRM_ERROR("PG0 not enabled\n");
  580. return;
  581. }
  582. break;
  583. case SKL_DISP_PW_2:
  584. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  585. DRM_ERROR("PG1 in disabled state\n");
  586. return;
  587. }
  588. break;
  589. case SKL_DISP_PW_DDI_A_E:
  590. case SKL_DISP_PW_DDI_B:
  591. case SKL_DISP_PW_DDI_C:
  592. case SKL_DISP_PW_DDI_D:
  593. case SKL_DISP_PW_MISC_IO:
  594. break;
  595. default:
  596. WARN(1, "Unknown power well %lu\n", power_well->data);
  597. return;
  598. }
  599. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  600. enable_requested = tmp & req_mask;
  601. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  602. is_enabled = tmp & state_mask;
  603. if (!enable && enable_requested)
  604. skl_power_well_pre_disable(dev_priv, power_well);
  605. if (enable) {
  606. if (!enable_requested) {
  607. WARN((tmp & state_mask) &&
  608. !I915_READ(HSW_PWR_WELL_BIOS),
  609. "Invalid for power well status to be enabled, unless done by the BIOS, \
  610. when request is to disable!\n");
  611. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  612. }
  613. if (!is_enabled) {
  614. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  615. check_fuse_status = true;
  616. }
  617. } else {
  618. if (enable_requested) {
  619. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  620. POSTING_READ(HSW_PWR_WELL_DRIVER);
  621. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  622. }
  623. if (IS_GEN9(dev_priv))
  624. gen9_sanitize_power_well_requests(dev_priv, power_well);
  625. }
  626. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  627. 1))
  628. DRM_ERROR("%s %s timeout\n",
  629. power_well->name, enable ? "enable" : "disable");
  630. if (check_fuse_status) {
  631. if (power_well->data == SKL_DISP_PW_1) {
  632. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  633. SKL_FUSE_PG1_DIST_STATUS), 1))
  634. DRM_ERROR("PG1 distributing status timeout\n");
  635. } else if (power_well->data == SKL_DISP_PW_2) {
  636. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  637. SKL_FUSE_PG2_DIST_STATUS), 1))
  638. DRM_ERROR("PG2 distributing status timeout\n");
  639. }
  640. }
  641. if (enable && !is_enabled)
  642. skl_power_well_post_enable(dev_priv, power_well);
  643. }
  644. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  645. struct i915_power_well *power_well)
  646. {
  647. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  648. /*
  649. * We're taking over the BIOS, so clear any requests made by it since
  650. * the driver is in charge now.
  651. */
  652. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  653. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  654. }
  655. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  656. struct i915_power_well *power_well)
  657. {
  658. hsw_set_power_well(dev_priv, power_well, true);
  659. }
  660. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  661. struct i915_power_well *power_well)
  662. {
  663. hsw_set_power_well(dev_priv, power_well, false);
  664. }
  665. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  666. struct i915_power_well *power_well)
  667. {
  668. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  669. SKL_POWER_WELL_STATE(power_well->data);
  670. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  671. }
  672. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  673. struct i915_power_well *power_well)
  674. {
  675. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  676. /* Clear any request made by BIOS as driver is taking over */
  677. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  678. }
  679. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  680. struct i915_power_well *power_well)
  681. {
  682. skl_set_power_well(dev_priv, power_well, true);
  683. }
  684. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  685. struct i915_power_well *power_well)
  686. {
  687. skl_set_power_well(dev_priv, power_well, false);
  688. }
  689. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  690. struct i915_power_well *power_well)
  691. {
  692. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  693. }
  694. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  695. {
  696. u32 tmp = I915_READ(DBUF_CTL);
  697. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  698. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  699. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  700. }
  701. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  702. struct i915_power_well *power_well)
  703. {
  704. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  705. WARN_ON(dev_priv->cdclk_freq !=
  706. dev_priv->display.get_display_clock_speed(dev_priv->dev));
  707. gen9_assert_dbuf_enabled(dev_priv);
  708. if (IS_BROXTON(dev_priv))
  709. broxton_ddi_phy_verify_state(dev_priv);
  710. }
  711. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  712. struct i915_power_well *power_well)
  713. {
  714. if (!dev_priv->csr.dmc_payload)
  715. return;
  716. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  717. skl_enable_dc6(dev_priv);
  718. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  719. gen9_enable_dc5(dev_priv);
  720. }
  721. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  722. struct i915_power_well *power_well)
  723. {
  724. if (power_well->count > 0)
  725. gen9_dc_off_power_well_enable(dev_priv, power_well);
  726. else
  727. gen9_dc_off_power_well_disable(dev_priv, power_well);
  728. }
  729. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  730. struct i915_power_well *power_well)
  731. {
  732. }
  733. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  734. struct i915_power_well *power_well)
  735. {
  736. return true;
  737. }
  738. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  739. struct i915_power_well *power_well, bool enable)
  740. {
  741. enum punit_power_well power_well_id = power_well->data;
  742. u32 mask;
  743. u32 state;
  744. u32 ctrl;
  745. mask = PUNIT_PWRGT_MASK(power_well_id);
  746. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  747. PUNIT_PWRGT_PWR_GATE(power_well_id);
  748. mutex_lock(&dev_priv->rps.hw_lock);
  749. #define COND \
  750. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  751. if (COND)
  752. goto out;
  753. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  754. ctrl &= ~mask;
  755. ctrl |= state;
  756. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  757. if (wait_for(COND, 100))
  758. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  759. state,
  760. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  761. #undef COND
  762. out:
  763. mutex_unlock(&dev_priv->rps.hw_lock);
  764. }
  765. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  766. struct i915_power_well *power_well)
  767. {
  768. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  769. }
  770. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  771. struct i915_power_well *power_well)
  772. {
  773. vlv_set_power_well(dev_priv, power_well, true);
  774. }
  775. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  776. struct i915_power_well *power_well)
  777. {
  778. vlv_set_power_well(dev_priv, power_well, false);
  779. }
  780. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  781. struct i915_power_well *power_well)
  782. {
  783. int power_well_id = power_well->data;
  784. bool enabled = false;
  785. u32 mask;
  786. u32 state;
  787. u32 ctrl;
  788. mask = PUNIT_PWRGT_MASK(power_well_id);
  789. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  790. mutex_lock(&dev_priv->rps.hw_lock);
  791. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  792. /*
  793. * We only ever set the power-on and power-gate states, anything
  794. * else is unexpected.
  795. */
  796. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  797. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  798. if (state == ctrl)
  799. enabled = true;
  800. /*
  801. * A transient state at this point would mean some unexpected party
  802. * is poking at the power controls too.
  803. */
  804. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  805. WARN_ON(ctrl != state);
  806. mutex_unlock(&dev_priv->rps.hw_lock);
  807. return enabled;
  808. }
  809. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  810. {
  811. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  812. /*
  813. * Disable trickle feed and enable pnd deadline calculation
  814. */
  815. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  816. I915_WRITE(CBR1_VLV, 0);
  817. WARN_ON(dev_priv->rawclk_freq == 0);
  818. I915_WRITE(RAWCLK_FREQ_VLV,
  819. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  820. }
  821. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  822. {
  823. enum pipe pipe;
  824. /*
  825. * Enable the CRI clock source so we can get at the
  826. * display and the reference clock for VGA
  827. * hotplug / manual detection. Supposedly DSI also
  828. * needs the ref clock up and running.
  829. *
  830. * CHV DPLL B/C have some issues if VGA mode is enabled.
  831. */
  832. for_each_pipe(dev_priv->dev, pipe) {
  833. u32 val = I915_READ(DPLL(pipe));
  834. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  835. if (pipe != PIPE_A)
  836. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  837. I915_WRITE(DPLL(pipe), val);
  838. }
  839. vlv_init_display_clock_gating(dev_priv);
  840. spin_lock_irq(&dev_priv->irq_lock);
  841. valleyview_enable_display_irqs(dev_priv);
  842. spin_unlock_irq(&dev_priv->irq_lock);
  843. /*
  844. * During driver initialization/resume we can avoid restoring the
  845. * part of the HW/SW state that will be inited anyway explicitly.
  846. */
  847. if (dev_priv->power_domains.initializing)
  848. return;
  849. intel_hpd_init(dev_priv);
  850. i915_redisable_vga_power_on(dev_priv->dev);
  851. }
  852. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  853. {
  854. spin_lock_irq(&dev_priv->irq_lock);
  855. valleyview_disable_display_irqs(dev_priv);
  856. spin_unlock_irq(&dev_priv->irq_lock);
  857. /* make sure we're done processing display irqs */
  858. synchronize_irq(dev_priv->dev->irq);
  859. vlv_power_sequencer_reset(dev_priv);
  860. }
  861. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  862. struct i915_power_well *power_well)
  863. {
  864. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  865. vlv_set_power_well(dev_priv, power_well, true);
  866. vlv_display_power_well_init(dev_priv);
  867. }
  868. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  869. struct i915_power_well *power_well)
  870. {
  871. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  872. vlv_display_power_well_deinit(dev_priv);
  873. vlv_set_power_well(dev_priv, power_well, false);
  874. }
  875. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  876. struct i915_power_well *power_well)
  877. {
  878. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  879. /* since ref/cri clock was enabled */
  880. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  881. vlv_set_power_well(dev_priv, power_well, true);
  882. /*
  883. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  884. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  885. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  886. * b. The other bits such as sfr settings / modesel may all
  887. * be set to 0.
  888. *
  889. * This should only be done on init and resume from S3 with
  890. * both PLLs disabled, or we risk losing DPIO and PLL
  891. * synchronization.
  892. */
  893. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  894. }
  895. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  896. struct i915_power_well *power_well)
  897. {
  898. enum pipe pipe;
  899. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  900. for_each_pipe(dev_priv, pipe)
  901. assert_pll_disabled(dev_priv, pipe);
  902. /* Assert common reset */
  903. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  904. vlv_set_power_well(dev_priv, power_well, false);
  905. }
  906. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  907. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  908. int power_well_id)
  909. {
  910. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  911. int i;
  912. for (i = 0; i < power_domains->power_well_count; i++) {
  913. struct i915_power_well *power_well;
  914. power_well = &power_domains->power_wells[i];
  915. if (power_well->data == power_well_id)
  916. return power_well;
  917. }
  918. return NULL;
  919. }
  920. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  921. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  922. {
  923. struct i915_power_well *cmn_bc =
  924. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  925. struct i915_power_well *cmn_d =
  926. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  927. u32 phy_control = dev_priv->chv_phy_control;
  928. u32 phy_status = 0;
  929. u32 phy_status_mask = 0xffffffff;
  930. u32 tmp;
  931. /*
  932. * The BIOS can leave the PHY is some weird state
  933. * where it doesn't fully power down some parts.
  934. * Disable the asserts until the PHY has been fully
  935. * reset (ie. the power well has been disabled at
  936. * least once).
  937. */
  938. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  939. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  940. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  941. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  942. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  943. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  944. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  945. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  946. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  947. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  948. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  949. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  950. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  951. /* this assumes override is only used to enable lanes */
  952. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  953. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  954. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  955. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  956. /* CL1 is on whenever anything is on in either channel */
  957. if (BITS_SET(phy_control,
  958. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  959. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  960. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  961. /*
  962. * The DPLLB check accounts for the pipe B + port A usage
  963. * with CL2 powered up but all the lanes in the second channel
  964. * powered down.
  965. */
  966. if (BITS_SET(phy_control,
  967. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  968. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  969. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  970. if (BITS_SET(phy_control,
  971. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  972. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  973. if (BITS_SET(phy_control,
  974. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  975. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  976. if (BITS_SET(phy_control,
  977. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  978. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  979. if (BITS_SET(phy_control,
  980. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  981. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  982. }
  983. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  984. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  985. /* this assumes override is only used to enable lanes */
  986. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  987. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  988. if (BITS_SET(phy_control,
  989. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  990. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  991. if (BITS_SET(phy_control,
  992. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  993. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  994. if (BITS_SET(phy_control,
  995. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  996. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  997. }
  998. phy_status &= phy_status_mask;
  999. /*
  1000. * The PHY may be busy with some initial calibration and whatnot,
  1001. * so the power state can take a while to actually change.
  1002. */
  1003. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  1004. WARN(phy_status != tmp,
  1005. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1006. tmp, phy_status, dev_priv->chv_phy_control);
  1007. }
  1008. #undef BITS_SET
  1009. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1010. struct i915_power_well *power_well)
  1011. {
  1012. enum dpio_phy phy;
  1013. enum pipe pipe;
  1014. uint32_t tmp;
  1015. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1016. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1017. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1018. pipe = PIPE_A;
  1019. phy = DPIO_PHY0;
  1020. } else {
  1021. pipe = PIPE_C;
  1022. phy = DPIO_PHY1;
  1023. }
  1024. /* since ref/cri clock was enabled */
  1025. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1026. vlv_set_power_well(dev_priv, power_well, true);
  1027. /* Poll for phypwrgood signal */
  1028. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  1029. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1030. mutex_lock(&dev_priv->sb_lock);
  1031. /* Enable dynamic power down */
  1032. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1033. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1034. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1035. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1036. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1037. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1038. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1039. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1040. } else {
  1041. /*
  1042. * Force the non-existing CL2 off. BXT does this
  1043. * too, so maybe it saves some power even though
  1044. * CL2 doesn't exist?
  1045. */
  1046. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1047. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1048. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1049. }
  1050. mutex_unlock(&dev_priv->sb_lock);
  1051. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1052. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1053. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1054. phy, dev_priv->chv_phy_control);
  1055. assert_chv_phy_status(dev_priv);
  1056. }
  1057. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1058. struct i915_power_well *power_well)
  1059. {
  1060. enum dpio_phy phy;
  1061. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1062. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1063. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1064. phy = DPIO_PHY0;
  1065. assert_pll_disabled(dev_priv, PIPE_A);
  1066. assert_pll_disabled(dev_priv, PIPE_B);
  1067. } else {
  1068. phy = DPIO_PHY1;
  1069. assert_pll_disabled(dev_priv, PIPE_C);
  1070. }
  1071. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1072. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1073. vlv_set_power_well(dev_priv, power_well, false);
  1074. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1075. phy, dev_priv->chv_phy_control);
  1076. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1077. dev_priv->chv_phy_assert[phy] = true;
  1078. assert_chv_phy_status(dev_priv);
  1079. }
  1080. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1081. enum dpio_channel ch, bool override, unsigned int mask)
  1082. {
  1083. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1084. u32 reg, val, expected, actual;
  1085. /*
  1086. * The BIOS can leave the PHY is some weird state
  1087. * where it doesn't fully power down some parts.
  1088. * Disable the asserts until the PHY has been fully
  1089. * reset (ie. the power well has been disabled at
  1090. * least once).
  1091. */
  1092. if (!dev_priv->chv_phy_assert[phy])
  1093. return;
  1094. if (ch == DPIO_CH0)
  1095. reg = _CHV_CMN_DW0_CH0;
  1096. else
  1097. reg = _CHV_CMN_DW6_CH1;
  1098. mutex_lock(&dev_priv->sb_lock);
  1099. val = vlv_dpio_read(dev_priv, pipe, reg);
  1100. mutex_unlock(&dev_priv->sb_lock);
  1101. /*
  1102. * This assumes !override is only used when the port is disabled.
  1103. * All lanes should power down even without the override when
  1104. * the port is disabled.
  1105. */
  1106. if (!override || mask == 0xf) {
  1107. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1108. /*
  1109. * If CH1 common lane is not active anymore
  1110. * (eg. for pipe B DPLL) the entire channel will
  1111. * shut down, which causes the common lane registers
  1112. * to read as 0. That means we can't actually check
  1113. * the lane power down status bits, but as the entire
  1114. * register reads as 0 it's a good indication that the
  1115. * channel is indeed entirely powered down.
  1116. */
  1117. if (ch == DPIO_CH1 && val == 0)
  1118. expected = 0;
  1119. } else if (mask != 0x0) {
  1120. expected = DPIO_ANYDL_POWERDOWN;
  1121. } else {
  1122. expected = 0;
  1123. }
  1124. if (ch == DPIO_CH0)
  1125. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1126. else
  1127. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1128. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1129. WARN(actual != expected,
  1130. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1131. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1132. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1133. reg, val);
  1134. }
  1135. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1136. enum dpio_channel ch, bool override)
  1137. {
  1138. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1139. bool was_override;
  1140. mutex_lock(&power_domains->lock);
  1141. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1142. if (override == was_override)
  1143. goto out;
  1144. if (override)
  1145. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1146. else
  1147. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1148. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1149. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1150. phy, ch, dev_priv->chv_phy_control);
  1151. assert_chv_phy_status(dev_priv);
  1152. out:
  1153. mutex_unlock(&power_domains->lock);
  1154. return was_override;
  1155. }
  1156. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1157. bool override, unsigned int mask)
  1158. {
  1159. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1160. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1161. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1162. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1163. mutex_lock(&power_domains->lock);
  1164. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1165. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1166. if (override)
  1167. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1168. else
  1169. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1170. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1171. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1172. phy, ch, mask, dev_priv->chv_phy_control);
  1173. assert_chv_phy_status(dev_priv);
  1174. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1175. mutex_unlock(&power_domains->lock);
  1176. }
  1177. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1178. struct i915_power_well *power_well)
  1179. {
  1180. enum pipe pipe = power_well->data;
  1181. bool enabled;
  1182. u32 state, ctrl;
  1183. mutex_lock(&dev_priv->rps.hw_lock);
  1184. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1185. /*
  1186. * We only ever set the power-on and power-gate states, anything
  1187. * else is unexpected.
  1188. */
  1189. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1190. enabled = state == DP_SSS_PWR_ON(pipe);
  1191. /*
  1192. * A transient state at this point would mean some unexpected party
  1193. * is poking at the power controls too.
  1194. */
  1195. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1196. WARN_ON(ctrl << 16 != state);
  1197. mutex_unlock(&dev_priv->rps.hw_lock);
  1198. return enabled;
  1199. }
  1200. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1201. struct i915_power_well *power_well,
  1202. bool enable)
  1203. {
  1204. enum pipe pipe = power_well->data;
  1205. u32 state;
  1206. u32 ctrl;
  1207. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1208. mutex_lock(&dev_priv->rps.hw_lock);
  1209. #define COND \
  1210. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1211. if (COND)
  1212. goto out;
  1213. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1214. ctrl &= ~DP_SSC_MASK(pipe);
  1215. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1216. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1217. if (wait_for(COND, 100))
  1218. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1219. state,
  1220. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1221. #undef COND
  1222. out:
  1223. mutex_unlock(&dev_priv->rps.hw_lock);
  1224. }
  1225. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1226. struct i915_power_well *power_well)
  1227. {
  1228. WARN_ON_ONCE(power_well->data != PIPE_A);
  1229. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1230. }
  1231. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1232. struct i915_power_well *power_well)
  1233. {
  1234. WARN_ON_ONCE(power_well->data != PIPE_A);
  1235. chv_set_pipe_power_well(dev_priv, power_well, true);
  1236. vlv_display_power_well_init(dev_priv);
  1237. }
  1238. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1239. struct i915_power_well *power_well)
  1240. {
  1241. WARN_ON_ONCE(power_well->data != PIPE_A);
  1242. vlv_display_power_well_deinit(dev_priv);
  1243. chv_set_pipe_power_well(dev_priv, power_well, false);
  1244. }
  1245. static void
  1246. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1247. enum intel_display_power_domain domain)
  1248. {
  1249. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1250. struct i915_power_well *power_well;
  1251. int i;
  1252. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1253. if (!power_well->count++)
  1254. intel_power_well_enable(dev_priv, power_well);
  1255. }
  1256. power_domains->domain_use_count[domain]++;
  1257. }
  1258. /**
  1259. * intel_display_power_get - grab a power domain reference
  1260. * @dev_priv: i915 device instance
  1261. * @domain: power domain to reference
  1262. *
  1263. * This function grabs a power domain reference for @domain and ensures that the
  1264. * power domain and all its parents are powered up. Therefore users should only
  1265. * grab a reference to the innermost power domain they need.
  1266. *
  1267. * Any power domain reference obtained by this function must have a symmetric
  1268. * call to intel_display_power_put() to release the reference again.
  1269. */
  1270. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1271. enum intel_display_power_domain domain)
  1272. {
  1273. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1274. intel_runtime_pm_get(dev_priv);
  1275. mutex_lock(&power_domains->lock);
  1276. __intel_display_power_get_domain(dev_priv, domain);
  1277. mutex_unlock(&power_domains->lock);
  1278. }
  1279. /**
  1280. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1281. * @dev_priv: i915 device instance
  1282. * @domain: power domain to reference
  1283. *
  1284. * This function grabs a power domain reference for @domain and ensures that the
  1285. * power domain and all its parents are powered up. Therefore users should only
  1286. * grab a reference to the innermost power domain they need.
  1287. *
  1288. * Any power domain reference obtained by this function must have a symmetric
  1289. * call to intel_display_power_put() to release the reference again.
  1290. */
  1291. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1292. enum intel_display_power_domain domain)
  1293. {
  1294. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1295. bool is_enabled;
  1296. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1297. return false;
  1298. mutex_lock(&power_domains->lock);
  1299. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1300. __intel_display_power_get_domain(dev_priv, domain);
  1301. is_enabled = true;
  1302. } else {
  1303. is_enabled = false;
  1304. }
  1305. mutex_unlock(&power_domains->lock);
  1306. if (!is_enabled)
  1307. intel_runtime_pm_put(dev_priv);
  1308. return is_enabled;
  1309. }
  1310. /**
  1311. * intel_display_power_put - release a power domain reference
  1312. * @dev_priv: i915 device instance
  1313. * @domain: power domain to reference
  1314. *
  1315. * This function drops the power domain reference obtained by
  1316. * intel_display_power_get() and might power down the corresponding hardware
  1317. * block right away if this is the last reference.
  1318. */
  1319. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1320. enum intel_display_power_domain domain)
  1321. {
  1322. struct i915_power_domains *power_domains;
  1323. struct i915_power_well *power_well;
  1324. int i;
  1325. power_domains = &dev_priv->power_domains;
  1326. mutex_lock(&power_domains->lock);
  1327. WARN(!power_domains->domain_use_count[domain],
  1328. "Use count on domain %s is already zero\n",
  1329. intel_display_power_domain_str(domain));
  1330. power_domains->domain_use_count[domain]--;
  1331. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1332. WARN(!power_well->count,
  1333. "Use count on power well %s is already zero",
  1334. power_well->name);
  1335. if (!--power_well->count)
  1336. intel_power_well_disable(dev_priv, power_well);
  1337. }
  1338. mutex_unlock(&power_domains->lock);
  1339. intel_runtime_pm_put(dev_priv);
  1340. }
  1341. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1342. BIT(POWER_DOMAIN_PIPE_B) | \
  1343. BIT(POWER_DOMAIN_PIPE_C) | \
  1344. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1345. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1346. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1347. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1348. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1349. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1350. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1351. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1352. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1353. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1354. BIT(POWER_DOMAIN_VGA) | \
  1355. BIT(POWER_DOMAIN_AUDIO) | \
  1356. BIT(POWER_DOMAIN_INIT))
  1357. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1358. BIT(POWER_DOMAIN_PIPE_B) | \
  1359. BIT(POWER_DOMAIN_PIPE_C) | \
  1360. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1361. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1362. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1363. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1364. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1365. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1366. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1367. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1368. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1369. BIT(POWER_DOMAIN_VGA) | \
  1370. BIT(POWER_DOMAIN_AUDIO) | \
  1371. BIT(POWER_DOMAIN_INIT))
  1372. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1373. BIT(POWER_DOMAIN_PIPE_A) | \
  1374. BIT(POWER_DOMAIN_PIPE_B) | \
  1375. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1376. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1377. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1378. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1379. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1380. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1381. BIT(POWER_DOMAIN_PORT_DSI) | \
  1382. BIT(POWER_DOMAIN_PORT_CRT) | \
  1383. BIT(POWER_DOMAIN_VGA) | \
  1384. BIT(POWER_DOMAIN_AUDIO) | \
  1385. BIT(POWER_DOMAIN_AUX_B) | \
  1386. BIT(POWER_DOMAIN_AUX_C) | \
  1387. BIT(POWER_DOMAIN_GMBUS) | \
  1388. BIT(POWER_DOMAIN_INIT))
  1389. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1390. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1391. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1392. BIT(POWER_DOMAIN_PORT_CRT) | \
  1393. BIT(POWER_DOMAIN_AUX_B) | \
  1394. BIT(POWER_DOMAIN_AUX_C) | \
  1395. BIT(POWER_DOMAIN_INIT))
  1396. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1397. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1398. BIT(POWER_DOMAIN_AUX_B) | \
  1399. BIT(POWER_DOMAIN_INIT))
  1400. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1401. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1402. BIT(POWER_DOMAIN_AUX_B) | \
  1403. BIT(POWER_DOMAIN_INIT))
  1404. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1405. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1406. BIT(POWER_DOMAIN_AUX_C) | \
  1407. BIT(POWER_DOMAIN_INIT))
  1408. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1409. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1410. BIT(POWER_DOMAIN_AUX_C) | \
  1411. BIT(POWER_DOMAIN_INIT))
  1412. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1413. BIT(POWER_DOMAIN_PIPE_A) | \
  1414. BIT(POWER_DOMAIN_PIPE_B) | \
  1415. BIT(POWER_DOMAIN_PIPE_C) | \
  1416. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1417. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1418. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1419. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1420. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1421. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1422. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1423. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1424. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1425. BIT(POWER_DOMAIN_PORT_DSI) | \
  1426. BIT(POWER_DOMAIN_VGA) | \
  1427. BIT(POWER_DOMAIN_AUDIO) | \
  1428. BIT(POWER_DOMAIN_AUX_B) | \
  1429. BIT(POWER_DOMAIN_AUX_C) | \
  1430. BIT(POWER_DOMAIN_AUX_D) | \
  1431. BIT(POWER_DOMAIN_GMBUS) | \
  1432. BIT(POWER_DOMAIN_INIT))
  1433. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1434. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1435. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1436. BIT(POWER_DOMAIN_AUX_B) | \
  1437. BIT(POWER_DOMAIN_AUX_C) | \
  1438. BIT(POWER_DOMAIN_INIT))
  1439. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1440. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1441. BIT(POWER_DOMAIN_AUX_D) | \
  1442. BIT(POWER_DOMAIN_INIT))
  1443. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1444. .sync_hw = i9xx_always_on_power_well_noop,
  1445. .enable = i9xx_always_on_power_well_noop,
  1446. .disable = i9xx_always_on_power_well_noop,
  1447. .is_enabled = i9xx_always_on_power_well_enabled,
  1448. };
  1449. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1450. .sync_hw = chv_pipe_power_well_sync_hw,
  1451. .enable = chv_pipe_power_well_enable,
  1452. .disable = chv_pipe_power_well_disable,
  1453. .is_enabled = chv_pipe_power_well_enabled,
  1454. };
  1455. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1456. .sync_hw = vlv_power_well_sync_hw,
  1457. .enable = chv_dpio_cmn_power_well_enable,
  1458. .disable = chv_dpio_cmn_power_well_disable,
  1459. .is_enabled = vlv_power_well_enabled,
  1460. };
  1461. static struct i915_power_well i9xx_always_on_power_well[] = {
  1462. {
  1463. .name = "always-on",
  1464. .always_on = 1,
  1465. .domains = POWER_DOMAIN_MASK,
  1466. .ops = &i9xx_always_on_power_well_ops,
  1467. },
  1468. };
  1469. static const struct i915_power_well_ops hsw_power_well_ops = {
  1470. .sync_hw = hsw_power_well_sync_hw,
  1471. .enable = hsw_power_well_enable,
  1472. .disable = hsw_power_well_disable,
  1473. .is_enabled = hsw_power_well_enabled,
  1474. };
  1475. static const struct i915_power_well_ops skl_power_well_ops = {
  1476. .sync_hw = skl_power_well_sync_hw,
  1477. .enable = skl_power_well_enable,
  1478. .disable = skl_power_well_disable,
  1479. .is_enabled = skl_power_well_enabled,
  1480. };
  1481. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1482. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1483. .enable = gen9_dc_off_power_well_enable,
  1484. .disable = gen9_dc_off_power_well_disable,
  1485. .is_enabled = gen9_dc_off_power_well_enabled,
  1486. };
  1487. static struct i915_power_well hsw_power_wells[] = {
  1488. {
  1489. .name = "always-on",
  1490. .always_on = 1,
  1491. .domains = POWER_DOMAIN_MASK,
  1492. .ops = &i9xx_always_on_power_well_ops,
  1493. },
  1494. {
  1495. .name = "display",
  1496. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1497. .ops = &hsw_power_well_ops,
  1498. },
  1499. };
  1500. static struct i915_power_well bdw_power_wells[] = {
  1501. {
  1502. .name = "always-on",
  1503. .always_on = 1,
  1504. .domains = POWER_DOMAIN_MASK,
  1505. .ops = &i9xx_always_on_power_well_ops,
  1506. },
  1507. {
  1508. .name = "display",
  1509. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1510. .ops = &hsw_power_well_ops,
  1511. },
  1512. };
  1513. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1514. .sync_hw = vlv_power_well_sync_hw,
  1515. .enable = vlv_display_power_well_enable,
  1516. .disable = vlv_display_power_well_disable,
  1517. .is_enabled = vlv_power_well_enabled,
  1518. };
  1519. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1520. .sync_hw = vlv_power_well_sync_hw,
  1521. .enable = vlv_dpio_cmn_power_well_enable,
  1522. .disable = vlv_dpio_cmn_power_well_disable,
  1523. .is_enabled = vlv_power_well_enabled,
  1524. };
  1525. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1526. .sync_hw = vlv_power_well_sync_hw,
  1527. .enable = vlv_power_well_enable,
  1528. .disable = vlv_power_well_disable,
  1529. .is_enabled = vlv_power_well_enabled,
  1530. };
  1531. static struct i915_power_well vlv_power_wells[] = {
  1532. {
  1533. .name = "always-on",
  1534. .always_on = 1,
  1535. .domains = POWER_DOMAIN_MASK,
  1536. .ops = &i9xx_always_on_power_well_ops,
  1537. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1538. },
  1539. {
  1540. .name = "display",
  1541. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1542. .data = PUNIT_POWER_WELL_DISP2D,
  1543. .ops = &vlv_display_power_well_ops,
  1544. },
  1545. {
  1546. .name = "dpio-tx-b-01",
  1547. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1548. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1549. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1550. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1551. .ops = &vlv_dpio_power_well_ops,
  1552. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1553. },
  1554. {
  1555. .name = "dpio-tx-b-23",
  1556. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1557. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1558. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1559. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1560. .ops = &vlv_dpio_power_well_ops,
  1561. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1562. },
  1563. {
  1564. .name = "dpio-tx-c-01",
  1565. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1566. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1567. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1568. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1569. .ops = &vlv_dpio_power_well_ops,
  1570. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1571. },
  1572. {
  1573. .name = "dpio-tx-c-23",
  1574. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1575. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1576. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1577. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1578. .ops = &vlv_dpio_power_well_ops,
  1579. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1580. },
  1581. {
  1582. .name = "dpio-common",
  1583. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1584. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1585. .ops = &vlv_dpio_cmn_power_well_ops,
  1586. },
  1587. };
  1588. static struct i915_power_well chv_power_wells[] = {
  1589. {
  1590. .name = "always-on",
  1591. .always_on = 1,
  1592. .domains = POWER_DOMAIN_MASK,
  1593. .ops = &i9xx_always_on_power_well_ops,
  1594. },
  1595. {
  1596. .name = "display",
  1597. /*
  1598. * Pipe A power well is the new disp2d well. Pipe B and C
  1599. * power wells don't actually exist. Pipe A power well is
  1600. * required for any pipe to work.
  1601. */
  1602. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1603. .data = PIPE_A,
  1604. .ops = &chv_pipe_power_well_ops,
  1605. },
  1606. {
  1607. .name = "dpio-common-bc",
  1608. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1609. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1610. .ops = &chv_dpio_cmn_power_well_ops,
  1611. },
  1612. {
  1613. .name = "dpio-common-d",
  1614. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1615. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1616. .ops = &chv_dpio_cmn_power_well_ops,
  1617. },
  1618. };
  1619. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1620. int power_well_id)
  1621. {
  1622. struct i915_power_well *power_well;
  1623. bool ret;
  1624. power_well = lookup_power_well(dev_priv, power_well_id);
  1625. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1626. return ret;
  1627. }
  1628. static struct i915_power_well skl_power_wells[] = {
  1629. {
  1630. .name = "always-on",
  1631. .always_on = 1,
  1632. .domains = POWER_DOMAIN_MASK,
  1633. .ops = &i9xx_always_on_power_well_ops,
  1634. .data = SKL_DISP_PW_ALWAYS_ON,
  1635. },
  1636. {
  1637. .name = "power well 1",
  1638. /* Handled by the DMC firmware */
  1639. .domains = 0,
  1640. .ops = &skl_power_well_ops,
  1641. .data = SKL_DISP_PW_1,
  1642. },
  1643. {
  1644. .name = "MISC IO power well",
  1645. /* Handled by the DMC firmware */
  1646. .domains = 0,
  1647. .ops = &skl_power_well_ops,
  1648. .data = SKL_DISP_PW_MISC_IO,
  1649. },
  1650. {
  1651. .name = "DC off",
  1652. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1653. .ops = &gen9_dc_off_power_well_ops,
  1654. .data = SKL_DISP_PW_DC_OFF,
  1655. },
  1656. {
  1657. .name = "power well 2",
  1658. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1659. .ops = &skl_power_well_ops,
  1660. .data = SKL_DISP_PW_2,
  1661. },
  1662. {
  1663. .name = "DDI A/E power well",
  1664. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1665. .ops = &skl_power_well_ops,
  1666. .data = SKL_DISP_PW_DDI_A_E,
  1667. },
  1668. {
  1669. .name = "DDI B power well",
  1670. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1671. .ops = &skl_power_well_ops,
  1672. .data = SKL_DISP_PW_DDI_B,
  1673. },
  1674. {
  1675. .name = "DDI C power well",
  1676. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1677. .ops = &skl_power_well_ops,
  1678. .data = SKL_DISP_PW_DDI_C,
  1679. },
  1680. {
  1681. .name = "DDI D power well",
  1682. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1683. .ops = &skl_power_well_ops,
  1684. .data = SKL_DISP_PW_DDI_D,
  1685. },
  1686. };
  1687. static struct i915_power_well bxt_power_wells[] = {
  1688. {
  1689. .name = "always-on",
  1690. .always_on = 1,
  1691. .domains = POWER_DOMAIN_MASK,
  1692. .ops = &i9xx_always_on_power_well_ops,
  1693. },
  1694. {
  1695. .name = "power well 1",
  1696. .domains = 0,
  1697. .ops = &skl_power_well_ops,
  1698. .data = SKL_DISP_PW_1,
  1699. },
  1700. {
  1701. .name = "DC off",
  1702. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1703. .ops = &gen9_dc_off_power_well_ops,
  1704. .data = SKL_DISP_PW_DC_OFF,
  1705. },
  1706. {
  1707. .name = "power well 2",
  1708. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1709. .ops = &skl_power_well_ops,
  1710. .data = SKL_DISP_PW_2,
  1711. },
  1712. };
  1713. static int
  1714. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1715. int disable_power_well)
  1716. {
  1717. if (disable_power_well >= 0)
  1718. return !!disable_power_well;
  1719. return 1;
  1720. }
  1721. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1722. int enable_dc)
  1723. {
  1724. uint32_t mask;
  1725. int requested_dc;
  1726. int max_dc;
  1727. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1728. max_dc = 2;
  1729. mask = 0;
  1730. } else if (IS_BROXTON(dev_priv)) {
  1731. max_dc = 1;
  1732. /*
  1733. * DC9 has a separate HW flow from the rest of the DC states,
  1734. * not depending on the DMC firmware. It's needed by system
  1735. * suspend/resume, so allow it unconditionally.
  1736. */
  1737. mask = DC_STATE_EN_DC9;
  1738. } else {
  1739. max_dc = 0;
  1740. mask = 0;
  1741. }
  1742. if (!i915.disable_power_well)
  1743. max_dc = 0;
  1744. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1745. requested_dc = enable_dc;
  1746. } else if (enable_dc == -1) {
  1747. requested_dc = max_dc;
  1748. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1749. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1750. enable_dc, max_dc);
  1751. requested_dc = max_dc;
  1752. } else {
  1753. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1754. requested_dc = max_dc;
  1755. }
  1756. if (requested_dc > 1)
  1757. mask |= DC_STATE_EN_UPTO_DC6;
  1758. if (requested_dc > 0)
  1759. mask |= DC_STATE_EN_UPTO_DC5;
  1760. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1761. return mask;
  1762. }
  1763. #define set_power_wells(power_domains, __power_wells) ({ \
  1764. (power_domains)->power_wells = (__power_wells); \
  1765. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1766. })
  1767. /**
  1768. * intel_power_domains_init - initializes the power domain structures
  1769. * @dev_priv: i915 device instance
  1770. *
  1771. * Initializes the power domain structures for @dev_priv depending upon the
  1772. * supported platform.
  1773. */
  1774. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1775. {
  1776. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1777. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1778. i915.disable_power_well);
  1779. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1780. i915.enable_dc);
  1781. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1782. mutex_init(&power_domains->lock);
  1783. /*
  1784. * The enabling order will be from lower to higher indexed wells,
  1785. * the disabling order is reversed.
  1786. */
  1787. if (IS_HASWELL(dev_priv)) {
  1788. set_power_wells(power_domains, hsw_power_wells);
  1789. } else if (IS_BROADWELL(dev_priv)) {
  1790. set_power_wells(power_domains, bdw_power_wells);
  1791. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1792. set_power_wells(power_domains, skl_power_wells);
  1793. } else if (IS_BROXTON(dev_priv)) {
  1794. set_power_wells(power_domains, bxt_power_wells);
  1795. } else if (IS_CHERRYVIEW(dev_priv)) {
  1796. set_power_wells(power_domains, chv_power_wells);
  1797. } else if (IS_VALLEYVIEW(dev_priv)) {
  1798. set_power_wells(power_domains, vlv_power_wells);
  1799. } else {
  1800. set_power_wells(power_domains, i9xx_always_on_power_well);
  1801. }
  1802. return 0;
  1803. }
  1804. /**
  1805. * intel_power_domains_fini - finalizes the power domain structures
  1806. * @dev_priv: i915 device instance
  1807. *
  1808. * Finalizes the power domain structures for @dev_priv depending upon the
  1809. * supported platform. This function also disables runtime pm and ensures that
  1810. * the device stays powered up so that the driver can be reloaded.
  1811. */
  1812. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1813. {
  1814. struct device *device = &dev_priv->dev->pdev->dev;
  1815. /*
  1816. * The i915.ko module is still not prepared to be loaded when
  1817. * the power well is not enabled, so just enable it in case
  1818. * we're going to unload/reload.
  1819. * The following also reacquires the RPM reference the core passed
  1820. * to the driver during loading, which is dropped in
  1821. * intel_runtime_pm_enable(). We have to hand back the control of the
  1822. * device to the core with this reference held.
  1823. */
  1824. intel_display_set_init_power(dev_priv, true);
  1825. /* Remove the refcount we took to keep power well support disabled. */
  1826. if (!i915.disable_power_well)
  1827. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1828. /*
  1829. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1830. * the platform doesn't support runtime PM.
  1831. */
  1832. if (!HAS_RUNTIME_PM(dev_priv))
  1833. pm_runtime_put(device);
  1834. }
  1835. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1836. {
  1837. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1838. struct i915_power_well *power_well;
  1839. int i;
  1840. mutex_lock(&power_domains->lock);
  1841. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1842. power_well->ops->sync_hw(dev_priv, power_well);
  1843. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1844. power_well);
  1845. }
  1846. mutex_unlock(&power_domains->lock);
  1847. }
  1848. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  1849. {
  1850. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  1851. POSTING_READ(DBUF_CTL);
  1852. udelay(10);
  1853. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  1854. DRM_ERROR("DBuf power enable timeout\n");
  1855. }
  1856. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  1857. {
  1858. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  1859. POSTING_READ(DBUF_CTL);
  1860. udelay(10);
  1861. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  1862. DRM_ERROR("DBuf power disable timeout!\n");
  1863. }
  1864. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1865. bool resume)
  1866. {
  1867. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1868. struct i915_power_well *well;
  1869. uint32_t val;
  1870. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1871. /* enable PCH reset handshake */
  1872. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1873. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1874. /* enable PG1 and Misc I/O */
  1875. mutex_lock(&power_domains->lock);
  1876. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1877. intel_power_well_enable(dev_priv, well);
  1878. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1879. intel_power_well_enable(dev_priv, well);
  1880. mutex_unlock(&power_domains->lock);
  1881. skl_init_cdclk(dev_priv);
  1882. gen9_dbuf_enable(dev_priv);
  1883. if (resume && dev_priv->csr.dmc_payload)
  1884. intel_csr_load_program(dev_priv);
  1885. }
  1886. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1887. {
  1888. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1889. struct i915_power_well *well;
  1890. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1891. gen9_dbuf_disable(dev_priv);
  1892. skl_uninit_cdclk(dev_priv);
  1893. /* The spec doesn't call for removing the reset handshake flag */
  1894. /* disable PG1 and Misc I/O */
  1895. mutex_lock(&power_domains->lock);
  1896. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1897. intel_power_well_disable(dev_priv, well);
  1898. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1899. intel_power_well_disable(dev_priv, well);
  1900. mutex_unlock(&power_domains->lock);
  1901. }
  1902. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  1903. bool resume)
  1904. {
  1905. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1906. struct i915_power_well *well;
  1907. uint32_t val;
  1908. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1909. /*
  1910. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  1911. * or else the reset will hang because there is no PCH to respond.
  1912. * Move the handshake programming to initialization sequence.
  1913. * Previously was left up to BIOS.
  1914. */
  1915. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1916. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  1917. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  1918. /* Enable PG1 */
  1919. mutex_lock(&power_domains->lock);
  1920. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1921. intel_power_well_enable(dev_priv, well);
  1922. mutex_unlock(&power_domains->lock);
  1923. broxton_init_cdclk(dev_priv);
  1924. gen9_dbuf_enable(dev_priv);
  1925. broxton_ddi_phy_init(dev_priv);
  1926. broxton_ddi_phy_verify_state(dev_priv);
  1927. if (resume && dev_priv->csr.dmc_payload)
  1928. intel_csr_load_program(dev_priv);
  1929. }
  1930. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  1931. {
  1932. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1933. struct i915_power_well *well;
  1934. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1935. broxton_ddi_phy_uninit(dev_priv);
  1936. gen9_dbuf_disable(dev_priv);
  1937. broxton_uninit_cdclk(dev_priv);
  1938. /* The spec doesn't call for removing the reset handshake flag */
  1939. /* Disable PG1 */
  1940. mutex_lock(&power_domains->lock);
  1941. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1942. intel_power_well_disable(dev_priv, well);
  1943. mutex_unlock(&power_domains->lock);
  1944. }
  1945. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1946. {
  1947. struct i915_power_well *cmn_bc =
  1948. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1949. struct i915_power_well *cmn_d =
  1950. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1951. /*
  1952. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1953. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1954. * instead maintain a shadow copy ourselves. Use the actual
  1955. * power well state and lane status to reconstruct the
  1956. * expected initial value.
  1957. */
  1958. dev_priv->chv_phy_control =
  1959. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1960. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1961. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1962. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1963. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1964. /*
  1965. * If all lanes are disabled we leave the override disabled
  1966. * with all power down bits cleared to match the state we
  1967. * would use after disabling the port. Otherwise enable the
  1968. * override and set the lane powerdown bits accding to the
  1969. * current lane status.
  1970. */
  1971. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1972. uint32_t status = I915_READ(DPLL(PIPE_A));
  1973. unsigned int mask;
  1974. mask = status & DPLL_PORTB_READY_MASK;
  1975. if (mask == 0xf)
  1976. mask = 0x0;
  1977. else
  1978. dev_priv->chv_phy_control |=
  1979. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1980. dev_priv->chv_phy_control |=
  1981. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1982. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1983. if (mask == 0xf)
  1984. mask = 0x0;
  1985. else
  1986. dev_priv->chv_phy_control |=
  1987. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1988. dev_priv->chv_phy_control |=
  1989. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1990. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1991. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1992. } else {
  1993. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1994. }
  1995. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1996. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1997. unsigned int mask;
  1998. mask = status & DPLL_PORTD_READY_MASK;
  1999. if (mask == 0xf)
  2000. mask = 0x0;
  2001. else
  2002. dev_priv->chv_phy_control |=
  2003. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2004. dev_priv->chv_phy_control |=
  2005. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2006. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2007. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2008. } else {
  2009. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2010. }
  2011. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2012. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2013. dev_priv->chv_phy_control);
  2014. }
  2015. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2016. {
  2017. struct i915_power_well *cmn =
  2018. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2019. struct i915_power_well *disp2d =
  2020. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2021. /* If the display might be already active skip this */
  2022. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2023. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2024. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2025. return;
  2026. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2027. /* cmnlane needs DPLL registers */
  2028. disp2d->ops->enable(dev_priv, disp2d);
  2029. /*
  2030. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2031. * Need to assert and de-assert PHY SB reset by gating the
  2032. * common lane power, then un-gating it.
  2033. * Simply ungating isn't enough to reset the PHY enough to get
  2034. * ports and lanes running.
  2035. */
  2036. cmn->ops->disable(dev_priv, cmn);
  2037. }
  2038. /**
  2039. * intel_power_domains_init_hw - initialize hardware power domain state
  2040. * @dev_priv: i915 device instance
  2041. *
  2042. * This function initializes the hardware power domain state and enables all
  2043. * power domains using intel_display_set_init_power().
  2044. */
  2045. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2046. {
  2047. struct drm_device *dev = dev_priv->dev;
  2048. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2049. power_domains->initializing = true;
  2050. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  2051. skl_display_core_init(dev_priv, resume);
  2052. } else if (IS_BROXTON(dev)) {
  2053. bxt_display_core_init(dev_priv, resume);
  2054. } else if (IS_CHERRYVIEW(dev)) {
  2055. mutex_lock(&power_domains->lock);
  2056. chv_phy_control_init(dev_priv);
  2057. mutex_unlock(&power_domains->lock);
  2058. } else if (IS_VALLEYVIEW(dev)) {
  2059. mutex_lock(&power_domains->lock);
  2060. vlv_cmnlane_wa(dev_priv);
  2061. mutex_unlock(&power_domains->lock);
  2062. }
  2063. /* For now, we need the power well to be always enabled. */
  2064. intel_display_set_init_power(dev_priv, true);
  2065. /* Disable power support if the user asked so. */
  2066. if (!i915.disable_power_well)
  2067. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2068. intel_power_domains_sync_hw(dev_priv);
  2069. power_domains->initializing = false;
  2070. }
  2071. /**
  2072. * intel_power_domains_suspend - suspend power domain state
  2073. * @dev_priv: i915 device instance
  2074. *
  2075. * This function prepares the hardware power domain state before entering
  2076. * system suspend. It must be paired with intel_power_domains_init_hw().
  2077. */
  2078. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2079. {
  2080. /*
  2081. * Even if power well support was disabled we still want to disable
  2082. * power wells while we are system suspended.
  2083. */
  2084. if (!i915.disable_power_well)
  2085. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2086. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2087. skl_display_core_uninit(dev_priv);
  2088. else if (IS_BROXTON(dev_priv))
  2089. bxt_display_core_uninit(dev_priv);
  2090. }
  2091. /**
  2092. * intel_runtime_pm_get - grab a runtime pm reference
  2093. * @dev_priv: i915 device instance
  2094. *
  2095. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2096. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2097. *
  2098. * Any runtime pm reference obtained by this function must have a symmetric
  2099. * call to intel_runtime_pm_put() to release the reference again.
  2100. */
  2101. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2102. {
  2103. struct drm_device *dev = dev_priv->dev;
  2104. struct device *device = &dev->pdev->dev;
  2105. pm_runtime_get_sync(device);
  2106. atomic_inc(&dev_priv->pm.wakeref_count);
  2107. assert_rpm_wakelock_held(dev_priv);
  2108. }
  2109. /**
  2110. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2111. * @dev_priv: i915 device instance
  2112. *
  2113. * This function grabs a device-level runtime pm reference if the device is
  2114. * already in use and ensures that it is powered up.
  2115. *
  2116. * Any runtime pm reference obtained by this function must have a symmetric
  2117. * call to intel_runtime_pm_put() to release the reference again.
  2118. */
  2119. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2120. {
  2121. struct drm_device *dev = dev_priv->dev;
  2122. struct device *device = &dev->pdev->dev;
  2123. if (IS_ENABLED(CONFIG_PM)) {
  2124. int ret = pm_runtime_get_if_in_use(device);
  2125. /*
  2126. * In cases runtime PM is disabled by the RPM core and we get
  2127. * an -EINVAL return value we are not supposed to call this
  2128. * function, since the power state is undefined. This applies
  2129. * atm to the late/early system suspend/resume handlers.
  2130. */
  2131. WARN_ON_ONCE(ret < 0);
  2132. if (ret <= 0)
  2133. return false;
  2134. }
  2135. atomic_inc(&dev_priv->pm.wakeref_count);
  2136. assert_rpm_wakelock_held(dev_priv);
  2137. return true;
  2138. }
  2139. /**
  2140. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2141. * @dev_priv: i915 device instance
  2142. *
  2143. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2144. * code to ensure the GTT or GT is on).
  2145. *
  2146. * It will _not_ power up the device but instead only check that it's powered
  2147. * on. Therefore it is only valid to call this functions from contexts where
  2148. * the device is known to be powered up and where trying to power it up would
  2149. * result in hilarity and deadlocks. That pretty much means only the system
  2150. * suspend/resume code where this is used to grab runtime pm references for
  2151. * delayed setup down in work items.
  2152. *
  2153. * Any runtime pm reference obtained by this function must have a symmetric
  2154. * call to intel_runtime_pm_put() to release the reference again.
  2155. */
  2156. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2157. {
  2158. struct drm_device *dev = dev_priv->dev;
  2159. struct device *device = &dev->pdev->dev;
  2160. assert_rpm_wakelock_held(dev_priv);
  2161. pm_runtime_get_noresume(device);
  2162. atomic_inc(&dev_priv->pm.wakeref_count);
  2163. }
  2164. /**
  2165. * intel_runtime_pm_put - release a runtime pm reference
  2166. * @dev_priv: i915 device instance
  2167. *
  2168. * This function drops the device-level runtime pm reference obtained by
  2169. * intel_runtime_pm_get() and might power down the corresponding
  2170. * hardware block right away if this is the last reference.
  2171. */
  2172. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2173. {
  2174. struct drm_device *dev = dev_priv->dev;
  2175. struct device *device = &dev->pdev->dev;
  2176. assert_rpm_wakelock_held(dev_priv);
  2177. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2178. atomic_inc(&dev_priv->pm.atomic_seq);
  2179. pm_runtime_mark_last_busy(device);
  2180. pm_runtime_put_autosuspend(device);
  2181. }
  2182. /**
  2183. * intel_runtime_pm_enable - enable runtime pm
  2184. * @dev_priv: i915 device instance
  2185. *
  2186. * This function enables runtime pm at the end of the driver load sequence.
  2187. *
  2188. * Note that this function does currently not enable runtime pm for the
  2189. * subordinate display power domains. That is only done on the first modeset
  2190. * using intel_display_set_init_power().
  2191. */
  2192. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2193. {
  2194. struct drm_device *dev = dev_priv->dev;
  2195. struct device *device = &dev->pdev->dev;
  2196. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2197. pm_runtime_mark_last_busy(device);
  2198. /*
  2199. * Take a permanent reference to disable the RPM functionality and drop
  2200. * it only when unloading the driver. Use the low level get/put helpers,
  2201. * so the driver's own RPM reference tracking asserts also work on
  2202. * platforms without RPM support.
  2203. */
  2204. if (!HAS_RUNTIME_PM(dev)) {
  2205. pm_runtime_dont_use_autosuspend(device);
  2206. pm_runtime_get_sync(device);
  2207. } else {
  2208. pm_runtime_use_autosuspend(device);
  2209. }
  2210. /*
  2211. * The core calls the driver load handler with an RPM reference held.
  2212. * We drop that here and will reacquire it during unloading in
  2213. * intel_power_domains_fini().
  2214. */
  2215. pm_runtime_put_autosuspend(device);
  2216. }