intel_runtime_pm.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define GEN9_ENABLE_DC5(dev) 0
  49. #define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
  50. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  51. for (i = 0; \
  52. i < (power_domains)->power_well_count && \
  53. ((power_well) = &(power_domains)->power_wells[i]); \
  54. i++) \
  55. if ((power_well)->domains & (domain_mask))
  56. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  57. for (i = (power_domains)->power_well_count - 1; \
  58. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  59. i--) \
  60. if ((power_well)->domains & (domain_mask))
  61. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  62. int power_well_id);
  63. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  64. struct i915_power_well *power_well)
  65. {
  66. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  67. power_well->ops->enable(dev_priv, power_well);
  68. power_well->hw_enabled = true;
  69. }
  70. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  71. struct i915_power_well *power_well)
  72. {
  73. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  74. power_well->hw_enabled = false;
  75. power_well->ops->disable(dev_priv, power_well);
  76. }
  77. /*
  78. * We should only use the power well if we explicitly asked the hardware to
  79. * enable it, so check if it's enabled and also check if we've requested it to
  80. * be enabled.
  81. */
  82. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  83. struct i915_power_well *power_well)
  84. {
  85. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  86. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  87. }
  88. /**
  89. * __intel_display_power_is_enabled - unlocked check for a power domain
  90. * @dev_priv: i915 device instance
  91. * @domain: power domain to check
  92. *
  93. * This is the unlocked version of intel_display_power_is_enabled() and should
  94. * only be used from error capture and recovery code where deadlocks are
  95. * possible.
  96. *
  97. * Returns:
  98. * True when the power domain is enabled, false otherwise.
  99. */
  100. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  101. enum intel_display_power_domain domain)
  102. {
  103. struct i915_power_domains *power_domains;
  104. struct i915_power_well *power_well;
  105. bool is_enabled;
  106. int i;
  107. if (dev_priv->pm.suspended)
  108. return false;
  109. power_domains = &dev_priv->power_domains;
  110. is_enabled = true;
  111. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  112. if (power_well->always_on)
  113. continue;
  114. if (!power_well->hw_enabled) {
  115. is_enabled = false;
  116. break;
  117. }
  118. }
  119. return is_enabled;
  120. }
  121. /**
  122. * intel_display_power_is_enabled - check for a power domain
  123. * @dev_priv: i915 device instance
  124. * @domain: power domain to check
  125. *
  126. * This function can be used to check the hw power domain state. It is mostly
  127. * used in hardware state readout functions. Everywhere else code should rely
  128. * upon explicit power domain reference counting to ensure that the hardware
  129. * block is powered up before accessing it.
  130. *
  131. * Callers must hold the relevant modesetting locks to ensure that concurrent
  132. * threads can't disable the power well while the caller tries to read a few
  133. * registers.
  134. *
  135. * Returns:
  136. * True when the power domain is enabled, false otherwise.
  137. */
  138. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  139. enum intel_display_power_domain domain)
  140. {
  141. struct i915_power_domains *power_domains;
  142. bool ret;
  143. power_domains = &dev_priv->power_domains;
  144. mutex_lock(&power_domains->lock);
  145. ret = __intel_display_power_is_enabled(dev_priv, domain);
  146. mutex_unlock(&power_domains->lock);
  147. return ret;
  148. }
  149. /**
  150. * intel_display_set_init_power - set the initial power domain state
  151. * @dev_priv: i915 device instance
  152. * @enable: whether to enable or disable the initial power domain state
  153. *
  154. * For simplicity our driver load/unload and system suspend/resume code assumes
  155. * that all power domains are always enabled. This functions controls the state
  156. * of this little hack. While the initial power domain state is enabled runtime
  157. * pm is effectively disabled.
  158. */
  159. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  160. bool enable)
  161. {
  162. if (dev_priv->power_domains.init_power_on == enable)
  163. return;
  164. if (enable)
  165. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  166. else
  167. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  168. dev_priv->power_domains.init_power_on = enable;
  169. }
  170. /*
  171. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  172. * when not needed anymore. We have 4 registers that can request the power well
  173. * to be enabled, and it will only be disabled if none of the registers is
  174. * requesting it to be enabled.
  175. */
  176. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  177. {
  178. struct drm_device *dev = dev_priv->dev;
  179. /*
  180. * After we re-enable the power well, if we touch VGA register 0x3d5
  181. * we'll get unclaimed register interrupts. This stops after we write
  182. * anything to the VGA MSR register. The vgacon module uses this
  183. * register all the time, so if we unbind our driver and, as a
  184. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  185. * console_unlock(). So make here we touch the VGA MSR register, making
  186. * sure vgacon can keep working normally without triggering interrupts
  187. * and error messages.
  188. */
  189. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  190. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  191. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  192. if (IS_BROADWELL(dev))
  193. gen8_irq_power_well_post_enable(dev_priv,
  194. 1 << PIPE_C | 1 << PIPE_B);
  195. }
  196. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  197. struct i915_power_well *power_well)
  198. {
  199. struct drm_device *dev = dev_priv->dev;
  200. /*
  201. * After we re-enable the power well, if we touch VGA register 0x3d5
  202. * we'll get unclaimed register interrupts. This stops after we write
  203. * anything to the VGA MSR register. The vgacon module uses this
  204. * register all the time, so if we unbind our driver and, as a
  205. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  206. * console_unlock(). So make here we touch the VGA MSR register, making
  207. * sure vgacon can keep working normally without triggering interrupts
  208. * and error messages.
  209. */
  210. if (power_well->data == SKL_DISP_PW_2) {
  211. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  212. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  213. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  214. gen8_irq_power_well_post_enable(dev_priv,
  215. 1 << PIPE_C | 1 << PIPE_B);
  216. }
  217. if (power_well->data == SKL_DISP_PW_1) {
  218. intel_prepare_ddi(dev);
  219. gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
  220. }
  221. }
  222. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  223. struct i915_power_well *power_well, bool enable)
  224. {
  225. bool is_enabled, enable_requested;
  226. uint32_t tmp;
  227. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  228. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  229. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  230. if (enable) {
  231. if (!enable_requested)
  232. I915_WRITE(HSW_PWR_WELL_DRIVER,
  233. HSW_PWR_WELL_ENABLE_REQUEST);
  234. if (!is_enabled) {
  235. DRM_DEBUG_KMS("Enabling power well\n");
  236. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  237. HSW_PWR_WELL_STATE_ENABLED), 20))
  238. DRM_ERROR("Timeout enabling power well\n");
  239. hsw_power_well_post_enable(dev_priv);
  240. }
  241. } else {
  242. if (enable_requested) {
  243. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  244. POSTING_READ(HSW_PWR_WELL_DRIVER);
  245. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  246. }
  247. }
  248. }
  249. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  250. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  251. BIT(POWER_DOMAIN_PIPE_B) | \
  252. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  253. BIT(POWER_DOMAIN_PIPE_C) | \
  254. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  255. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  256. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  257. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  258. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  259. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  260. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  261. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  262. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  263. BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
  264. BIT(POWER_DOMAIN_AUX_B) | \
  265. BIT(POWER_DOMAIN_AUX_C) | \
  266. BIT(POWER_DOMAIN_AUX_D) | \
  267. BIT(POWER_DOMAIN_AUDIO) | \
  268. BIT(POWER_DOMAIN_VGA) | \
  269. BIT(POWER_DOMAIN_INIT))
  270. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  271. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  272. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  273. BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
  274. BIT(POWER_DOMAIN_INIT))
  275. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  276. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  277. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  278. BIT(POWER_DOMAIN_INIT))
  279. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  280. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  281. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  282. BIT(POWER_DOMAIN_INIT))
  283. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  284. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  285. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  286. BIT(POWER_DOMAIN_INIT))
  287. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  288. (POWER_DOMAIN_MASK & ~( \
  289. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  290. SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
  291. SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
  292. SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
  293. SKL_DISPLAY_DDI_D_POWER_DOMAINS)) | \
  294. BIT(POWER_DOMAIN_INIT))
  295. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  296. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  297. BIT(POWER_DOMAIN_PIPE_B) | \
  298. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  299. BIT(POWER_DOMAIN_PIPE_C) | \
  300. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  301. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  302. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  303. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  304. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  305. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  306. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  307. BIT(POWER_DOMAIN_AUX_B) | \
  308. BIT(POWER_DOMAIN_AUX_C) | \
  309. BIT(POWER_DOMAIN_AUDIO) | \
  310. BIT(POWER_DOMAIN_VGA) | \
  311. BIT(POWER_DOMAIN_INIT))
  312. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  313. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  314. BIT(POWER_DOMAIN_PIPE_A) | \
  315. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  316. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  317. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  318. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  319. BIT(POWER_DOMAIN_AUX_A) | \
  320. BIT(POWER_DOMAIN_PLLS) | \
  321. BIT(POWER_DOMAIN_INIT))
  322. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  323. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  324. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  325. BIT(POWER_DOMAIN_INIT))
  326. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  327. {
  328. struct drm_device *dev = dev_priv->dev;
  329. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  330. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  331. "DC9 already programmed to be enabled.\n");
  332. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  333. "DC5 still not disabled to enable DC9.\n");
  334. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  335. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  336. /*
  337. * TODO: check for the following to verify the conditions to enter DC9
  338. * state are satisfied:
  339. * 1] Check relevant display engine registers to verify if mode set
  340. * disable sequence was followed.
  341. * 2] Check if display uninitialize sequence is initialized.
  342. */
  343. }
  344. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  345. {
  346. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  347. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  348. "DC9 already programmed to be disabled.\n");
  349. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  350. "DC5 still not disabled.\n");
  351. /*
  352. * TODO: check for the following to verify DC9 state was indeed
  353. * entered before programming to disable it:
  354. * 1] Check relevant display engine registers to verify if mode
  355. * set disable sequence was followed.
  356. * 2] Check if display uninitialize sequence is initialized.
  357. */
  358. }
  359. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  360. {
  361. uint32_t val;
  362. assert_can_enable_dc9(dev_priv);
  363. DRM_DEBUG_KMS("Enabling DC9\n");
  364. val = I915_READ(DC_STATE_EN);
  365. val |= DC_STATE_EN_DC9;
  366. I915_WRITE(DC_STATE_EN, val);
  367. POSTING_READ(DC_STATE_EN);
  368. }
  369. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  370. {
  371. uint32_t val;
  372. assert_can_disable_dc9(dev_priv);
  373. DRM_DEBUG_KMS("Disabling DC9\n");
  374. val = I915_READ(DC_STATE_EN);
  375. val &= ~DC_STATE_EN_DC9;
  376. I915_WRITE(DC_STATE_EN, val);
  377. POSTING_READ(DC_STATE_EN);
  378. }
  379. static void gen9_set_dc_state_debugmask_memory_up(
  380. struct drm_i915_private *dev_priv)
  381. {
  382. uint32_t val;
  383. /* The below bit doesn't need to be cleared ever afterwards */
  384. val = I915_READ(DC_STATE_DEBUG);
  385. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  386. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  387. I915_WRITE(DC_STATE_DEBUG, val);
  388. POSTING_READ(DC_STATE_DEBUG);
  389. }
  390. }
  391. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  392. {
  393. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  394. "CSR program storage start is NULL\n");
  395. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  396. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  397. }
  398. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  399. {
  400. struct drm_device *dev = dev_priv->dev;
  401. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  402. SKL_DISP_PW_2);
  403. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  404. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  405. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  406. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  407. "DC5 already programmed to be enabled.\n");
  408. WARN_ONCE(dev_priv->pm.suspended,
  409. "DC5 cannot be enabled, if platform is runtime-suspended.\n");
  410. assert_csr_loaded(dev_priv);
  411. }
  412. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  413. {
  414. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  415. SKL_DISP_PW_2);
  416. /*
  417. * During initialization, the firmware may not be loaded yet.
  418. * We still want to make sure that the DC enabling flag is cleared.
  419. */
  420. if (dev_priv->power_domains.initializing)
  421. return;
  422. WARN_ONCE(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
  423. WARN_ONCE(dev_priv->pm.suspended,
  424. "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
  425. }
  426. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  427. {
  428. uint32_t val;
  429. assert_can_enable_dc5(dev_priv);
  430. DRM_DEBUG_KMS("Enabling DC5\n");
  431. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  432. val = I915_READ(DC_STATE_EN);
  433. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  434. val |= DC_STATE_EN_UPTO_DC5;
  435. I915_WRITE(DC_STATE_EN, val);
  436. POSTING_READ(DC_STATE_EN);
  437. }
  438. static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
  439. {
  440. uint32_t val;
  441. assert_can_disable_dc5(dev_priv);
  442. DRM_DEBUG_KMS("Disabling DC5\n");
  443. val = I915_READ(DC_STATE_EN);
  444. val &= ~DC_STATE_EN_UPTO_DC5;
  445. I915_WRITE(DC_STATE_EN, val);
  446. POSTING_READ(DC_STATE_EN);
  447. }
  448. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  449. {
  450. struct drm_device *dev = dev_priv->dev;
  451. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  452. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  453. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  454. "Backlight is not disabled.\n");
  455. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  456. "DC6 already programmed to be enabled.\n");
  457. assert_csr_loaded(dev_priv);
  458. }
  459. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  460. {
  461. /*
  462. * During initialization, the firmware may not be loaded yet.
  463. * We still want to make sure that the DC enabling flag is cleared.
  464. */
  465. if (dev_priv->power_domains.initializing)
  466. return;
  467. WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  468. "DC6 already programmed to be disabled.\n");
  469. }
  470. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  471. {
  472. uint32_t val;
  473. assert_can_enable_dc6(dev_priv);
  474. DRM_DEBUG_KMS("Enabling DC6\n");
  475. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  476. val = I915_READ(DC_STATE_EN);
  477. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  478. val |= DC_STATE_EN_UPTO_DC6;
  479. I915_WRITE(DC_STATE_EN, val);
  480. POSTING_READ(DC_STATE_EN);
  481. }
  482. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  483. {
  484. uint32_t val;
  485. assert_can_disable_dc6(dev_priv);
  486. DRM_DEBUG_KMS("Disabling DC6\n");
  487. val = I915_READ(DC_STATE_EN);
  488. val &= ~DC_STATE_EN_UPTO_DC6;
  489. I915_WRITE(DC_STATE_EN, val);
  490. POSTING_READ(DC_STATE_EN);
  491. }
  492. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  493. struct i915_power_well *power_well, bool enable)
  494. {
  495. struct drm_device *dev = dev_priv->dev;
  496. uint32_t tmp, fuse_status;
  497. uint32_t req_mask, state_mask;
  498. bool is_enabled, enable_requested, check_fuse_status = false;
  499. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  500. fuse_status = I915_READ(SKL_FUSE_STATUS);
  501. switch (power_well->data) {
  502. case SKL_DISP_PW_1:
  503. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  504. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  505. DRM_ERROR("PG0 not enabled\n");
  506. return;
  507. }
  508. break;
  509. case SKL_DISP_PW_2:
  510. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  511. DRM_ERROR("PG1 in disabled state\n");
  512. return;
  513. }
  514. break;
  515. case SKL_DISP_PW_DDI_A_E:
  516. case SKL_DISP_PW_DDI_B:
  517. case SKL_DISP_PW_DDI_C:
  518. case SKL_DISP_PW_DDI_D:
  519. case SKL_DISP_PW_MISC_IO:
  520. break;
  521. default:
  522. WARN(1, "Unknown power well %lu\n", power_well->data);
  523. return;
  524. }
  525. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  526. enable_requested = tmp & req_mask;
  527. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  528. is_enabled = tmp & state_mask;
  529. if (enable) {
  530. if (!enable_requested) {
  531. WARN((tmp & state_mask) &&
  532. !I915_READ(HSW_PWR_WELL_BIOS),
  533. "Invalid for power well status to be enabled, unless done by the BIOS, \
  534. when request is to disable!\n");
  535. if (power_well->data == SKL_DISP_PW_2) {
  536. if (GEN9_ENABLE_DC5(dev))
  537. gen9_disable_dc5(dev_priv);
  538. if (SKL_ENABLE_DC6(dev)) {
  539. /*
  540. * DDI buffer programming unnecessary during driver-load/resume
  541. * as it's already done during modeset initialization then.
  542. * It's also invalid here as encoder list is still uninitialized.
  543. */
  544. if (!dev_priv->power_domains.initializing)
  545. intel_prepare_ddi(dev);
  546. }
  547. }
  548. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  549. }
  550. if (!is_enabled) {
  551. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  552. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  553. state_mask), 1))
  554. DRM_ERROR("%s enable timeout\n",
  555. power_well->name);
  556. check_fuse_status = true;
  557. }
  558. } else {
  559. if (enable_requested) {
  560. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  561. POSTING_READ(HSW_PWR_WELL_DRIVER);
  562. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  563. if (GEN9_ENABLE_DC5(dev) &&
  564. power_well->data == SKL_DISP_PW_2)
  565. gen9_enable_dc5(dev_priv);
  566. }
  567. }
  568. if (check_fuse_status) {
  569. if (power_well->data == SKL_DISP_PW_1) {
  570. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  571. SKL_FUSE_PG1_DIST_STATUS), 1))
  572. DRM_ERROR("PG1 distributing status timeout\n");
  573. } else if (power_well->data == SKL_DISP_PW_2) {
  574. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  575. SKL_FUSE_PG2_DIST_STATUS), 1))
  576. DRM_ERROR("PG2 distributing status timeout\n");
  577. }
  578. }
  579. if (enable && !is_enabled)
  580. skl_power_well_post_enable(dev_priv, power_well);
  581. }
  582. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  583. struct i915_power_well *power_well)
  584. {
  585. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  586. /*
  587. * We're taking over the BIOS, so clear any requests made by it since
  588. * the driver is in charge now.
  589. */
  590. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  591. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  592. }
  593. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  594. struct i915_power_well *power_well)
  595. {
  596. hsw_set_power_well(dev_priv, power_well, true);
  597. }
  598. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  599. struct i915_power_well *power_well)
  600. {
  601. hsw_set_power_well(dev_priv, power_well, false);
  602. }
  603. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  604. struct i915_power_well *power_well)
  605. {
  606. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  607. SKL_POWER_WELL_STATE(power_well->data);
  608. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  609. }
  610. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  611. struct i915_power_well *power_well)
  612. {
  613. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  614. /* Clear any request made by BIOS as driver is taking over */
  615. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  616. }
  617. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  618. struct i915_power_well *power_well)
  619. {
  620. skl_set_power_well(dev_priv, power_well, true);
  621. }
  622. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  623. struct i915_power_well *power_well)
  624. {
  625. skl_set_power_well(dev_priv, power_well, false);
  626. }
  627. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  628. struct i915_power_well *power_well)
  629. {
  630. }
  631. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  632. struct i915_power_well *power_well)
  633. {
  634. return true;
  635. }
  636. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  637. struct i915_power_well *power_well, bool enable)
  638. {
  639. enum punit_power_well power_well_id = power_well->data;
  640. u32 mask;
  641. u32 state;
  642. u32 ctrl;
  643. mask = PUNIT_PWRGT_MASK(power_well_id);
  644. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  645. PUNIT_PWRGT_PWR_GATE(power_well_id);
  646. mutex_lock(&dev_priv->rps.hw_lock);
  647. #define COND \
  648. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  649. if (COND)
  650. goto out;
  651. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  652. ctrl &= ~mask;
  653. ctrl |= state;
  654. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  655. if (wait_for(COND, 100))
  656. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  657. state,
  658. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  659. #undef COND
  660. out:
  661. mutex_unlock(&dev_priv->rps.hw_lock);
  662. }
  663. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  664. struct i915_power_well *power_well)
  665. {
  666. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  667. }
  668. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  669. struct i915_power_well *power_well)
  670. {
  671. vlv_set_power_well(dev_priv, power_well, true);
  672. }
  673. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  674. struct i915_power_well *power_well)
  675. {
  676. vlv_set_power_well(dev_priv, power_well, false);
  677. }
  678. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  679. struct i915_power_well *power_well)
  680. {
  681. int power_well_id = power_well->data;
  682. bool enabled = false;
  683. u32 mask;
  684. u32 state;
  685. u32 ctrl;
  686. mask = PUNIT_PWRGT_MASK(power_well_id);
  687. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  688. mutex_lock(&dev_priv->rps.hw_lock);
  689. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  690. /*
  691. * We only ever set the power-on and power-gate states, anything
  692. * else is unexpected.
  693. */
  694. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  695. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  696. if (state == ctrl)
  697. enabled = true;
  698. /*
  699. * A transient state at this point would mean some unexpected party
  700. * is poking at the power controls too.
  701. */
  702. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  703. WARN_ON(ctrl != state);
  704. mutex_unlock(&dev_priv->rps.hw_lock);
  705. return enabled;
  706. }
  707. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  708. {
  709. enum pipe pipe;
  710. /*
  711. * Enable the CRI clock source so we can get at the
  712. * display and the reference clock for VGA
  713. * hotplug / manual detection. Supposedly DSI also
  714. * needs the ref clock up and running.
  715. *
  716. * CHV DPLL B/C have some issues if VGA mode is enabled.
  717. */
  718. for_each_pipe(dev_priv->dev, pipe) {
  719. u32 val = I915_READ(DPLL(pipe));
  720. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  721. if (pipe != PIPE_A)
  722. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  723. I915_WRITE(DPLL(pipe), val);
  724. }
  725. spin_lock_irq(&dev_priv->irq_lock);
  726. valleyview_enable_display_irqs(dev_priv);
  727. spin_unlock_irq(&dev_priv->irq_lock);
  728. /*
  729. * During driver initialization/resume we can avoid restoring the
  730. * part of the HW/SW state that will be inited anyway explicitly.
  731. */
  732. if (dev_priv->power_domains.initializing)
  733. return;
  734. intel_hpd_init(dev_priv);
  735. i915_redisable_vga_power_on(dev_priv->dev);
  736. }
  737. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  738. {
  739. spin_lock_irq(&dev_priv->irq_lock);
  740. valleyview_disable_display_irqs(dev_priv);
  741. spin_unlock_irq(&dev_priv->irq_lock);
  742. vlv_power_sequencer_reset(dev_priv);
  743. }
  744. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  745. struct i915_power_well *power_well)
  746. {
  747. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  748. vlv_set_power_well(dev_priv, power_well, true);
  749. vlv_display_power_well_init(dev_priv);
  750. }
  751. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  752. struct i915_power_well *power_well)
  753. {
  754. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  755. vlv_display_power_well_deinit(dev_priv);
  756. vlv_set_power_well(dev_priv, power_well, false);
  757. }
  758. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  759. struct i915_power_well *power_well)
  760. {
  761. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  762. /* since ref/cri clock was enabled */
  763. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  764. vlv_set_power_well(dev_priv, power_well, true);
  765. /*
  766. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  767. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  768. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  769. * b. The other bits such as sfr settings / modesel may all
  770. * be set to 0.
  771. *
  772. * This should only be done on init and resume from S3 with
  773. * both PLLs disabled, or we risk losing DPIO and PLL
  774. * synchronization.
  775. */
  776. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  777. }
  778. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  779. struct i915_power_well *power_well)
  780. {
  781. enum pipe pipe;
  782. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  783. for_each_pipe(dev_priv, pipe)
  784. assert_pll_disabled(dev_priv, pipe);
  785. /* Assert common reset */
  786. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  787. vlv_set_power_well(dev_priv, power_well, false);
  788. }
  789. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  790. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  791. int power_well_id)
  792. {
  793. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  794. int i;
  795. for (i = 0; i < power_domains->power_well_count; i++) {
  796. struct i915_power_well *power_well;
  797. power_well = &power_domains->power_wells[i];
  798. if (power_well->data == power_well_id)
  799. return power_well;
  800. }
  801. return NULL;
  802. }
  803. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  804. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  805. {
  806. struct i915_power_well *cmn_bc =
  807. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  808. struct i915_power_well *cmn_d =
  809. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  810. u32 phy_control = dev_priv->chv_phy_control;
  811. u32 phy_status = 0;
  812. u32 phy_status_mask = 0xffffffff;
  813. u32 tmp;
  814. /*
  815. * The BIOS can leave the PHY is some weird state
  816. * where it doesn't fully power down some parts.
  817. * Disable the asserts until the PHY has been fully
  818. * reset (ie. the power well has been disabled at
  819. * least once).
  820. */
  821. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  822. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  823. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  824. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  825. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  826. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  827. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  828. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  829. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  830. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  831. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  832. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  833. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  834. /* this assumes override is only used to enable lanes */
  835. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  836. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  837. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  838. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  839. /* CL1 is on whenever anything is on in either channel */
  840. if (BITS_SET(phy_control,
  841. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  842. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  843. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  844. /*
  845. * The DPLLB check accounts for the pipe B + port A usage
  846. * with CL2 powered up but all the lanes in the second channel
  847. * powered down.
  848. */
  849. if (BITS_SET(phy_control,
  850. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  851. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  852. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  853. if (BITS_SET(phy_control,
  854. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  855. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  856. if (BITS_SET(phy_control,
  857. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  858. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  859. if (BITS_SET(phy_control,
  860. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  861. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  862. if (BITS_SET(phy_control,
  863. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  864. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  865. }
  866. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  867. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  868. /* this assumes override is only used to enable lanes */
  869. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  870. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  871. if (BITS_SET(phy_control,
  872. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  873. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  874. if (BITS_SET(phy_control,
  875. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  876. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  877. if (BITS_SET(phy_control,
  878. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  879. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  880. }
  881. phy_status &= phy_status_mask;
  882. /*
  883. * The PHY may be busy with some initial calibration and whatnot,
  884. * so the power state can take a while to actually change.
  885. */
  886. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  887. WARN(phy_status != tmp,
  888. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  889. tmp, phy_status, dev_priv->chv_phy_control);
  890. }
  891. #undef BITS_SET
  892. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  893. struct i915_power_well *power_well)
  894. {
  895. enum dpio_phy phy;
  896. enum pipe pipe;
  897. uint32_t tmp;
  898. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  899. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  900. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  901. pipe = PIPE_A;
  902. phy = DPIO_PHY0;
  903. } else {
  904. pipe = PIPE_C;
  905. phy = DPIO_PHY1;
  906. }
  907. /* since ref/cri clock was enabled */
  908. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  909. vlv_set_power_well(dev_priv, power_well, true);
  910. /* Poll for phypwrgood signal */
  911. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  912. DRM_ERROR("Display PHY %d is not power up\n", phy);
  913. mutex_lock(&dev_priv->sb_lock);
  914. /* Enable dynamic power down */
  915. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  916. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  917. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  918. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  919. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  920. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  921. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  922. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  923. } else {
  924. /*
  925. * Force the non-existing CL2 off. BXT does this
  926. * too, so maybe it saves some power even though
  927. * CL2 doesn't exist?
  928. */
  929. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  930. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  931. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  932. }
  933. mutex_unlock(&dev_priv->sb_lock);
  934. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  935. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  936. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  937. phy, dev_priv->chv_phy_control);
  938. assert_chv_phy_status(dev_priv);
  939. }
  940. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  941. struct i915_power_well *power_well)
  942. {
  943. enum dpio_phy phy;
  944. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  945. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  946. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  947. phy = DPIO_PHY0;
  948. assert_pll_disabled(dev_priv, PIPE_A);
  949. assert_pll_disabled(dev_priv, PIPE_B);
  950. } else {
  951. phy = DPIO_PHY1;
  952. assert_pll_disabled(dev_priv, PIPE_C);
  953. }
  954. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  955. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  956. vlv_set_power_well(dev_priv, power_well, false);
  957. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  958. phy, dev_priv->chv_phy_control);
  959. /* PHY is fully reset now, so we can enable the PHY state asserts */
  960. dev_priv->chv_phy_assert[phy] = true;
  961. assert_chv_phy_status(dev_priv);
  962. }
  963. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  964. enum dpio_channel ch, bool override, unsigned int mask)
  965. {
  966. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  967. u32 reg, val, expected, actual;
  968. /*
  969. * The BIOS can leave the PHY is some weird state
  970. * where it doesn't fully power down some parts.
  971. * Disable the asserts until the PHY has been fully
  972. * reset (ie. the power well has been disabled at
  973. * least once).
  974. */
  975. if (!dev_priv->chv_phy_assert[phy])
  976. return;
  977. if (ch == DPIO_CH0)
  978. reg = _CHV_CMN_DW0_CH0;
  979. else
  980. reg = _CHV_CMN_DW6_CH1;
  981. mutex_lock(&dev_priv->sb_lock);
  982. val = vlv_dpio_read(dev_priv, pipe, reg);
  983. mutex_unlock(&dev_priv->sb_lock);
  984. /*
  985. * This assumes !override is only used when the port is disabled.
  986. * All lanes should power down even without the override when
  987. * the port is disabled.
  988. */
  989. if (!override || mask == 0xf) {
  990. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  991. /*
  992. * If CH1 common lane is not active anymore
  993. * (eg. for pipe B DPLL) the entire channel will
  994. * shut down, which causes the common lane registers
  995. * to read as 0. That means we can't actually check
  996. * the lane power down status bits, but as the entire
  997. * register reads as 0 it's a good indication that the
  998. * channel is indeed entirely powered down.
  999. */
  1000. if (ch == DPIO_CH1 && val == 0)
  1001. expected = 0;
  1002. } else if (mask != 0x0) {
  1003. expected = DPIO_ANYDL_POWERDOWN;
  1004. } else {
  1005. expected = 0;
  1006. }
  1007. if (ch == DPIO_CH0)
  1008. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1009. else
  1010. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1011. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1012. WARN(actual != expected,
  1013. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1014. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1015. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1016. reg, val);
  1017. }
  1018. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1019. enum dpio_channel ch, bool override)
  1020. {
  1021. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1022. bool was_override;
  1023. mutex_lock(&power_domains->lock);
  1024. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1025. if (override == was_override)
  1026. goto out;
  1027. if (override)
  1028. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1029. else
  1030. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1031. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1032. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1033. phy, ch, dev_priv->chv_phy_control);
  1034. assert_chv_phy_status(dev_priv);
  1035. out:
  1036. mutex_unlock(&power_domains->lock);
  1037. return was_override;
  1038. }
  1039. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1040. bool override, unsigned int mask)
  1041. {
  1042. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1043. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1044. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1045. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1046. mutex_lock(&power_domains->lock);
  1047. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1048. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1049. if (override)
  1050. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1051. else
  1052. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1053. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1054. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1055. phy, ch, mask, dev_priv->chv_phy_control);
  1056. assert_chv_phy_status(dev_priv);
  1057. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1058. mutex_unlock(&power_domains->lock);
  1059. }
  1060. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1061. struct i915_power_well *power_well)
  1062. {
  1063. enum pipe pipe = power_well->data;
  1064. bool enabled;
  1065. u32 state, ctrl;
  1066. mutex_lock(&dev_priv->rps.hw_lock);
  1067. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1068. /*
  1069. * We only ever set the power-on and power-gate states, anything
  1070. * else is unexpected.
  1071. */
  1072. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1073. enabled = state == DP_SSS_PWR_ON(pipe);
  1074. /*
  1075. * A transient state at this point would mean some unexpected party
  1076. * is poking at the power controls too.
  1077. */
  1078. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1079. WARN_ON(ctrl << 16 != state);
  1080. mutex_unlock(&dev_priv->rps.hw_lock);
  1081. return enabled;
  1082. }
  1083. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1084. struct i915_power_well *power_well,
  1085. bool enable)
  1086. {
  1087. enum pipe pipe = power_well->data;
  1088. u32 state;
  1089. u32 ctrl;
  1090. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1091. mutex_lock(&dev_priv->rps.hw_lock);
  1092. #define COND \
  1093. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1094. if (COND)
  1095. goto out;
  1096. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1097. ctrl &= ~DP_SSC_MASK(pipe);
  1098. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1099. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1100. if (wait_for(COND, 100))
  1101. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1102. state,
  1103. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1104. #undef COND
  1105. out:
  1106. mutex_unlock(&dev_priv->rps.hw_lock);
  1107. }
  1108. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1109. struct i915_power_well *power_well)
  1110. {
  1111. WARN_ON_ONCE(power_well->data != PIPE_A);
  1112. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1113. }
  1114. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1115. struct i915_power_well *power_well)
  1116. {
  1117. WARN_ON_ONCE(power_well->data != PIPE_A);
  1118. chv_set_pipe_power_well(dev_priv, power_well, true);
  1119. vlv_display_power_well_init(dev_priv);
  1120. }
  1121. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1122. struct i915_power_well *power_well)
  1123. {
  1124. WARN_ON_ONCE(power_well->data != PIPE_A);
  1125. vlv_display_power_well_deinit(dev_priv);
  1126. chv_set_pipe_power_well(dev_priv, power_well, false);
  1127. }
  1128. /**
  1129. * intel_display_power_get - grab a power domain reference
  1130. * @dev_priv: i915 device instance
  1131. * @domain: power domain to reference
  1132. *
  1133. * This function grabs a power domain reference for @domain and ensures that the
  1134. * power domain and all its parents are powered up. Therefore users should only
  1135. * grab a reference to the innermost power domain they need.
  1136. *
  1137. * Any power domain reference obtained by this function must have a symmetric
  1138. * call to intel_display_power_put() to release the reference again.
  1139. */
  1140. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1141. enum intel_display_power_domain domain)
  1142. {
  1143. struct i915_power_domains *power_domains;
  1144. struct i915_power_well *power_well;
  1145. int i;
  1146. intel_runtime_pm_get(dev_priv);
  1147. power_domains = &dev_priv->power_domains;
  1148. mutex_lock(&power_domains->lock);
  1149. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1150. if (!power_well->count++)
  1151. intel_power_well_enable(dev_priv, power_well);
  1152. }
  1153. power_domains->domain_use_count[domain]++;
  1154. mutex_unlock(&power_domains->lock);
  1155. }
  1156. /**
  1157. * intel_display_power_put - release a power domain reference
  1158. * @dev_priv: i915 device instance
  1159. * @domain: power domain to reference
  1160. *
  1161. * This function drops the power domain reference obtained by
  1162. * intel_display_power_get() and might power down the corresponding hardware
  1163. * block right away if this is the last reference.
  1164. */
  1165. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1166. enum intel_display_power_domain domain)
  1167. {
  1168. struct i915_power_domains *power_domains;
  1169. struct i915_power_well *power_well;
  1170. int i;
  1171. power_domains = &dev_priv->power_domains;
  1172. mutex_lock(&power_domains->lock);
  1173. WARN_ON(!power_domains->domain_use_count[domain]);
  1174. power_domains->domain_use_count[domain]--;
  1175. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1176. WARN_ON(!power_well->count);
  1177. if (!--power_well->count && i915.disable_power_well)
  1178. intel_power_well_disable(dev_priv, power_well);
  1179. }
  1180. mutex_unlock(&power_domains->lock);
  1181. intel_runtime_pm_put(dev_priv);
  1182. }
  1183. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1184. BIT(POWER_DOMAIN_PIPE_A) | \
  1185. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1186. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  1187. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  1188. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1189. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1190. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1191. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1192. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1193. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1194. BIT(POWER_DOMAIN_PORT_CRT) | \
  1195. BIT(POWER_DOMAIN_PLLS) | \
  1196. BIT(POWER_DOMAIN_AUX_A) | \
  1197. BIT(POWER_DOMAIN_AUX_B) | \
  1198. BIT(POWER_DOMAIN_AUX_C) | \
  1199. BIT(POWER_DOMAIN_AUX_D) | \
  1200. BIT(POWER_DOMAIN_INIT))
  1201. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1202. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1203. BIT(POWER_DOMAIN_INIT))
  1204. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1205. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1206. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1207. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1208. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1209. BIT(POWER_DOMAIN_INIT))
  1210. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1211. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1212. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1213. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1214. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1215. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1216. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1217. BIT(POWER_DOMAIN_PORT_CRT) | \
  1218. BIT(POWER_DOMAIN_AUX_B) | \
  1219. BIT(POWER_DOMAIN_AUX_C) | \
  1220. BIT(POWER_DOMAIN_INIT))
  1221. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1222. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1223. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1224. BIT(POWER_DOMAIN_AUX_B) | \
  1225. BIT(POWER_DOMAIN_INIT))
  1226. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1227. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1228. BIT(POWER_DOMAIN_AUX_B) | \
  1229. BIT(POWER_DOMAIN_INIT))
  1230. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1231. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1232. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1233. BIT(POWER_DOMAIN_AUX_C) | \
  1234. BIT(POWER_DOMAIN_INIT))
  1235. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1236. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1237. BIT(POWER_DOMAIN_AUX_C) | \
  1238. BIT(POWER_DOMAIN_INIT))
  1239. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1240. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1241. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1242. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1243. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1244. BIT(POWER_DOMAIN_AUX_B) | \
  1245. BIT(POWER_DOMAIN_AUX_C) | \
  1246. BIT(POWER_DOMAIN_INIT))
  1247. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1248. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1249. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1250. BIT(POWER_DOMAIN_AUX_D) | \
  1251. BIT(POWER_DOMAIN_INIT))
  1252. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1253. .sync_hw = i9xx_always_on_power_well_noop,
  1254. .enable = i9xx_always_on_power_well_noop,
  1255. .disable = i9xx_always_on_power_well_noop,
  1256. .is_enabled = i9xx_always_on_power_well_enabled,
  1257. };
  1258. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1259. .sync_hw = chv_pipe_power_well_sync_hw,
  1260. .enable = chv_pipe_power_well_enable,
  1261. .disable = chv_pipe_power_well_disable,
  1262. .is_enabled = chv_pipe_power_well_enabled,
  1263. };
  1264. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1265. .sync_hw = vlv_power_well_sync_hw,
  1266. .enable = chv_dpio_cmn_power_well_enable,
  1267. .disable = chv_dpio_cmn_power_well_disable,
  1268. .is_enabled = vlv_power_well_enabled,
  1269. };
  1270. static struct i915_power_well i9xx_always_on_power_well[] = {
  1271. {
  1272. .name = "always-on",
  1273. .always_on = 1,
  1274. .domains = POWER_DOMAIN_MASK,
  1275. .ops = &i9xx_always_on_power_well_ops,
  1276. },
  1277. };
  1278. static const struct i915_power_well_ops hsw_power_well_ops = {
  1279. .sync_hw = hsw_power_well_sync_hw,
  1280. .enable = hsw_power_well_enable,
  1281. .disable = hsw_power_well_disable,
  1282. .is_enabled = hsw_power_well_enabled,
  1283. };
  1284. static const struct i915_power_well_ops skl_power_well_ops = {
  1285. .sync_hw = skl_power_well_sync_hw,
  1286. .enable = skl_power_well_enable,
  1287. .disable = skl_power_well_disable,
  1288. .is_enabled = skl_power_well_enabled,
  1289. };
  1290. static struct i915_power_well hsw_power_wells[] = {
  1291. {
  1292. .name = "always-on",
  1293. .always_on = 1,
  1294. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1295. .ops = &i9xx_always_on_power_well_ops,
  1296. },
  1297. {
  1298. .name = "display",
  1299. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1300. .ops = &hsw_power_well_ops,
  1301. },
  1302. };
  1303. static struct i915_power_well bdw_power_wells[] = {
  1304. {
  1305. .name = "always-on",
  1306. .always_on = 1,
  1307. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1308. .ops = &i9xx_always_on_power_well_ops,
  1309. },
  1310. {
  1311. .name = "display",
  1312. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1313. .ops = &hsw_power_well_ops,
  1314. },
  1315. };
  1316. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1317. .sync_hw = vlv_power_well_sync_hw,
  1318. .enable = vlv_display_power_well_enable,
  1319. .disable = vlv_display_power_well_disable,
  1320. .is_enabled = vlv_power_well_enabled,
  1321. };
  1322. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1323. .sync_hw = vlv_power_well_sync_hw,
  1324. .enable = vlv_dpio_cmn_power_well_enable,
  1325. .disable = vlv_dpio_cmn_power_well_disable,
  1326. .is_enabled = vlv_power_well_enabled,
  1327. };
  1328. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1329. .sync_hw = vlv_power_well_sync_hw,
  1330. .enable = vlv_power_well_enable,
  1331. .disable = vlv_power_well_disable,
  1332. .is_enabled = vlv_power_well_enabled,
  1333. };
  1334. static struct i915_power_well vlv_power_wells[] = {
  1335. {
  1336. .name = "always-on",
  1337. .always_on = 1,
  1338. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1339. .ops = &i9xx_always_on_power_well_ops,
  1340. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1341. },
  1342. {
  1343. .name = "display",
  1344. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1345. .data = PUNIT_POWER_WELL_DISP2D,
  1346. .ops = &vlv_display_power_well_ops,
  1347. },
  1348. {
  1349. .name = "dpio-tx-b-01",
  1350. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1351. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1352. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1353. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1354. .ops = &vlv_dpio_power_well_ops,
  1355. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1356. },
  1357. {
  1358. .name = "dpio-tx-b-23",
  1359. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1360. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1361. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1362. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1363. .ops = &vlv_dpio_power_well_ops,
  1364. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1365. },
  1366. {
  1367. .name = "dpio-tx-c-01",
  1368. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1369. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1370. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1371. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1372. .ops = &vlv_dpio_power_well_ops,
  1373. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1374. },
  1375. {
  1376. .name = "dpio-tx-c-23",
  1377. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1378. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1379. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1380. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1381. .ops = &vlv_dpio_power_well_ops,
  1382. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1383. },
  1384. {
  1385. .name = "dpio-common",
  1386. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1387. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1388. .ops = &vlv_dpio_cmn_power_well_ops,
  1389. },
  1390. };
  1391. static struct i915_power_well chv_power_wells[] = {
  1392. {
  1393. .name = "always-on",
  1394. .always_on = 1,
  1395. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1396. .ops = &i9xx_always_on_power_well_ops,
  1397. },
  1398. {
  1399. .name = "display",
  1400. /*
  1401. * Pipe A power well is the new disp2d well. Pipe B and C
  1402. * power wells don't actually exist. Pipe A power well is
  1403. * required for any pipe to work.
  1404. */
  1405. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1406. .data = PIPE_A,
  1407. .ops = &chv_pipe_power_well_ops,
  1408. },
  1409. {
  1410. .name = "dpio-common-bc",
  1411. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1412. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1413. .ops = &chv_dpio_cmn_power_well_ops,
  1414. },
  1415. {
  1416. .name = "dpio-common-d",
  1417. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1418. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1419. .ops = &chv_dpio_cmn_power_well_ops,
  1420. },
  1421. };
  1422. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1423. int power_well_id)
  1424. {
  1425. struct i915_power_well *power_well;
  1426. bool ret;
  1427. power_well = lookup_power_well(dev_priv, power_well_id);
  1428. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1429. return ret;
  1430. }
  1431. static struct i915_power_well skl_power_wells[] = {
  1432. {
  1433. .name = "always-on",
  1434. .always_on = 1,
  1435. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1436. .ops = &i9xx_always_on_power_well_ops,
  1437. .data = SKL_DISP_PW_ALWAYS_ON,
  1438. },
  1439. {
  1440. .name = "power well 1",
  1441. /* Handled by the DMC firmware */
  1442. .domains = 0,
  1443. .ops = &skl_power_well_ops,
  1444. .data = SKL_DISP_PW_1,
  1445. },
  1446. {
  1447. .name = "MISC IO power well",
  1448. /* Handled by the DMC firmware */
  1449. .domains = 0,
  1450. .ops = &skl_power_well_ops,
  1451. .data = SKL_DISP_PW_MISC_IO,
  1452. },
  1453. {
  1454. .name = "power well 2",
  1455. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1456. .ops = &skl_power_well_ops,
  1457. .data = SKL_DISP_PW_2,
  1458. },
  1459. {
  1460. .name = "DDI A/E power well",
  1461. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1462. .ops = &skl_power_well_ops,
  1463. .data = SKL_DISP_PW_DDI_A_E,
  1464. },
  1465. {
  1466. .name = "DDI B power well",
  1467. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1468. .ops = &skl_power_well_ops,
  1469. .data = SKL_DISP_PW_DDI_B,
  1470. },
  1471. {
  1472. .name = "DDI C power well",
  1473. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1474. .ops = &skl_power_well_ops,
  1475. .data = SKL_DISP_PW_DDI_C,
  1476. },
  1477. {
  1478. .name = "DDI D power well",
  1479. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1480. .ops = &skl_power_well_ops,
  1481. .data = SKL_DISP_PW_DDI_D,
  1482. },
  1483. };
  1484. void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv)
  1485. {
  1486. struct i915_power_well *well;
  1487. if (!IS_SKYLAKE(dev_priv))
  1488. return;
  1489. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1490. intel_power_well_enable(dev_priv, well);
  1491. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1492. intel_power_well_enable(dev_priv, well);
  1493. }
  1494. void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv)
  1495. {
  1496. struct i915_power_well *well;
  1497. if (!IS_SKYLAKE(dev_priv))
  1498. return;
  1499. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1500. intel_power_well_disable(dev_priv, well);
  1501. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1502. intel_power_well_disable(dev_priv, well);
  1503. }
  1504. static struct i915_power_well bxt_power_wells[] = {
  1505. {
  1506. .name = "always-on",
  1507. .always_on = 1,
  1508. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1509. .ops = &i9xx_always_on_power_well_ops,
  1510. },
  1511. {
  1512. .name = "power well 1",
  1513. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1514. .ops = &skl_power_well_ops,
  1515. .data = SKL_DISP_PW_1,
  1516. },
  1517. {
  1518. .name = "power well 2",
  1519. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1520. .ops = &skl_power_well_ops,
  1521. .data = SKL_DISP_PW_2,
  1522. }
  1523. };
  1524. #define set_power_wells(power_domains, __power_wells) ({ \
  1525. (power_domains)->power_wells = (__power_wells); \
  1526. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1527. })
  1528. /**
  1529. * intel_power_domains_init - initializes the power domain structures
  1530. * @dev_priv: i915 device instance
  1531. *
  1532. * Initializes the power domain structures for @dev_priv depending upon the
  1533. * supported platform.
  1534. */
  1535. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1536. {
  1537. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1538. mutex_init(&power_domains->lock);
  1539. /*
  1540. * The enabling order will be from lower to higher indexed wells,
  1541. * the disabling order is reversed.
  1542. */
  1543. if (IS_HASWELL(dev_priv->dev)) {
  1544. set_power_wells(power_domains, hsw_power_wells);
  1545. } else if (IS_BROADWELL(dev_priv->dev)) {
  1546. set_power_wells(power_domains, bdw_power_wells);
  1547. } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
  1548. set_power_wells(power_domains, skl_power_wells);
  1549. } else if (IS_BROXTON(dev_priv->dev)) {
  1550. set_power_wells(power_domains, bxt_power_wells);
  1551. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1552. set_power_wells(power_domains, chv_power_wells);
  1553. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1554. set_power_wells(power_domains, vlv_power_wells);
  1555. } else {
  1556. set_power_wells(power_domains, i9xx_always_on_power_well);
  1557. }
  1558. return 0;
  1559. }
  1560. /**
  1561. * intel_power_domains_fini - finalizes the power domain structures
  1562. * @dev_priv: i915 device instance
  1563. *
  1564. * Finalizes the power domain structures for @dev_priv depending upon the
  1565. * supported platform. This function also disables runtime pm and ensures that
  1566. * the device stays powered up so that the driver can be reloaded.
  1567. */
  1568. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1569. {
  1570. /* The i915.ko module is still not prepared to be loaded when
  1571. * the power well is not enabled, so just enable it in case
  1572. * we're going to unload/reload. */
  1573. intel_display_set_init_power(dev_priv, true);
  1574. }
  1575. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1576. {
  1577. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1578. struct i915_power_well *power_well;
  1579. int i;
  1580. mutex_lock(&power_domains->lock);
  1581. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1582. power_well->ops->sync_hw(dev_priv, power_well);
  1583. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1584. power_well);
  1585. }
  1586. mutex_unlock(&power_domains->lock);
  1587. }
  1588. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1589. bool resume)
  1590. {
  1591. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1592. uint32_t val;
  1593. /* enable PCH reset handshake */
  1594. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1595. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1596. /* enable PG1 and Misc I/O */
  1597. mutex_lock(&power_domains->lock);
  1598. skl_pw1_misc_io_init(dev_priv);
  1599. mutex_unlock(&power_domains->lock);
  1600. if (!resume)
  1601. return;
  1602. skl_init_cdclk(dev_priv);
  1603. if (dev_priv->csr.dmc_payload)
  1604. intel_csr_load_program(dev_priv);
  1605. }
  1606. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1607. {
  1608. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1609. skl_uninit_cdclk(dev_priv);
  1610. /* The spec doesn't call for removing the reset handshake flag */
  1611. /* disable PG1 and Misc I/O */
  1612. mutex_lock(&power_domains->lock);
  1613. skl_pw1_misc_io_fini(dev_priv);
  1614. mutex_unlock(&power_domains->lock);
  1615. }
  1616. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1617. {
  1618. struct i915_power_well *cmn_bc =
  1619. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1620. struct i915_power_well *cmn_d =
  1621. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1622. /*
  1623. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1624. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1625. * instead maintain a shadow copy ourselves. Use the actual
  1626. * power well state and lane status to reconstruct the
  1627. * expected initial value.
  1628. */
  1629. dev_priv->chv_phy_control =
  1630. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1631. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1632. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1633. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1634. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1635. /*
  1636. * If all lanes are disabled we leave the override disabled
  1637. * with all power down bits cleared to match the state we
  1638. * would use after disabling the port. Otherwise enable the
  1639. * override and set the lane powerdown bits accding to the
  1640. * current lane status.
  1641. */
  1642. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1643. uint32_t status = I915_READ(DPLL(PIPE_A));
  1644. unsigned int mask;
  1645. mask = status & DPLL_PORTB_READY_MASK;
  1646. if (mask == 0xf)
  1647. mask = 0x0;
  1648. else
  1649. dev_priv->chv_phy_control |=
  1650. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1651. dev_priv->chv_phy_control |=
  1652. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1653. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1654. if (mask == 0xf)
  1655. mask = 0x0;
  1656. else
  1657. dev_priv->chv_phy_control |=
  1658. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1659. dev_priv->chv_phy_control |=
  1660. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1661. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1662. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1663. } else {
  1664. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1665. }
  1666. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1667. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1668. unsigned int mask;
  1669. mask = status & DPLL_PORTD_READY_MASK;
  1670. if (mask == 0xf)
  1671. mask = 0x0;
  1672. else
  1673. dev_priv->chv_phy_control |=
  1674. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1675. dev_priv->chv_phy_control |=
  1676. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1677. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1678. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  1679. } else {
  1680. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  1681. }
  1682. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1683. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1684. dev_priv->chv_phy_control);
  1685. }
  1686. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1687. {
  1688. struct i915_power_well *cmn =
  1689. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1690. struct i915_power_well *disp2d =
  1691. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1692. /* If the display might be already active skip this */
  1693. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1694. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1695. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1696. return;
  1697. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1698. /* cmnlane needs DPLL registers */
  1699. disp2d->ops->enable(dev_priv, disp2d);
  1700. /*
  1701. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1702. * Need to assert and de-assert PHY SB reset by gating the
  1703. * common lane power, then un-gating it.
  1704. * Simply ungating isn't enough to reset the PHY enough to get
  1705. * ports and lanes running.
  1706. */
  1707. cmn->ops->disable(dev_priv, cmn);
  1708. }
  1709. /**
  1710. * intel_power_domains_init_hw - initialize hardware power domain state
  1711. * @dev_priv: i915 device instance
  1712. *
  1713. * This function initializes the hardware power domain state and enables all
  1714. * power domains using intel_display_set_init_power().
  1715. */
  1716. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  1717. {
  1718. struct drm_device *dev = dev_priv->dev;
  1719. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1720. power_domains->initializing = true;
  1721. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  1722. skl_display_core_init(dev_priv, resume);
  1723. } else if (IS_CHERRYVIEW(dev)) {
  1724. mutex_lock(&power_domains->lock);
  1725. chv_phy_control_init(dev_priv);
  1726. mutex_unlock(&power_domains->lock);
  1727. } else if (IS_VALLEYVIEW(dev)) {
  1728. mutex_lock(&power_domains->lock);
  1729. vlv_cmnlane_wa(dev_priv);
  1730. mutex_unlock(&power_domains->lock);
  1731. }
  1732. /* For now, we need the power well to be always enabled. */
  1733. intel_display_set_init_power(dev_priv, true);
  1734. intel_power_domains_sync_hw(dev_priv);
  1735. power_domains->initializing = false;
  1736. }
  1737. /**
  1738. * intel_power_domains_suspend - suspend power domain state
  1739. * @dev_priv: i915 device instance
  1740. *
  1741. * This function prepares the hardware power domain state before entering
  1742. * system suspend. It must be paired with intel_power_domains_init_hw().
  1743. */
  1744. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  1745. {
  1746. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1747. skl_display_core_uninit(dev_priv);
  1748. }
  1749. /**
  1750. * intel_aux_display_runtime_get - grab an auxiliary power domain reference
  1751. * @dev_priv: i915 device instance
  1752. *
  1753. * This function grabs a power domain reference for the auxiliary power domain
  1754. * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
  1755. * parents are powered up. Therefore users should only grab a reference to the
  1756. * innermost power domain they need.
  1757. *
  1758. * Any power domain reference obtained by this function must have a symmetric
  1759. * call to intel_aux_display_runtime_put() to release the reference again.
  1760. */
  1761. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  1762. {
  1763. intel_runtime_pm_get(dev_priv);
  1764. }
  1765. /**
  1766. * intel_aux_display_runtime_put - release an auxiliary power domain reference
  1767. * @dev_priv: i915 device instance
  1768. *
  1769. * This function drops the auxiliary power domain reference obtained by
  1770. * intel_aux_display_runtime_get() and might power down the corresponding
  1771. * hardware block right away if this is the last reference.
  1772. */
  1773. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  1774. {
  1775. intel_runtime_pm_put(dev_priv);
  1776. }
  1777. /**
  1778. * intel_runtime_pm_get - grab a runtime pm reference
  1779. * @dev_priv: i915 device instance
  1780. *
  1781. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1782. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1783. *
  1784. * Any runtime pm reference obtained by this function must have a symmetric
  1785. * call to intel_runtime_pm_put() to release the reference again.
  1786. */
  1787. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1788. {
  1789. struct drm_device *dev = dev_priv->dev;
  1790. struct device *device = &dev->pdev->dev;
  1791. if (!HAS_RUNTIME_PM(dev))
  1792. return;
  1793. pm_runtime_get_sync(device);
  1794. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  1795. }
  1796. /**
  1797. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1798. * @dev_priv: i915 device instance
  1799. *
  1800. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1801. * code to ensure the GTT or GT is on).
  1802. *
  1803. * It will _not_ power up the device but instead only check that it's powered
  1804. * on. Therefore it is only valid to call this functions from contexts where
  1805. * the device is known to be powered up and where trying to power it up would
  1806. * result in hilarity and deadlocks. That pretty much means only the system
  1807. * suspend/resume code where this is used to grab runtime pm references for
  1808. * delayed setup down in work items.
  1809. *
  1810. * Any runtime pm reference obtained by this function must have a symmetric
  1811. * call to intel_runtime_pm_put() to release the reference again.
  1812. */
  1813. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  1814. {
  1815. struct drm_device *dev = dev_priv->dev;
  1816. struct device *device = &dev->pdev->dev;
  1817. if (!HAS_RUNTIME_PM(dev))
  1818. return;
  1819. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  1820. pm_runtime_get_noresume(device);
  1821. }
  1822. /**
  1823. * intel_runtime_pm_put - release a runtime pm reference
  1824. * @dev_priv: i915 device instance
  1825. *
  1826. * This function drops the device-level runtime pm reference obtained by
  1827. * intel_runtime_pm_get() and might power down the corresponding
  1828. * hardware block right away if this is the last reference.
  1829. */
  1830. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  1831. {
  1832. struct drm_device *dev = dev_priv->dev;
  1833. struct device *device = &dev->pdev->dev;
  1834. if (!HAS_RUNTIME_PM(dev))
  1835. return;
  1836. pm_runtime_mark_last_busy(device);
  1837. pm_runtime_put_autosuspend(device);
  1838. }
  1839. /**
  1840. * intel_runtime_pm_enable - enable runtime pm
  1841. * @dev_priv: i915 device instance
  1842. *
  1843. * This function enables runtime pm at the end of the driver load sequence.
  1844. *
  1845. * Note that this function does currently not enable runtime pm for the
  1846. * subordinate display power domains. That is only done on the first modeset
  1847. * using intel_display_set_init_power().
  1848. */
  1849. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  1850. {
  1851. struct drm_device *dev = dev_priv->dev;
  1852. struct device *device = &dev->pdev->dev;
  1853. if (!HAS_RUNTIME_PM(dev))
  1854. return;
  1855. /*
  1856. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  1857. * requirement.
  1858. */
  1859. if (!intel_enable_rc6(dev)) {
  1860. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  1861. return;
  1862. }
  1863. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  1864. pm_runtime_mark_last_busy(device);
  1865. pm_runtime_use_autosuspend(device);
  1866. pm_runtime_put_autosuspend(device);
  1867. }