|
@@ -672,6 +672,23 @@ static bool access_pmovs(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
|
|
|
return true;
|
|
|
}
|
|
|
|
|
|
+static bool access_pmswinc(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
|
|
|
+ const struct sys_reg_desc *r)
|
|
|
+{
|
|
|
+ u64 mask;
|
|
|
+
|
|
|
+ if (!kvm_arm_pmu_v3_ready(vcpu))
|
|
|
+ return trap_raz_wi(vcpu, p, r);
|
|
|
+
|
|
|
+ if (p->is_write) {
|
|
|
+ mask = kvm_pmu_valid_counter_mask(vcpu);
|
|
|
+ kvm_pmu_software_increment(vcpu, p->regval & mask);
|
|
|
+ return true;
|
|
|
+ }
|
|
|
+
|
|
|
+ return false;
|
|
|
+}
|
|
|
+
|
|
|
/* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
|
|
|
#define DBG_BCR_BVR_WCR_WVR_EL1(n) \
|
|
|
/* DBGBVRn_EL1 */ \
|
|
@@ -882,7 +899,7 @@ static const struct sys_reg_desc sys_reg_descs[] = {
|
|
|
access_pmovs, NULL, PMOVSSET_EL0 },
|
|
|
/* PMSWINC_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b100),
|
|
|
- trap_raz_wi },
|
|
|
+ access_pmswinc, reset_unknown, PMSWINC_EL0 },
|
|
|
/* PMSELR_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b101),
|
|
|
access_pmselr, reset_unknown, PMSELR_EL0 },
|
|
@@ -1221,6 +1238,7 @@ static const struct sys_reg_desc cp15_regs[] = {
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 3), access_pmovs },
|
|
|
+ { Op1( 0), CRn( 9), CRm(12), Op2( 4), access_pmswinc },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
|