|
@@ -650,6 +650,28 @@ static bool access_pminten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
|
|
|
return true;
|
|
|
}
|
|
|
|
|
|
+static bool access_pmovs(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
|
|
|
+ const struct sys_reg_desc *r)
|
|
|
+{
|
|
|
+ u64 mask = kvm_pmu_valid_counter_mask(vcpu);
|
|
|
+
|
|
|
+ if (!kvm_arm_pmu_v3_ready(vcpu))
|
|
|
+ return trap_raz_wi(vcpu, p, r);
|
|
|
+
|
|
|
+ if (p->is_write) {
|
|
|
+ if (r->CRm & 0x2)
|
|
|
+ /* accessing PMOVSSET_EL0 */
|
|
|
+ kvm_pmu_overflow_set(vcpu, p->regval & mask);
|
|
|
+ else
|
|
|
+ /* accessing PMOVSCLR_EL0 */
|
|
|
+ vcpu_sys_reg(vcpu, PMOVSSET_EL0) &= ~(p->regval & mask);
|
|
|
+ } else {
|
|
|
+ p->regval = vcpu_sys_reg(vcpu, PMOVSSET_EL0) & mask;
|
|
|
+ }
|
|
|
+
|
|
|
+ return true;
|
|
|
+}
|
|
|
+
|
|
|
/* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
|
|
|
#define DBG_BCR_BVR_WCR_WVR_EL1(n) \
|
|
|
/* DBGBVRn_EL1 */ \
|
|
@@ -857,7 +879,7 @@ static const struct sys_reg_desc sys_reg_descs[] = {
|
|
|
access_pmcnten, NULL, PMCNTENSET_EL0 },
|
|
|
/* PMOVSCLR_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b011),
|
|
|
- trap_raz_wi },
|
|
|
+ access_pmovs, NULL, PMOVSSET_EL0 },
|
|
|
/* PMSWINC_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b100),
|
|
|
trap_raz_wi },
|
|
@@ -884,7 +906,7 @@ static const struct sys_reg_desc sys_reg_descs[] = {
|
|
|
trap_raz_wi },
|
|
|
/* PMOVSSET_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b011),
|
|
|
- trap_raz_wi },
|
|
|
+ access_pmovs, reset_unknown, PMOVSSET_EL0 },
|
|
|
|
|
|
/* TPIDR_EL0 */
|
|
|
{ Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b010),
|
|
@@ -1198,7 +1220,7 @@ static const struct sys_reg_desc cp15_regs[] = {
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 0), access_pmcr },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
|
|
|
- { Op1( 0), CRn( 9), CRm(12), Op2( 3), trap_raz_wi },
|
|
|
+ { Op1( 0), CRn( 9), CRm(12), Op2( 3), access_pmovs },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
|
|
|
{ Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
|
|
@@ -1208,6 +1230,7 @@ static const struct sys_reg_desc cp15_regs[] = {
|
|
|
{ Op1( 0), CRn( 9), CRm(14), Op2( 0), trap_raz_wi },
|
|
|
{ Op1( 0), CRn( 9), CRm(14), Op2( 1), access_pminten },
|
|
|
{ Op1( 0), CRn( 9), CRm(14), Op2( 2), access_pminten },
|
|
|
+ { Op1( 0), CRn( 9), CRm(14), Op2( 3), access_pmovs },
|
|
|
|
|
|
{ Op1( 0), CRn(10), CRm( 2), Op2( 0), access_vm_reg, NULL, c10_PRRR },
|
|
|
{ Op1( 0), CRn(10), CRm( 2), Op2( 1), access_vm_reg, NULL, c10_NMRR },
|