|
@@ -159,8 +159,8 @@ void x86_spec_ctrl_set_guest(u64 guest_spec_ctrl)
|
|
|
if (!static_cpu_has(X86_FEATURE_MSR_SPEC_CTRL))
|
|
|
return;
|
|
|
|
|
|
- /* Intel controls SSB in MSR_SPEC_CTRL */
|
|
|
- if (static_cpu_has(X86_FEATURE_SPEC_CTRL))
|
|
|
+ /* SSBD controlled in MSR_SPEC_CTRL */
|
|
|
+ if (static_cpu_has(X86_FEATURE_SPEC_CTRL_SSBD))
|
|
|
host |= ssbd_tif_to_spec_ctrl(current_thread_info()->flags);
|
|
|
|
|
|
if (host != guest_spec_ctrl)
|
|
@@ -176,8 +176,8 @@ void x86_spec_ctrl_restore_host(u64 guest_spec_ctrl)
|
|
|
if (!static_cpu_has(X86_FEATURE_MSR_SPEC_CTRL))
|
|
|
return;
|
|
|
|
|
|
- /* Intel controls SSB in MSR_SPEC_CTRL */
|
|
|
- if (static_cpu_has(X86_FEATURE_SPEC_CTRL))
|
|
|
+ /* SSBD controlled in MSR_SPEC_CTRL */
|
|
|
+ if (static_cpu_has(X86_FEATURE_SPEC_CTRL_SSBD))
|
|
|
host |= ssbd_tif_to_spec_ctrl(current_thread_info()->flags);
|
|
|
|
|
|
if (host != guest_spec_ctrl)
|
|
@@ -189,7 +189,7 @@ static void x86_amd_ssb_disable(void)
|
|
|
{
|
|
|
u64 msrval = x86_amd_ls_cfg_base | x86_amd_ls_cfg_ssbd_mask;
|
|
|
|
|
|
- if (boot_cpu_has(X86_FEATURE_AMD_SSBD))
|
|
|
+ if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD))
|
|
|
wrmsrl(MSR_AMD64_LS_CFG, msrval);
|
|
|
}
|
|
|
|