|
@@ -123,7 +123,7 @@ static void ironlake_pfit_enable(struct intel_crtc *crtc);
|
|
|
static void intel_modeset_setup_hw_state(struct drm_device *dev);
|
|
|
static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
|
|
|
static int ilk_max_pixel_rate(struct drm_atomic_state *state);
|
|
|
-static int broxton_calc_cdclk(int max_pixclk);
|
|
|
+static int bxt_calc_cdclk(int max_pixclk);
|
|
|
|
|
|
struct intel_limit {
|
|
|
struct {
|
|
@@ -5420,7 +5420,7 @@ static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
|
|
|
dev_priv->cdclk_pll.vco = vco;
|
|
|
}
|
|
|
|
|
|
-static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
|
|
|
+static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
|
|
|
{
|
|
|
u32 val, divider;
|
|
|
int vco, ret;
|
|
@@ -5545,7 +5545,7 @@ sanitize:
|
|
|
dev_priv->cdclk_pll.vco = -1;
|
|
|
}
|
|
|
|
|
|
-void broxton_init_cdclk(struct drm_i915_private *dev_priv)
|
|
|
+void bxt_init_cdclk(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
bxt_sanitize_cdclk(dev_priv);
|
|
|
|
|
@@ -5557,12 +5557,12 @@ void broxton_init_cdclk(struct drm_i915_private *dev_priv)
|
|
|
* - The initial CDCLK needs to be read from VBT.
|
|
|
* Need to make this change after VBT has changes for BXT.
|
|
|
*/
|
|
|
- broxton_set_cdclk(dev_priv, broxton_calc_cdclk(0));
|
|
|
+ bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
|
|
|
}
|
|
|
|
|
|
-void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
|
|
|
+void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
|
|
|
{
|
|
|
- broxton_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
|
|
|
+ bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
|
|
|
}
|
|
|
|
|
|
static int skl_calc_cdclk(int max_pixclk, int vco)
|
|
@@ -5988,7 +5988,7 @@ static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
|
|
|
return 200000;
|
|
|
}
|
|
|
|
|
|
-static int broxton_calc_cdclk(int max_pixclk)
|
|
|
+static int bxt_calc_cdclk(int max_pixclk)
|
|
|
{
|
|
|
if (max_pixclk > 576000)
|
|
|
return 624000;
|
|
@@ -6048,17 +6048,17 @@ static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
|
|
|
+static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
|
|
|
{
|
|
|
int max_pixclk = ilk_max_pixel_rate(state);
|
|
|
struct intel_atomic_state *intel_state =
|
|
|
to_intel_atomic_state(state);
|
|
|
|
|
|
intel_state->cdclk = intel_state->dev_cdclk =
|
|
|
- broxton_calc_cdclk(max_pixclk);
|
|
|
+ bxt_calc_cdclk(max_pixclk);
|
|
|
|
|
|
if (!intel_state->active_crtcs)
|
|
|
- intel_state->dev_cdclk = broxton_calc_cdclk(0);
|
|
|
+ intel_state->dev_cdclk = bxt_calc_cdclk(0);
|
|
|
|
|
|
return 0;
|
|
|
}
|
|
@@ -9654,14 +9654,14 @@ void hsw_disable_pc8(struct drm_i915_private *dev_priv)
|
|
|
}
|
|
|
}
|
|
|
|
|
|
-static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
|
|
|
+static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
|
|
|
{
|
|
|
struct drm_device *dev = old_state->dev;
|
|
|
struct intel_atomic_state *old_intel_state =
|
|
|
to_intel_atomic_state(old_state);
|
|
|
unsigned int req_cdclk = old_intel_state->dev_cdclk;
|
|
|
|
|
|
- broxton_set_cdclk(to_i915(dev), req_cdclk);
|
|
|
+ bxt_set_cdclk(to_i915(dev), req_cdclk);
|
|
|
}
|
|
|
|
|
|
/* compute the max rate for new configuration */
|
|
@@ -15206,9 +15206,9 @@ void intel_init_display_hooks(struct drm_i915_private *dev_priv)
|
|
|
valleyview_modeset_calc_cdclk;
|
|
|
} else if (IS_BROXTON(dev_priv)) {
|
|
|
dev_priv->display.modeset_commit_cdclk =
|
|
|
- broxton_modeset_commit_cdclk;
|
|
|
+ bxt_modeset_commit_cdclk;
|
|
|
dev_priv->display.modeset_calc_cdclk =
|
|
|
- broxton_modeset_calc_cdclk;
|
|
|
+ bxt_modeset_calc_cdclk;
|
|
|
} else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
|
|
|
dev_priv->display.modeset_commit_cdclk =
|
|
|
skl_modeset_commit_cdclk;
|