intel_runtime_pm.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct drm_device *dev = dev_priv->dev;
  262. /*
  263. * After we re-enable the power well, if we touch VGA register 0x3d5
  264. * we'll get unclaimed register interrupts. This stops after we write
  265. * anything to the VGA MSR register. The vgacon module uses this
  266. * register all the time, so if we unbind our driver and, as a
  267. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  268. * console_unlock(). So make here we touch the VGA MSR register, making
  269. * sure vgacon can keep working normally without triggering interrupts
  270. * and error messages.
  271. */
  272. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  273. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  274. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  275. if (IS_BROADWELL(dev))
  276. gen8_irq_power_well_post_enable(dev_priv,
  277. 1 << PIPE_C | 1 << PIPE_B);
  278. }
  279. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  280. {
  281. if (IS_BROADWELL(dev_priv))
  282. gen8_irq_power_well_pre_disable(dev_priv,
  283. 1 << PIPE_C | 1 << PIPE_B);
  284. }
  285. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  286. struct i915_power_well *power_well)
  287. {
  288. struct drm_device *dev = dev_priv->dev;
  289. /*
  290. * After we re-enable the power well, if we touch VGA register 0x3d5
  291. * we'll get unclaimed register interrupts. This stops after we write
  292. * anything to the VGA MSR register. The vgacon module uses this
  293. * register all the time, so if we unbind our driver and, as a
  294. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  295. * console_unlock(). So make here we touch the VGA MSR register, making
  296. * sure vgacon can keep working normally without triggering interrupts
  297. * and error messages.
  298. */
  299. if (power_well->data == SKL_DISP_PW_2) {
  300. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  301. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  302. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  303. gen8_irq_power_well_post_enable(dev_priv,
  304. 1 << PIPE_C | 1 << PIPE_B);
  305. }
  306. }
  307. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  308. struct i915_power_well *power_well)
  309. {
  310. if (power_well->data == SKL_DISP_PW_2)
  311. gen8_irq_power_well_pre_disable(dev_priv,
  312. 1 << PIPE_C | 1 << PIPE_B);
  313. }
  314. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  315. struct i915_power_well *power_well, bool enable)
  316. {
  317. bool is_enabled, enable_requested;
  318. uint32_t tmp;
  319. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  320. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  321. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  322. if (enable) {
  323. if (!enable_requested)
  324. I915_WRITE(HSW_PWR_WELL_DRIVER,
  325. HSW_PWR_WELL_ENABLE_REQUEST);
  326. if (!is_enabled) {
  327. DRM_DEBUG_KMS("Enabling power well\n");
  328. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  329. HSW_PWR_WELL_STATE_ENABLED), 20))
  330. DRM_ERROR("Timeout enabling power well\n");
  331. hsw_power_well_post_enable(dev_priv);
  332. }
  333. } else {
  334. if (enable_requested) {
  335. hsw_power_well_pre_disable(dev_priv);
  336. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  337. POSTING_READ(HSW_PWR_WELL_DRIVER);
  338. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  339. }
  340. }
  341. }
  342. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  343. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  344. BIT(POWER_DOMAIN_PIPE_B) | \
  345. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  346. BIT(POWER_DOMAIN_PIPE_C) | \
  347. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  348. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  349. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  350. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  351. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  352. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  353. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  354. BIT(POWER_DOMAIN_AUX_B) | \
  355. BIT(POWER_DOMAIN_AUX_C) | \
  356. BIT(POWER_DOMAIN_AUX_D) | \
  357. BIT(POWER_DOMAIN_AUDIO) | \
  358. BIT(POWER_DOMAIN_VGA) | \
  359. BIT(POWER_DOMAIN_INIT))
  360. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  361. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  362. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  363. BIT(POWER_DOMAIN_INIT))
  364. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  365. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  366. BIT(POWER_DOMAIN_INIT))
  367. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  368. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  369. BIT(POWER_DOMAIN_INIT))
  370. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  371. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  372. BIT(POWER_DOMAIN_INIT))
  373. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  374. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  375. BIT(POWER_DOMAIN_MODESET) | \
  376. BIT(POWER_DOMAIN_AUX_A) | \
  377. BIT(POWER_DOMAIN_INIT))
  378. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  379. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  380. BIT(POWER_DOMAIN_PIPE_B) | \
  381. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  382. BIT(POWER_DOMAIN_PIPE_C) | \
  383. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  384. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  385. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  386. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  387. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  388. BIT(POWER_DOMAIN_AUX_B) | \
  389. BIT(POWER_DOMAIN_AUX_C) | \
  390. BIT(POWER_DOMAIN_AUDIO) | \
  391. BIT(POWER_DOMAIN_VGA) | \
  392. BIT(POWER_DOMAIN_GMBUS) | \
  393. BIT(POWER_DOMAIN_INIT))
  394. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  395. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  396. BIT(POWER_DOMAIN_MODESET) | \
  397. BIT(POWER_DOMAIN_AUX_A) | \
  398. BIT(POWER_DOMAIN_INIT))
  399. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  400. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  401. BIT(POWER_DOMAIN_AUX_A) | \
  402. BIT(POWER_DOMAIN_INIT))
  403. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  404. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  405. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  406. BIT(POWER_DOMAIN_AUX_B) | \
  407. BIT(POWER_DOMAIN_AUX_C) | \
  408. BIT(POWER_DOMAIN_INIT))
  409. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  410. {
  411. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  412. "DC9 already programmed to be enabled.\n");
  413. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  414. "DC5 still not disabled to enable DC9.\n");
  415. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  416. WARN_ONCE(intel_irqs_enabled(dev_priv),
  417. "Interrupts not disabled yet.\n");
  418. /*
  419. * TODO: check for the following to verify the conditions to enter DC9
  420. * state are satisfied:
  421. * 1] Check relevant display engine registers to verify if mode set
  422. * disable sequence was followed.
  423. * 2] Check if display uninitialize sequence is initialized.
  424. */
  425. }
  426. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  427. {
  428. WARN_ONCE(intel_irqs_enabled(dev_priv),
  429. "Interrupts not disabled yet.\n");
  430. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  431. "DC5 still not disabled.\n");
  432. /*
  433. * TODO: check for the following to verify DC9 state was indeed
  434. * entered before programming to disable it:
  435. * 1] Check relevant display engine registers to verify if mode
  436. * set disable sequence was followed.
  437. * 2] Check if display uninitialize sequence is initialized.
  438. */
  439. }
  440. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  441. u32 state)
  442. {
  443. int rewrites = 0;
  444. int rereads = 0;
  445. u32 v;
  446. I915_WRITE(DC_STATE_EN, state);
  447. /* It has been observed that disabling the dc6 state sometimes
  448. * doesn't stick and dmc keeps returning old value. Make sure
  449. * the write really sticks enough times and also force rewrite until
  450. * we are confident that state is exactly what we want.
  451. */
  452. do {
  453. v = I915_READ(DC_STATE_EN);
  454. if (v != state) {
  455. I915_WRITE(DC_STATE_EN, state);
  456. rewrites++;
  457. rereads = 0;
  458. } else if (rereads++ > 5) {
  459. break;
  460. }
  461. } while (rewrites < 100);
  462. if (v != state)
  463. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  464. state, v);
  465. /* Most of the times we need one retry, avoid spam */
  466. if (rewrites > 1)
  467. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  468. state, rewrites);
  469. }
  470. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  471. {
  472. u32 mask;
  473. mask = DC_STATE_EN_UPTO_DC5;
  474. if (IS_BROXTON(dev_priv))
  475. mask |= DC_STATE_EN_DC9;
  476. else
  477. mask |= DC_STATE_EN_UPTO_DC6;
  478. return mask;
  479. }
  480. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  481. {
  482. u32 val;
  483. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  484. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  485. dev_priv->csr.dc_state, val);
  486. dev_priv->csr.dc_state = val;
  487. }
  488. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  489. {
  490. uint32_t val;
  491. uint32_t mask;
  492. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  493. state &= dev_priv->csr.allowed_dc_mask;
  494. val = I915_READ(DC_STATE_EN);
  495. mask = gen9_dc_mask(dev_priv);
  496. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  497. val & mask, state);
  498. /* Check if DMC is ignoring our DC state requests */
  499. if ((val & mask) != dev_priv->csr.dc_state)
  500. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  501. dev_priv->csr.dc_state, val & mask);
  502. val &= ~mask;
  503. val |= state;
  504. gen9_write_dc_state(dev_priv, val);
  505. dev_priv->csr.dc_state = val & mask;
  506. }
  507. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  508. {
  509. assert_can_enable_dc9(dev_priv);
  510. DRM_DEBUG_KMS("Enabling DC9\n");
  511. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  512. }
  513. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  514. {
  515. assert_can_disable_dc9(dev_priv);
  516. DRM_DEBUG_KMS("Disabling DC9\n");
  517. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  518. }
  519. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  520. {
  521. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  522. "CSR program storage start is NULL\n");
  523. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  524. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  525. }
  526. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  527. {
  528. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  529. SKL_DISP_PW_2);
  530. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  531. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  532. "DC5 already programmed to be enabled.\n");
  533. assert_rpm_wakelock_held(dev_priv);
  534. assert_csr_loaded(dev_priv);
  535. }
  536. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  537. {
  538. assert_can_enable_dc5(dev_priv);
  539. DRM_DEBUG_KMS("Enabling DC5\n");
  540. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  541. }
  542. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  543. {
  544. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  545. "Backlight is not disabled.\n");
  546. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  547. "DC6 already programmed to be enabled.\n");
  548. assert_csr_loaded(dev_priv);
  549. }
  550. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  551. {
  552. assert_can_enable_dc6(dev_priv);
  553. DRM_DEBUG_KMS("Enabling DC6\n");
  554. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  555. }
  556. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  557. {
  558. DRM_DEBUG_KMS("Disabling DC6\n");
  559. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  560. }
  561. static void
  562. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  563. struct i915_power_well *power_well)
  564. {
  565. enum skl_disp_power_wells power_well_id = power_well->data;
  566. u32 val;
  567. u32 mask;
  568. mask = SKL_POWER_WELL_REQ(power_well_id);
  569. val = I915_READ(HSW_PWR_WELL_KVMR);
  570. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  571. power_well->name))
  572. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  573. val = I915_READ(HSW_PWR_WELL_BIOS);
  574. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  575. if (!(val & mask))
  576. return;
  577. /*
  578. * DMC is known to force on the request bits for power well 1 on SKL
  579. * and BXT and the misc IO power well on SKL but we don't expect any
  580. * other request bits to be set, so WARN for those.
  581. */
  582. if (power_well_id == SKL_DISP_PW_1 ||
  583. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  584. power_well_id == SKL_DISP_PW_MISC_IO))
  585. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  586. "by DMC\n", power_well->name);
  587. else
  588. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  589. power_well->name);
  590. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  591. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  592. }
  593. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  594. struct i915_power_well *power_well, bool enable)
  595. {
  596. uint32_t tmp, fuse_status;
  597. uint32_t req_mask, state_mask;
  598. bool is_enabled, enable_requested, check_fuse_status = false;
  599. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  600. fuse_status = I915_READ(SKL_FUSE_STATUS);
  601. switch (power_well->data) {
  602. case SKL_DISP_PW_1:
  603. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  604. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  605. DRM_ERROR("PG0 not enabled\n");
  606. return;
  607. }
  608. break;
  609. case SKL_DISP_PW_2:
  610. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  611. DRM_ERROR("PG1 in disabled state\n");
  612. return;
  613. }
  614. break;
  615. case SKL_DISP_PW_DDI_A_E:
  616. case SKL_DISP_PW_DDI_B:
  617. case SKL_DISP_PW_DDI_C:
  618. case SKL_DISP_PW_DDI_D:
  619. case SKL_DISP_PW_MISC_IO:
  620. break;
  621. default:
  622. WARN(1, "Unknown power well %lu\n", power_well->data);
  623. return;
  624. }
  625. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  626. enable_requested = tmp & req_mask;
  627. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  628. is_enabled = tmp & state_mask;
  629. if (!enable && enable_requested)
  630. skl_power_well_pre_disable(dev_priv, power_well);
  631. if (enable) {
  632. if (!enable_requested) {
  633. WARN((tmp & state_mask) &&
  634. !I915_READ(HSW_PWR_WELL_BIOS),
  635. "Invalid for power well status to be enabled, unless done by the BIOS, \
  636. when request is to disable!\n");
  637. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  638. }
  639. if (!is_enabled) {
  640. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  641. check_fuse_status = true;
  642. }
  643. } else {
  644. if (enable_requested) {
  645. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  646. POSTING_READ(HSW_PWR_WELL_DRIVER);
  647. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  648. }
  649. if (IS_GEN9(dev_priv))
  650. gen9_sanitize_power_well_requests(dev_priv, power_well);
  651. }
  652. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  653. 1))
  654. DRM_ERROR("%s %s timeout\n",
  655. power_well->name, enable ? "enable" : "disable");
  656. if (check_fuse_status) {
  657. if (power_well->data == SKL_DISP_PW_1) {
  658. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  659. SKL_FUSE_PG1_DIST_STATUS), 1))
  660. DRM_ERROR("PG1 distributing status timeout\n");
  661. } else if (power_well->data == SKL_DISP_PW_2) {
  662. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  663. SKL_FUSE_PG2_DIST_STATUS), 1))
  664. DRM_ERROR("PG2 distributing status timeout\n");
  665. }
  666. }
  667. if (enable && !is_enabled)
  668. skl_power_well_post_enable(dev_priv, power_well);
  669. }
  670. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  671. struct i915_power_well *power_well)
  672. {
  673. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  674. /*
  675. * We're taking over the BIOS, so clear any requests made by it since
  676. * the driver is in charge now.
  677. */
  678. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  679. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  680. }
  681. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  682. struct i915_power_well *power_well)
  683. {
  684. hsw_set_power_well(dev_priv, power_well, true);
  685. }
  686. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  687. struct i915_power_well *power_well)
  688. {
  689. hsw_set_power_well(dev_priv, power_well, false);
  690. }
  691. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  692. struct i915_power_well *power_well)
  693. {
  694. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  695. SKL_POWER_WELL_STATE(power_well->data);
  696. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  697. }
  698. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  699. struct i915_power_well *power_well)
  700. {
  701. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  702. /* Clear any request made by BIOS as driver is taking over */
  703. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  704. }
  705. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  706. struct i915_power_well *power_well)
  707. {
  708. skl_set_power_well(dev_priv, power_well, true);
  709. }
  710. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  711. struct i915_power_well *power_well)
  712. {
  713. skl_set_power_well(dev_priv, power_well, false);
  714. }
  715. static enum dpio_phy bxt_power_well_to_phy(struct i915_power_well *power_well)
  716. {
  717. enum skl_disp_power_wells power_well_id = power_well->data;
  718. return power_well_id == BXT_DPIO_CMN_A ? DPIO_PHY1 : DPIO_PHY0;
  719. }
  720. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  721. struct i915_power_well *power_well)
  722. {
  723. enum skl_disp_power_wells power_well_id = power_well->data;
  724. struct i915_power_well *cmn_a_well;
  725. if (power_well_id == BXT_DPIO_CMN_BC) {
  726. /*
  727. * We need to copy the GRC calibration value from the eDP PHY,
  728. * so make sure it's powered up.
  729. */
  730. cmn_a_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  731. intel_power_well_get(dev_priv, cmn_a_well);
  732. }
  733. bxt_ddi_phy_init(dev_priv, bxt_power_well_to_phy(power_well));
  734. if (power_well_id == BXT_DPIO_CMN_BC)
  735. intel_power_well_put(dev_priv, cmn_a_well);
  736. }
  737. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  738. struct i915_power_well *power_well)
  739. {
  740. bxt_ddi_phy_uninit(dev_priv, bxt_power_well_to_phy(power_well));
  741. }
  742. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  743. struct i915_power_well *power_well)
  744. {
  745. return bxt_ddi_phy_is_enabled(dev_priv,
  746. bxt_power_well_to_phy(power_well));
  747. }
  748. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  749. struct i915_power_well *power_well)
  750. {
  751. if (power_well->count > 0)
  752. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  753. else
  754. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  755. }
  756. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  757. {
  758. struct i915_power_well *power_well;
  759. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  760. if (power_well->count > 0)
  761. bxt_ddi_phy_verify_state(dev_priv,
  762. bxt_power_well_to_phy(power_well));
  763. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  764. if (power_well->count > 0)
  765. bxt_ddi_phy_verify_state(dev_priv,
  766. bxt_power_well_to_phy(power_well));
  767. }
  768. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  769. struct i915_power_well *power_well)
  770. {
  771. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  772. }
  773. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  774. {
  775. u32 tmp = I915_READ(DBUF_CTL);
  776. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  777. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  778. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  779. }
  780. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  781. struct i915_power_well *power_well)
  782. {
  783. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  784. WARN_ON(dev_priv->cdclk_freq !=
  785. dev_priv->display.get_display_clock_speed(dev_priv->dev));
  786. gen9_assert_dbuf_enabled(dev_priv);
  787. if (IS_BROXTON(dev_priv))
  788. bxt_verify_ddi_phy_power_wells(dev_priv);
  789. }
  790. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  791. struct i915_power_well *power_well)
  792. {
  793. if (!dev_priv->csr.dmc_payload)
  794. return;
  795. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  796. skl_enable_dc6(dev_priv);
  797. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  798. gen9_enable_dc5(dev_priv);
  799. }
  800. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  801. struct i915_power_well *power_well)
  802. {
  803. if (power_well->count > 0)
  804. gen9_dc_off_power_well_enable(dev_priv, power_well);
  805. else
  806. gen9_dc_off_power_well_disable(dev_priv, power_well);
  807. }
  808. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  809. struct i915_power_well *power_well)
  810. {
  811. }
  812. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  813. struct i915_power_well *power_well)
  814. {
  815. return true;
  816. }
  817. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  818. struct i915_power_well *power_well, bool enable)
  819. {
  820. enum punit_power_well power_well_id = power_well->data;
  821. u32 mask;
  822. u32 state;
  823. u32 ctrl;
  824. mask = PUNIT_PWRGT_MASK(power_well_id);
  825. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  826. PUNIT_PWRGT_PWR_GATE(power_well_id);
  827. mutex_lock(&dev_priv->rps.hw_lock);
  828. #define COND \
  829. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  830. if (COND)
  831. goto out;
  832. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  833. ctrl &= ~mask;
  834. ctrl |= state;
  835. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  836. if (wait_for(COND, 100))
  837. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  838. state,
  839. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  840. #undef COND
  841. out:
  842. mutex_unlock(&dev_priv->rps.hw_lock);
  843. }
  844. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  845. struct i915_power_well *power_well)
  846. {
  847. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  848. }
  849. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  850. struct i915_power_well *power_well)
  851. {
  852. vlv_set_power_well(dev_priv, power_well, true);
  853. }
  854. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  855. struct i915_power_well *power_well)
  856. {
  857. vlv_set_power_well(dev_priv, power_well, false);
  858. }
  859. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  860. struct i915_power_well *power_well)
  861. {
  862. int power_well_id = power_well->data;
  863. bool enabled = false;
  864. u32 mask;
  865. u32 state;
  866. u32 ctrl;
  867. mask = PUNIT_PWRGT_MASK(power_well_id);
  868. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  869. mutex_lock(&dev_priv->rps.hw_lock);
  870. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  871. /*
  872. * We only ever set the power-on and power-gate states, anything
  873. * else is unexpected.
  874. */
  875. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  876. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  877. if (state == ctrl)
  878. enabled = true;
  879. /*
  880. * A transient state at this point would mean some unexpected party
  881. * is poking at the power controls too.
  882. */
  883. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  884. WARN_ON(ctrl != state);
  885. mutex_unlock(&dev_priv->rps.hw_lock);
  886. return enabled;
  887. }
  888. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  889. {
  890. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  891. /*
  892. * Disable trickle feed and enable pnd deadline calculation
  893. */
  894. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  895. I915_WRITE(CBR1_VLV, 0);
  896. WARN_ON(dev_priv->rawclk_freq == 0);
  897. I915_WRITE(RAWCLK_FREQ_VLV,
  898. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  899. }
  900. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  901. {
  902. enum pipe pipe;
  903. /*
  904. * Enable the CRI clock source so we can get at the
  905. * display and the reference clock for VGA
  906. * hotplug / manual detection. Supposedly DSI also
  907. * needs the ref clock up and running.
  908. *
  909. * CHV DPLL B/C have some issues if VGA mode is enabled.
  910. */
  911. for_each_pipe(dev_priv->dev, pipe) {
  912. u32 val = I915_READ(DPLL(pipe));
  913. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  914. if (pipe != PIPE_A)
  915. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  916. I915_WRITE(DPLL(pipe), val);
  917. }
  918. vlv_init_display_clock_gating(dev_priv);
  919. spin_lock_irq(&dev_priv->irq_lock);
  920. valleyview_enable_display_irqs(dev_priv);
  921. spin_unlock_irq(&dev_priv->irq_lock);
  922. /*
  923. * During driver initialization/resume we can avoid restoring the
  924. * part of the HW/SW state that will be inited anyway explicitly.
  925. */
  926. if (dev_priv->power_domains.initializing)
  927. return;
  928. intel_hpd_init(dev_priv);
  929. i915_redisable_vga_power_on(dev_priv->dev);
  930. }
  931. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  932. {
  933. spin_lock_irq(&dev_priv->irq_lock);
  934. valleyview_disable_display_irqs(dev_priv);
  935. spin_unlock_irq(&dev_priv->irq_lock);
  936. /* make sure we're done processing display irqs */
  937. synchronize_irq(dev_priv->dev->irq);
  938. vlv_power_sequencer_reset(dev_priv);
  939. }
  940. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  941. struct i915_power_well *power_well)
  942. {
  943. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  944. vlv_set_power_well(dev_priv, power_well, true);
  945. vlv_display_power_well_init(dev_priv);
  946. }
  947. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  948. struct i915_power_well *power_well)
  949. {
  950. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  951. vlv_display_power_well_deinit(dev_priv);
  952. vlv_set_power_well(dev_priv, power_well, false);
  953. }
  954. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  955. struct i915_power_well *power_well)
  956. {
  957. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  958. /* since ref/cri clock was enabled */
  959. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  960. vlv_set_power_well(dev_priv, power_well, true);
  961. /*
  962. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  963. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  964. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  965. * b. The other bits such as sfr settings / modesel may all
  966. * be set to 0.
  967. *
  968. * This should only be done on init and resume from S3 with
  969. * both PLLs disabled, or we risk losing DPIO and PLL
  970. * synchronization.
  971. */
  972. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  973. }
  974. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  975. struct i915_power_well *power_well)
  976. {
  977. enum pipe pipe;
  978. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  979. for_each_pipe(dev_priv, pipe)
  980. assert_pll_disabled(dev_priv, pipe);
  981. /* Assert common reset */
  982. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  983. vlv_set_power_well(dev_priv, power_well, false);
  984. }
  985. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  986. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  987. int power_well_id)
  988. {
  989. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  990. int i;
  991. for (i = 0; i < power_domains->power_well_count; i++) {
  992. struct i915_power_well *power_well;
  993. power_well = &power_domains->power_wells[i];
  994. if (power_well->data == power_well_id)
  995. return power_well;
  996. }
  997. return NULL;
  998. }
  999. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1000. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1001. {
  1002. struct i915_power_well *cmn_bc =
  1003. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1004. struct i915_power_well *cmn_d =
  1005. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1006. u32 phy_control = dev_priv->chv_phy_control;
  1007. u32 phy_status = 0;
  1008. u32 phy_status_mask = 0xffffffff;
  1009. u32 tmp;
  1010. /*
  1011. * The BIOS can leave the PHY is some weird state
  1012. * where it doesn't fully power down some parts.
  1013. * Disable the asserts until the PHY has been fully
  1014. * reset (ie. the power well has been disabled at
  1015. * least once).
  1016. */
  1017. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1018. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1019. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1020. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1021. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1022. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1023. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1024. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1025. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1026. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1027. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1028. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1029. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1030. /* this assumes override is only used to enable lanes */
  1031. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1032. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1033. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1034. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1035. /* CL1 is on whenever anything is on in either channel */
  1036. if (BITS_SET(phy_control,
  1037. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1038. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1039. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1040. /*
  1041. * The DPLLB check accounts for the pipe B + port A usage
  1042. * with CL2 powered up but all the lanes in the second channel
  1043. * powered down.
  1044. */
  1045. if (BITS_SET(phy_control,
  1046. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1047. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1048. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1049. if (BITS_SET(phy_control,
  1050. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1051. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1052. if (BITS_SET(phy_control,
  1053. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1054. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1055. if (BITS_SET(phy_control,
  1056. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1057. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1058. if (BITS_SET(phy_control,
  1059. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1060. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1061. }
  1062. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1063. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1064. /* this assumes override is only used to enable lanes */
  1065. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1066. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1067. if (BITS_SET(phy_control,
  1068. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1069. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1070. if (BITS_SET(phy_control,
  1071. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1072. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1073. if (BITS_SET(phy_control,
  1074. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1075. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1076. }
  1077. phy_status &= phy_status_mask;
  1078. /*
  1079. * The PHY may be busy with some initial calibration and whatnot,
  1080. * so the power state can take a while to actually change.
  1081. */
  1082. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  1083. WARN(phy_status != tmp,
  1084. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1085. tmp, phy_status, dev_priv->chv_phy_control);
  1086. }
  1087. #undef BITS_SET
  1088. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1089. struct i915_power_well *power_well)
  1090. {
  1091. enum dpio_phy phy;
  1092. enum pipe pipe;
  1093. uint32_t tmp;
  1094. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1095. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1096. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1097. pipe = PIPE_A;
  1098. phy = DPIO_PHY0;
  1099. } else {
  1100. pipe = PIPE_C;
  1101. phy = DPIO_PHY1;
  1102. }
  1103. /* since ref/cri clock was enabled */
  1104. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1105. vlv_set_power_well(dev_priv, power_well, true);
  1106. /* Poll for phypwrgood signal */
  1107. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  1108. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1109. mutex_lock(&dev_priv->sb_lock);
  1110. /* Enable dynamic power down */
  1111. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1112. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1113. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1114. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1115. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1116. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1117. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1118. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1119. } else {
  1120. /*
  1121. * Force the non-existing CL2 off. BXT does this
  1122. * too, so maybe it saves some power even though
  1123. * CL2 doesn't exist?
  1124. */
  1125. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1126. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1127. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1128. }
  1129. mutex_unlock(&dev_priv->sb_lock);
  1130. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1131. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1132. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1133. phy, dev_priv->chv_phy_control);
  1134. assert_chv_phy_status(dev_priv);
  1135. }
  1136. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1137. struct i915_power_well *power_well)
  1138. {
  1139. enum dpio_phy phy;
  1140. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1141. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1142. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1143. phy = DPIO_PHY0;
  1144. assert_pll_disabled(dev_priv, PIPE_A);
  1145. assert_pll_disabled(dev_priv, PIPE_B);
  1146. } else {
  1147. phy = DPIO_PHY1;
  1148. assert_pll_disabled(dev_priv, PIPE_C);
  1149. }
  1150. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1151. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1152. vlv_set_power_well(dev_priv, power_well, false);
  1153. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1154. phy, dev_priv->chv_phy_control);
  1155. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1156. dev_priv->chv_phy_assert[phy] = true;
  1157. assert_chv_phy_status(dev_priv);
  1158. }
  1159. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1160. enum dpio_channel ch, bool override, unsigned int mask)
  1161. {
  1162. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1163. u32 reg, val, expected, actual;
  1164. /*
  1165. * The BIOS can leave the PHY is some weird state
  1166. * where it doesn't fully power down some parts.
  1167. * Disable the asserts until the PHY has been fully
  1168. * reset (ie. the power well has been disabled at
  1169. * least once).
  1170. */
  1171. if (!dev_priv->chv_phy_assert[phy])
  1172. return;
  1173. if (ch == DPIO_CH0)
  1174. reg = _CHV_CMN_DW0_CH0;
  1175. else
  1176. reg = _CHV_CMN_DW6_CH1;
  1177. mutex_lock(&dev_priv->sb_lock);
  1178. val = vlv_dpio_read(dev_priv, pipe, reg);
  1179. mutex_unlock(&dev_priv->sb_lock);
  1180. /*
  1181. * This assumes !override is only used when the port is disabled.
  1182. * All lanes should power down even without the override when
  1183. * the port is disabled.
  1184. */
  1185. if (!override || mask == 0xf) {
  1186. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1187. /*
  1188. * If CH1 common lane is not active anymore
  1189. * (eg. for pipe B DPLL) the entire channel will
  1190. * shut down, which causes the common lane registers
  1191. * to read as 0. That means we can't actually check
  1192. * the lane power down status bits, but as the entire
  1193. * register reads as 0 it's a good indication that the
  1194. * channel is indeed entirely powered down.
  1195. */
  1196. if (ch == DPIO_CH1 && val == 0)
  1197. expected = 0;
  1198. } else if (mask != 0x0) {
  1199. expected = DPIO_ANYDL_POWERDOWN;
  1200. } else {
  1201. expected = 0;
  1202. }
  1203. if (ch == DPIO_CH0)
  1204. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1205. else
  1206. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1207. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1208. WARN(actual != expected,
  1209. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1210. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1211. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1212. reg, val);
  1213. }
  1214. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1215. enum dpio_channel ch, bool override)
  1216. {
  1217. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1218. bool was_override;
  1219. mutex_lock(&power_domains->lock);
  1220. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1221. if (override == was_override)
  1222. goto out;
  1223. if (override)
  1224. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1225. else
  1226. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1227. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1228. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1229. phy, ch, dev_priv->chv_phy_control);
  1230. assert_chv_phy_status(dev_priv);
  1231. out:
  1232. mutex_unlock(&power_domains->lock);
  1233. return was_override;
  1234. }
  1235. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1236. bool override, unsigned int mask)
  1237. {
  1238. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1239. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1240. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1241. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1242. mutex_lock(&power_domains->lock);
  1243. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1244. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1245. if (override)
  1246. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1247. else
  1248. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1249. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1250. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1251. phy, ch, mask, dev_priv->chv_phy_control);
  1252. assert_chv_phy_status(dev_priv);
  1253. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1254. mutex_unlock(&power_domains->lock);
  1255. }
  1256. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1257. struct i915_power_well *power_well)
  1258. {
  1259. enum pipe pipe = power_well->data;
  1260. bool enabled;
  1261. u32 state, ctrl;
  1262. mutex_lock(&dev_priv->rps.hw_lock);
  1263. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1264. /*
  1265. * We only ever set the power-on and power-gate states, anything
  1266. * else is unexpected.
  1267. */
  1268. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1269. enabled = state == DP_SSS_PWR_ON(pipe);
  1270. /*
  1271. * A transient state at this point would mean some unexpected party
  1272. * is poking at the power controls too.
  1273. */
  1274. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1275. WARN_ON(ctrl << 16 != state);
  1276. mutex_unlock(&dev_priv->rps.hw_lock);
  1277. return enabled;
  1278. }
  1279. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1280. struct i915_power_well *power_well,
  1281. bool enable)
  1282. {
  1283. enum pipe pipe = power_well->data;
  1284. u32 state;
  1285. u32 ctrl;
  1286. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1287. mutex_lock(&dev_priv->rps.hw_lock);
  1288. #define COND \
  1289. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1290. if (COND)
  1291. goto out;
  1292. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1293. ctrl &= ~DP_SSC_MASK(pipe);
  1294. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1295. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1296. if (wait_for(COND, 100))
  1297. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1298. state,
  1299. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1300. #undef COND
  1301. out:
  1302. mutex_unlock(&dev_priv->rps.hw_lock);
  1303. }
  1304. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1305. struct i915_power_well *power_well)
  1306. {
  1307. WARN_ON_ONCE(power_well->data != PIPE_A);
  1308. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1309. }
  1310. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1311. struct i915_power_well *power_well)
  1312. {
  1313. WARN_ON_ONCE(power_well->data != PIPE_A);
  1314. chv_set_pipe_power_well(dev_priv, power_well, true);
  1315. vlv_display_power_well_init(dev_priv);
  1316. }
  1317. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1318. struct i915_power_well *power_well)
  1319. {
  1320. WARN_ON_ONCE(power_well->data != PIPE_A);
  1321. vlv_display_power_well_deinit(dev_priv);
  1322. chv_set_pipe_power_well(dev_priv, power_well, false);
  1323. }
  1324. static void
  1325. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1326. enum intel_display_power_domain domain)
  1327. {
  1328. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1329. struct i915_power_well *power_well;
  1330. int i;
  1331. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1332. intel_power_well_get(dev_priv, power_well);
  1333. power_domains->domain_use_count[domain]++;
  1334. }
  1335. /**
  1336. * intel_display_power_get - grab a power domain reference
  1337. * @dev_priv: i915 device instance
  1338. * @domain: power domain to reference
  1339. *
  1340. * This function grabs a power domain reference for @domain and ensures that the
  1341. * power domain and all its parents are powered up. Therefore users should only
  1342. * grab a reference to the innermost power domain they need.
  1343. *
  1344. * Any power domain reference obtained by this function must have a symmetric
  1345. * call to intel_display_power_put() to release the reference again.
  1346. */
  1347. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1348. enum intel_display_power_domain domain)
  1349. {
  1350. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1351. intel_runtime_pm_get(dev_priv);
  1352. mutex_lock(&power_domains->lock);
  1353. __intel_display_power_get_domain(dev_priv, domain);
  1354. mutex_unlock(&power_domains->lock);
  1355. }
  1356. /**
  1357. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1358. * @dev_priv: i915 device instance
  1359. * @domain: power domain to reference
  1360. *
  1361. * This function grabs a power domain reference for @domain and ensures that the
  1362. * power domain and all its parents are powered up. Therefore users should only
  1363. * grab a reference to the innermost power domain they need.
  1364. *
  1365. * Any power domain reference obtained by this function must have a symmetric
  1366. * call to intel_display_power_put() to release the reference again.
  1367. */
  1368. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1369. enum intel_display_power_domain domain)
  1370. {
  1371. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1372. bool is_enabled;
  1373. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1374. return false;
  1375. mutex_lock(&power_domains->lock);
  1376. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1377. __intel_display_power_get_domain(dev_priv, domain);
  1378. is_enabled = true;
  1379. } else {
  1380. is_enabled = false;
  1381. }
  1382. mutex_unlock(&power_domains->lock);
  1383. if (!is_enabled)
  1384. intel_runtime_pm_put(dev_priv);
  1385. return is_enabled;
  1386. }
  1387. /**
  1388. * intel_display_power_put - release a power domain reference
  1389. * @dev_priv: i915 device instance
  1390. * @domain: power domain to reference
  1391. *
  1392. * This function drops the power domain reference obtained by
  1393. * intel_display_power_get() and might power down the corresponding hardware
  1394. * block right away if this is the last reference.
  1395. */
  1396. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1397. enum intel_display_power_domain domain)
  1398. {
  1399. struct i915_power_domains *power_domains;
  1400. struct i915_power_well *power_well;
  1401. int i;
  1402. power_domains = &dev_priv->power_domains;
  1403. mutex_lock(&power_domains->lock);
  1404. WARN(!power_domains->domain_use_count[domain],
  1405. "Use count on domain %s is already zero\n",
  1406. intel_display_power_domain_str(domain));
  1407. power_domains->domain_use_count[domain]--;
  1408. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1409. intel_power_well_put(dev_priv, power_well);
  1410. mutex_unlock(&power_domains->lock);
  1411. intel_runtime_pm_put(dev_priv);
  1412. }
  1413. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1414. BIT(POWER_DOMAIN_PIPE_B) | \
  1415. BIT(POWER_DOMAIN_PIPE_C) | \
  1416. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1417. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1418. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1419. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1420. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1421. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1422. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1423. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1424. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1425. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1426. BIT(POWER_DOMAIN_VGA) | \
  1427. BIT(POWER_DOMAIN_AUDIO) | \
  1428. BIT(POWER_DOMAIN_INIT))
  1429. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1430. BIT(POWER_DOMAIN_PIPE_B) | \
  1431. BIT(POWER_DOMAIN_PIPE_C) | \
  1432. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1433. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1434. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1435. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1436. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1437. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1438. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1439. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1440. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1441. BIT(POWER_DOMAIN_VGA) | \
  1442. BIT(POWER_DOMAIN_AUDIO) | \
  1443. BIT(POWER_DOMAIN_INIT))
  1444. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1445. BIT(POWER_DOMAIN_PIPE_A) | \
  1446. BIT(POWER_DOMAIN_PIPE_B) | \
  1447. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1448. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1449. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1450. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1451. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1452. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1453. BIT(POWER_DOMAIN_PORT_DSI) | \
  1454. BIT(POWER_DOMAIN_PORT_CRT) | \
  1455. BIT(POWER_DOMAIN_VGA) | \
  1456. BIT(POWER_DOMAIN_AUDIO) | \
  1457. BIT(POWER_DOMAIN_AUX_B) | \
  1458. BIT(POWER_DOMAIN_AUX_C) | \
  1459. BIT(POWER_DOMAIN_GMBUS) | \
  1460. BIT(POWER_DOMAIN_INIT))
  1461. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1462. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1463. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1464. BIT(POWER_DOMAIN_PORT_CRT) | \
  1465. BIT(POWER_DOMAIN_AUX_B) | \
  1466. BIT(POWER_DOMAIN_AUX_C) | \
  1467. BIT(POWER_DOMAIN_INIT))
  1468. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1469. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1470. BIT(POWER_DOMAIN_AUX_B) | \
  1471. BIT(POWER_DOMAIN_INIT))
  1472. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1473. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1474. BIT(POWER_DOMAIN_AUX_B) | \
  1475. BIT(POWER_DOMAIN_INIT))
  1476. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1477. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1478. BIT(POWER_DOMAIN_AUX_C) | \
  1479. BIT(POWER_DOMAIN_INIT))
  1480. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1481. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1482. BIT(POWER_DOMAIN_AUX_C) | \
  1483. BIT(POWER_DOMAIN_INIT))
  1484. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1485. BIT(POWER_DOMAIN_PIPE_A) | \
  1486. BIT(POWER_DOMAIN_PIPE_B) | \
  1487. BIT(POWER_DOMAIN_PIPE_C) | \
  1488. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1489. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1490. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1491. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1492. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1493. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1494. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1495. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1496. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1497. BIT(POWER_DOMAIN_PORT_DSI) | \
  1498. BIT(POWER_DOMAIN_VGA) | \
  1499. BIT(POWER_DOMAIN_AUDIO) | \
  1500. BIT(POWER_DOMAIN_AUX_B) | \
  1501. BIT(POWER_DOMAIN_AUX_C) | \
  1502. BIT(POWER_DOMAIN_AUX_D) | \
  1503. BIT(POWER_DOMAIN_GMBUS) | \
  1504. BIT(POWER_DOMAIN_INIT))
  1505. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1506. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1507. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1508. BIT(POWER_DOMAIN_AUX_B) | \
  1509. BIT(POWER_DOMAIN_AUX_C) | \
  1510. BIT(POWER_DOMAIN_INIT))
  1511. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1512. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1513. BIT(POWER_DOMAIN_AUX_D) | \
  1514. BIT(POWER_DOMAIN_INIT))
  1515. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1516. .sync_hw = i9xx_always_on_power_well_noop,
  1517. .enable = i9xx_always_on_power_well_noop,
  1518. .disable = i9xx_always_on_power_well_noop,
  1519. .is_enabled = i9xx_always_on_power_well_enabled,
  1520. };
  1521. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1522. .sync_hw = chv_pipe_power_well_sync_hw,
  1523. .enable = chv_pipe_power_well_enable,
  1524. .disable = chv_pipe_power_well_disable,
  1525. .is_enabled = chv_pipe_power_well_enabled,
  1526. };
  1527. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1528. .sync_hw = vlv_power_well_sync_hw,
  1529. .enable = chv_dpio_cmn_power_well_enable,
  1530. .disable = chv_dpio_cmn_power_well_disable,
  1531. .is_enabled = vlv_power_well_enabled,
  1532. };
  1533. static struct i915_power_well i9xx_always_on_power_well[] = {
  1534. {
  1535. .name = "always-on",
  1536. .always_on = 1,
  1537. .domains = POWER_DOMAIN_MASK,
  1538. .ops = &i9xx_always_on_power_well_ops,
  1539. },
  1540. };
  1541. static const struct i915_power_well_ops hsw_power_well_ops = {
  1542. .sync_hw = hsw_power_well_sync_hw,
  1543. .enable = hsw_power_well_enable,
  1544. .disable = hsw_power_well_disable,
  1545. .is_enabled = hsw_power_well_enabled,
  1546. };
  1547. static const struct i915_power_well_ops skl_power_well_ops = {
  1548. .sync_hw = skl_power_well_sync_hw,
  1549. .enable = skl_power_well_enable,
  1550. .disable = skl_power_well_disable,
  1551. .is_enabled = skl_power_well_enabled,
  1552. };
  1553. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1554. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1555. .enable = gen9_dc_off_power_well_enable,
  1556. .disable = gen9_dc_off_power_well_disable,
  1557. .is_enabled = gen9_dc_off_power_well_enabled,
  1558. };
  1559. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1560. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1561. .enable = bxt_dpio_cmn_power_well_enable,
  1562. .disable = bxt_dpio_cmn_power_well_disable,
  1563. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1564. };
  1565. static struct i915_power_well hsw_power_wells[] = {
  1566. {
  1567. .name = "always-on",
  1568. .always_on = 1,
  1569. .domains = POWER_DOMAIN_MASK,
  1570. .ops = &i9xx_always_on_power_well_ops,
  1571. },
  1572. {
  1573. .name = "display",
  1574. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1575. .ops = &hsw_power_well_ops,
  1576. },
  1577. };
  1578. static struct i915_power_well bdw_power_wells[] = {
  1579. {
  1580. .name = "always-on",
  1581. .always_on = 1,
  1582. .domains = POWER_DOMAIN_MASK,
  1583. .ops = &i9xx_always_on_power_well_ops,
  1584. },
  1585. {
  1586. .name = "display",
  1587. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1588. .ops = &hsw_power_well_ops,
  1589. },
  1590. };
  1591. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1592. .sync_hw = vlv_power_well_sync_hw,
  1593. .enable = vlv_display_power_well_enable,
  1594. .disable = vlv_display_power_well_disable,
  1595. .is_enabled = vlv_power_well_enabled,
  1596. };
  1597. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1598. .sync_hw = vlv_power_well_sync_hw,
  1599. .enable = vlv_dpio_cmn_power_well_enable,
  1600. .disable = vlv_dpio_cmn_power_well_disable,
  1601. .is_enabled = vlv_power_well_enabled,
  1602. };
  1603. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1604. .sync_hw = vlv_power_well_sync_hw,
  1605. .enable = vlv_power_well_enable,
  1606. .disable = vlv_power_well_disable,
  1607. .is_enabled = vlv_power_well_enabled,
  1608. };
  1609. static struct i915_power_well vlv_power_wells[] = {
  1610. {
  1611. .name = "always-on",
  1612. .always_on = 1,
  1613. .domains = POWER_DOMAIN_MASK,
  1614. .ops = &i9xx_always_on_power_well_ops,
  1615. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1616. },
  1617. {
  1618. .name = "display",
  1619. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1620. .data = PUNIT_POWER_WELL_DISP2D,
  1621. .ops = &vlv_display_power_well_ops,
  1622. },
  1623. {
  1624. .name = "dpio-tx-b-01",
  1625. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1626. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1627. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1628. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1629. .ops = &vlv_dpio_power_well_ops,
  1630. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1631. },
  1632. {
  1633. .name = "dpio-tx-b-23",
  1634. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1635. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1636. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1637. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1638. .ops = &vlv_dpio_power_well_ops,
  1639. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1640. },
  1641. {
  1642. .name = "dpio-tx-c-01",
  1643. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1644. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1645. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1646. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1647. .ops = &vlv_dpio_power_well_ops,
  1648. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1649. },
  1650. {
  1651. .name = "dpio-tx-c-23",
  1652. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1653. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1654. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1655. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1656. .ops = &vlv_dpio_power_well_ops,
  1657. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1658. },
  1659. {
  1660. .name = "dpio-common",
  1661. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1662. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1663. .ops = &vlv_dpio_cmn_power_well_ops,
  1664. },
  1665. };
  1666. static struct i915_power_well chv_power_wells[] = {
  1667. {
  1668. .name = "always-on",
  1669. .always_on = 1,
  1670. .domains = POWER_DOMAIN_MASK,
  1671. .ops = &i9xx_always_on_power_well_ops,
  1672. },
  1673. {
  1674. .name = "display",
  1675. /*
  1676. * Pipe A power well is the new disp2d well. Pipe B and C
  1677. * power wells don't actually exist. Pipe A power well is
  1678. * required for any pipe to work.
  1679. */
  1680. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1681. .data = PIPE_A,
  1682. .ops = &chv_pipe_power_well_ops,
  1683. },
  1684. {
  1685. .name = "dpio-common-bc",
  1686. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1687. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1688. .ops = &chv_dpio_cmn_power_well_ops,
  1689. },
  1690. {
  1691. .name = "dpio-common-d",
  1692. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1693. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1694. .ops = &chv_dpio_cmn_power_well_ops,
  1695. },
  1696. };
  1697. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1698. int power_well_id)
  1699. {
  1700. struct i915_power_well *power_well;
  1701. bool ret;
  1702. power_well = lookup_power_well(dev_priv, power_well_id);
  1703. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1704. return ret;
  1705. }
  1706. static struct i915_power_well skl_power_wells[] = {
  1707. {
  1708. .name = "always-on",
  1709. .always_on = 1,
  1710. .domains = POWER_DOMAIN_MASK,
  1711. .ops = &i9xx_always_on_power_well_ops,
  1712. .data = SKL_DISP_PW_ALWAYS_ON,
  1713. },
  1714. {
  1715. .name = "power well 1",
  1716. /* Handled by the DMC firmware */
  1717. .domains = 0,
  1718. .ops = &skl_power_well_ops,
  1719. .data = SKL_DISP_PW_1,
  1720. },
  1721. {
  1722. .name = "MISC IO power well",
  1723. /* Handled by the DMC firmware */
  1724. .domains = 0,
  1725. .ops = &skl_power_well_ops,
  1726. .data = SKL_DISP_PW_MISC_IO,
  1727. },
  1728. {
  1729. .name = "DC off",
  1730. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1731. .ops = &gen9_dc_off_power_well_ops,
  1732. .data = SKL_DISP_PW_DC_OFF,
  1733. },
  1734. {
  1735. .name = "power well 2",
  1736. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1737. .ops = &skl_power_well_ops,
  1738. .data = SKL_DISP_PW_2,
  1739. },
  1740. {
  1741. .name = "DDI A/E power well",
  1742. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1743. .ops = &skl_power_well_ops,
  1744. .data = SKL_DISP_PW_DDI_A_E,
  1745. },
  1746. {
  1747. .name = "DDI B power well",
  1748. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1749. .ops = &skl_power_well_ops,
  1750. .data = SKL_DISP_PW_DDI_B,
  1751. },
  1752. {
  1753. .name = "DDI C power well",
  1754. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1755. .ops = &skl_power_well_ops,
  1756. .data = SKL_DISP_PW_DDI_C,
  1757. },
  1758. {
  1759. .name = "DDI D power well",
  1760. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1761. .ops = &skl_power_well_ops,
  1762. .data = SKL_DISP_PW_DDI_D,
  1763. },
  1764. };
  1765. static struct i915_power_well bxt_power_wells[] = {
  1766. {
  1767. .name = "always-on",
  1768. .always_on = 1,
  1769. .domains = POWER_DOMAIN_MASK,
  1770. .ops = &i9xx_always_on_power_well_ops,
  1771. },
  1772. {
  1773. .name = "power well 1",
  1774. .domains = 0,
  1775. .ops = &skl_power_well_ops,
  1776. .data = SKL_DISP_PW_1,
  1777. },
  1778. {
  1779. .name = "DC off",
  1780. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1781. .ops = &gen9_dc_off_power_well_ops,
  1782. .data = SKL_DISP_PW_DC_OFF,
  1783. },
  1784. {
  1785. .name = "power well 2",
  1786. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1787. .ops = &skl_power_well_ops,
  1788. .data = SKL_DISP_PW_2,
  1789. },
  1790. {
  1791. .name = "dpio-common-a",
  1792. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1793. .ops = &bxt_dpio_cmn_power_well_ops,
  1794. .data = BXT_DPIO_CMN_A,
  1795. },
  1796. {
  1797. .name = "dpio-common-bc",
  1798. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1799. .ops = &bxt_dpio_cmn_power_well_ops,
  1800. .data = BXT_DPIO_CMN_BC,
  1801. },
  1802. };
  1803. static int
  1804. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1805. int disable_power_well)
  1806. {
  1807. if (disable_power_well >= 0)
  1808. return !!disable_power_well;
  1809. return 1;
  1810. }
  1811. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1812. int enable_dc)
  1813. {
  1814. uint32_t mask;
  1815. int requested_dc;
  1816. int max_dc;
  1817. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1818. max_dc = 2;
  1819. mask = 0;
  1820. } else if (IS_BROXTON(dev_priv)) {
  1821. max_dc = 1;
  1822. /*
  1823. * DC9 has a separate HW flow from the rest of the DC states,
  1824. * not depending on the DMC firmware. It's needed by system
  1825. * suspend/resume, so allow it unconditionally.
  1826. */
  1827. mask = DC_STATE_EN_DC9;
  1828. } else {
  1829. max_dc = 0;
  1830. mask = 0;
  1831. }
  1832. if (!i915.disable_power_well)
  1833. max_dc = 0;
  1834. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1835. requested_dc = enable_dc;
  1836. } else if (enable_dc == -1) {
  1837. requested_dc = max_dc;
  1838. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1839. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1840. enable_dc, max_dc);
  1841. requested_dc = max_dc;
  1842. } else {
  1843. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1844. requested_dc = max_dc;
  1845. }
  1846. if (requested_dc > 1)
  1847. mask |= DC_STATE_EN_UPTO_DC6;
  1848. if (requested_dc > 0)
  1849. mask |= DC_STATE_EN_UPTO_DC5;
  1850. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1851. return mask;
  1852. }
  1853. #define set_power_wells(power_domains, __power_wells) ({ \
  1854. (power_domains)->power_wells = (__power_wells); \
  1855. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1856. })
  1857. /**
  1858. * intel_power_domains_init - initializes the power domain structures
  1859. * @dev_priv: i915 device instance
  1860. *
  1861. * Initializes the power domain structures for @dev_priv depending upon the
  1862. * supported platform.
  1863. */
  1864. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1865. {
  1866. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1867. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1868. i915.disable_power_well);
  1869. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1870. i915.enable_dc);
  1871. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1872. mutex_init(&power_domains->lock);
  1873. /*
  1874. * The enabling order will be from lower to higher indexed wells,
  1875. * the disabling order is reversed.
  1876. */
  1877. if (IS_HASWELL(dev_priv)) {
  1878. set_power_wells(power_domains, hsw_power_wells);
  1879. } else if (IS_BROADWELL(dev_priv)) {
  1880. set_power_wells(power_domains, bdw_power_wells);
  1881. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1882. set_power_wells(power_domains, skl_power_wells);
  1883. } else if (IS_BROXTON(dev_priv)) {
  1884. set_power_wells(power_domains, bxt_power_wells);
  1885. } else if (IS_CHERRYVIEW(dev_priv)) {
  1886. set_power_wells(power_domains, chv_power_wells);
  1887. } else if (IS_VALLEYVIEW(dev_priv)) {
  1888. set_power_wells(power_domains, vlv_power_wells);
  1889. } else {
  1890. set_power_wells(power_domains, i9xx_always_on_power_well);
  1891. }
  1892. return 0;
  1893. }
  1894. /**
  1895. * intel_power_domains_fini - finalizes the power domain structures
  1896. * @dev_priv: i915 device instance
  1897. *
  1898. * Finalizes the power domain structures for @dev_priv depending upon the
  1899. * supported platform. This function also disables runtime pm and ensures that
  1900. * the device stays powered up so that the driver can be reloaded.
  1901. */
  1902. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1903. {
  1904. struct device *device = &dev_priv->dev->pdev->dev;
  1905. /*
  1906. * The i915.ko module is still not prepared to be loaded when
  1907. * the power well is not enabled, so just enable it in case
  1908. * we're going to unload/reload.
  1909. * The following also reacquires the RPM reference the core passed
  1910. * to the driver during loading, which is dropped in
  1911. * intel_runtime_pm_enable(). We have to hand back the control of the
  1912. * device to the core with this reference held.
  1913. */
  1914. intel_display_set_init_power(dev_priv, true);
  1915. /* Remove the refcount we took to keep power well support disabled. */
  1916. if (!i915.disable_power_well)
  1917. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1918. /*
  1919. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1920. * the platform doesn't support runtime PM.
  1921. */
  1922. if (!HAS_RUNTIME_PM(dev_priv))
  1923. pm_runtime_put(device);
  1924. }
  1925. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1926. {
  1927. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1928. struct i915_power_well *power_well;
  1929. int i;
  1930. mutex_lock(&power_domains->lock);
  1931. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1932. power_well->ops->sync_hw(dev_priv, power_well);
  1933. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1934. power_well);
  1935. }
  1936. mutex_unlock(&power_domains->lock);
  1937. }
  1938. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  1939. {
  1940. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  1941. POSTING_READ(DBUF_CTL);
  1942. udelay(10);
  1943. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  1944. DRM_ERROR("DBuf power enable timeout\n");
  1945. }
  1946. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  1947. {
  1948. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  1949. POSTING_READ(DBUF_CTL);
  1950. udelay(10);
  1951. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  1952. DRM_ERROR("DBuf power disable timeout!\n");
  1953. }
  1954. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1955. bool resume)
  1956. {
  1957. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1958. struct i915_power_well *well;
  1959. uint32_t val;
  1960. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1961. /* enable PCH reset handshake */
  1962. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1963. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1964. /* enable PG1 and Misc I/O */
  1965. mutex_lock(&power_domains->lock);
  1966. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1967. intel_power_well_enable(dev_priv, well);
  1968. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1969. intel_power_well_enable(dev_priv, well);
  1970. mutex_unlock(&power_domains->lock);
  1971. skl_init_cdclk(dev_priv);
  1972. gen9_dbuf_enable(dev_priv);
  1973. if (resume && dev_priv->csr.dmc_payload)
  1974. intel_csr_load_program(dev_priv);
  1975. }
  1976. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  1977. {
  1978. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1979. struct i915_power_well *well;
  1980. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1981. gen9_dbuf_disable(dev_priv);
  1982. skl_uninit_cdclk(dev_priv);
  1983. /* The spec doesn't call for removing the reset handshake flag */
  1984. /* disable PG1 and Misc I/O */
  1985. mutex_lock(&power_domains->lock);
  1986. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  1987. intel_power_well_disable(dev_priv, well);
  1988. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1989. intel_power_well_disable(dev_priv, well);
  1990. mutex_unlock(&power_domains->lock);
  1991. }
  1992. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  1993. bool resume)
  1994. {
  1995. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1996. struct i915_power_well *well;
  1997. uint32_t val;
  1998. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1999. /*
  2000. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2001. * or else the reset will hang because there is no PCH to respond.
  2002. * Move the handshake programming to initialization sequence.
  2003. * Previously was left up to BIOS.
  2004. */
  2005. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2006. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2007. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2008. /* Enable PG1 */
  2009. mutex_lock(&power_domains->lock);
  2010. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2011. intel_power_well_enable(dev_priv, well);
  2012. mutex_unlock(&power_domains->lock);
  2013. bxt_init_cdclk(dev_priv);
  2014. gen9_dbuf_enable(dev_priv);
  2015. if (resume && dev_priv->csr.dmc_payload)
  2016. intel_csr_load_program(dev_priv);
  2017. }
  2018. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2019. {
  2020. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2021. struct i915_power_well *well;
  2022. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2023. gen9_dbuf_disable(dev_priv);
  2024. bxt_uninit_cdclk(dev_priv);
  2025. /* The spec doesn't call for removing the reset handshake flag */
  2026. /* Disable PG1 */
  2027. mutex_lock(&power_domains->lock);
  2028. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2029. intel_power_well_disable(dev_priv, well);
  2030. mutex_unlock(&power_domains->lock);
  2031. }
  2032. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2033. {
  2034. struct i915_power_well *cmn_bc =
  2035. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2036. struct i915_power_well *cmn_d =
  2037. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2038. /*
  2039. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2040. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2041. * instead maintain a shadow copy ourselves. Use the actual
  2042. * power well state and lane status to reconstruct the
  2043. * expected initial value.
  2044. */
  2045. dev_priv->chv_phy_control =
  2046. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2047. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2048. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2049. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2050. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2051. /*
  2052. * If all lanes are disabled we leave the override disabled
  2053. * with all power down bits cleared to match the state we
  2054. * would use after disabling the port. Otherwise enable the
  2055. * override and set the lane powerdown bits accding to the
  2056. * current lane status.
  2057. */
  2058. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2059. uint32_t status = I915_READ(DPLL(PIPE_A));
  2060. unsigned int mask;
  2061. mask = status & DPLL_PORTB_READY_MASK;
  2062. if (mask == 0xf)
  2063. mask = 0x0;
  2064. else
  2065. dev_priv->chv_phy_control |=
  2066. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2067. dev_priv->chv_phy_control |=
  2068. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2069. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2070. if (mask == 0xf)
  2071. mask = 0x0;
  2072. else
  2073. dev_priv->chv_phy_control |=
  2074. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2075. dev_priv->chv_phy_control |=
  2076. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2077. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2078. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2079. } else {
  2080. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2081. }
  2082. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2083. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2084. unsigned int mask;
  2085. mask = status & DPLL_PORTD_READY_MASK;
  2086. if (mask == 0xf)
  2087. mask = 0x0;
  2088. else
  2089. dev_priv->chv_phy_control |=
  2090. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2091. dev_priv->chv_phy_control |=
  2092. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2093. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2094. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2095. } else {
  2096. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2097. }
  2098. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2099. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2100. dev_priv->chv_phy_control);
  2101. }
  2102. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2103. {
  2104. struct i915_power_well *cmn =
  2105. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2106. struct i915_power_well *disp2d =
  2107. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2108. /* If the display might be already active skip this */
  2109. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2110. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2111. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2112. return;
  2113. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2114. /* cmnlane needs DPLL registers */
  2115. disp2d->ops->enable(dev_priv, disp2d);
  2116. /*
  2117. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2118. * Need to assert and de-assert PHY SB reset by gating the
  2119. * common lane power, then un-gating it.
  2120. * Simply ungating isn't enough to reset the PHY enough to get
  2121. * ports and lanes running.
  2122. */
  2123. cmn->ops->disable(dev_priv, cmn);
  2124. }
  2125. /**
  2126. * intel_power_domains_init_hw - initialize hardware power domain state
  2127. * @dev_priv: i915 device instance
  2128. * @resume: Called from resume code paths or not
  2129. *
  2130. * This function initializes the hardware power domain state and enables all
  2131. * power domains using intel_display_set_init_power().
  2132. */
  2133. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2134. {
  2135. struct drm_device *dev = dev_priv->dev;
  2136. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2137. power_domains->initializing = true;
  2138. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  2139. skl_display_core_init(dev_priv, resume);
  2140. } else if (IS_BROXTON(dev)) {
  2141. bxt_display_core_init(dev_priv, resume);
  2142. } else if (IS_CHERRYVIEW(dev)) {
  2143. mutex_lock(&power_domains->lock);
  2144. chv_phy_control_init(dev_priv);
  2145. mutex_unlock(&power_domains->lock);
  2146. } else if (IS_VALLEYVIEW(dev)) {
  2147. mutex_lock(&power_domains->lock);
  2148. vlv_cmnlane_wa(dev_priv);
  2149. mutex_unlock(&power_domains->lock);
  2150. }
  2151. /* For now, we need the power well to be always enabled. */
  2152. intel_display_set_init_power(dev_priv, true);
  2153. /* Disable power support if the user asked so. */
  2154. if (!i915.disable_power_well)
  2155. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2156. intel_power_domains_sync_hw(dev_priv);
  2157. power_domains->initializing = false;
  2158. }
  2159. /**
  2160. * intel_power_domains_suspend - suspend power domain state
  2161. * @dev_priv: i915 device instance
  2162. *
  2163. * This function prepares the hardware power domain state before entering
  2164. * system suspend. It must be paired with intel_power_domains_init_hw().
  2165. */
  2166. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2167. {
  2168. /*
  2169. * Even if power well support was disabled we still want to disable
  2170. * power wells while we are system suspended.
  2171. */
  2172. if (!i915.disable_power_well)
  2173. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2174. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2175. skl_display_core_uninit(dev_priv);
  2176. else if (IS_BROXTON(dev_priv))
  2177. bxt_display_core_uninit(dev_priv);
  2178. }
  2179. /**
  2180. * intel_runtime_pm_get - grab a runtime pm reference
  2181. * @dev_priv: i915 device instance
  2182. *
  2183. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2184. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2185. *
  2186. * Any runtime pm reference obtained by this function must have a symmetric
  2187. * call to intel_runtime_pm_put() to release the reference again.
  2188. */
  2189. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2190. {
  2191. struct drm_device *dev = dev_priv->dev;
  2192. struct device *device = &dev->pdev->dev;
  2193. pm_runtime_get_sync(device);
  2194. atomic_inc(&dev_priv->pm.wakeref_count);
  2195. assert_rpm_wakelock_held(dev_priv);
  2196. }
  2197. /**
  2198. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2199. * @dev_priv: i915 device instance
  2200. *
  2201. * This function grabs a device-level runtime pm reference if the device is
  2202. * already in use and ensures that it is powered up.
  2203. *
  2204. * Any runtime pm reference obtained by this function must have a symmetric
  2205. * call to intel_runtime_pm_put() to release the reference again.
  2206. */
  2207. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2208. {
  2209. struct drm_device *dev = dev_priv->dev;
  2210. struct device *device = &dev->pdev->dev;
  2211. if (IS_ENABLED(CONFIG_PM)) {
  2212. int ret = pm_runtime_get_if_in_use(device);
  2213. /*
  2214. * In cases runtime PM is disabled by the RPM core and we get
  2215. * an -EINVAL return value we are not supposed to call this
  2216. * function, since the power state is undefined. This applies
  2217. * atm to the late/early system suspend/resume handlers.
  2218. */
  2219. WARN_ON_ONCE(ret < 0);
  2220. if (ret <= 0)
  2221. return false;
  2222. }
  2223. atomic_inc(&dev_priv->pm.wakeref_count);
  2224. assert_rpm_wakelock_held(dev_priv);
  2225. return true;
  2226. }
  2227. /**
  2228. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2229. * @dev_priv: i915 device instance
  2230. *
  2231. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2232. * code to ensure the GTT or GT is on).
  2233. *
  2234. * It will _not_ power up the device but instead only check that it's powered
  2235. * on. Therefore it is only valid to call this functions from contexts where
  2236. * the device is known to be powered up and where trying to power it up would
  2237. * result in hilarity and deadlocks. That pretty much means only the system
  2238. * suspend/resume code where this is used to grab runtime pm references for
  2239. * delayed setup down in work items.
  2240. *
  2241. * Any runtime pm reference obtained by this function must have a symmetric
  2242. * call to intel_runtime_pm_put() to release the reference again.
  2243. */
  2244. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2245. {
  2246. struct drm_device *dev = dev_priv->dev;
  2247. struct device *device = &dev->pdev->dev;
  2248. assert_rpm_wakelock_held(dev_priv);
  2249. pm_runtime_get_noresume(device);
  2250. atomic_inc(&dev_priv->pm.wakeref_count);
  2251. }
  2252. /**
  2253. * intel_runtime_pm_put - release a runtime pm reference
  2254. * @dev_priv: i915 device instance
  2255. *
  2256. * This function drops the device-level runtime pm reference obtained by
  2257. * intel_runtime_pm_get() and might power down the corresponding
  2258. * hardware block right away if this is the last reference.
  2259. */
  2260. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2261. {
  2262. struct drm_device *dev = dev_priv->dev;
  2263. struct device *device = &dev->pdev->dev;
  2264. assert_rpm_wakelock_held(dev_priv);
  2265. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2266. atomic_inc(&dev_priv->pm.atomic_seq);
  2267. pm_runtime_mark_last_busy(device);
  2268. pm_runtime_put_autosuspend(device);
  2269. }
  2270. /**
  2271. * intel_runtime_pm_enable - enable runtime pm
  2272. * @dev_priv: i915 device instance
  2273. *
  2274. * This function enables runtime pm at the end of the driver load sequence.
  2275. *
  2276. * Note that this function does currently not enable runtime pm for the
  2277. * subordinate display power domains. That is only done on the first modeset
  2278. * using intel_display_set_init_power().
  2279. */
  2280. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2281. {
  2282. struct drm_device *dev = dev_priv->dev;
  2283. struct device *device = &dev->pdev->dev;
  2284. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  2285. pm_runtime_mark_last_busy(device);
  2286. /*
  2287. * Take a permanent reference to disable the RPM functionality and drop
  2288. * it only when unloading the driver. Use the low level get/put helpers,
  2289. * so the driver's own RPM reference tracking asserts also work on
  2290. * platforms without RPM support.
  2291. */
  2292. if (!HAS_RUNTIME_PM(dev)) {
  2293. pm_runtime_dont_use_autosuspend(device);
  2294. pm_runtime_get_sync(device);
  2295. } else {
  2296. pm_runtime_use_autosuspend(device);
  2297. }
  2298. /*
  2299. * The core calls the driver load handler with an RPM reference held.
  2300. * We drop that here and will reacquire it during unloading in
  2301. * intel_power_domains_fini().
  2302. */
  2303. pm_runtime_put_autosuspend(device);
  2304. }