|
@@ -161,7 +161,7 @@ static const struct ingenic_cgu_clk_info jz4740_cgu_clocks[] = {
|
|
|
},
|
|
|
|
|
|
[JZ4740_CLK_UDC] = {
|
|
|
- "udc", CGU_CLK_MUX | CGU_CLK_DIV,
|
|
|
+ "udc", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
|
|
|
.parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
|
|
|
.mux = { CGU_REG_CPCCR, 29, 1 },
|
|
|
.div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
|