|
@@ -27,65 +27,64 @@
|
|
|
#include <subdev/timer.h>
|
|
|
|
|
|
static int
|
|
|
-nv50_bus_hwsq_exec(struct nvkm_bus *pbus, u32 *data, u32 size)
|
|
|
+nv50_bus_hwsq_exec(struct nvkm_bus *bus, u32 *data, u32 size)
|
|
|
{
|
|
|
- struct nv50_bus_priv *priv = (void *)pbus;
|
|
|
int i;
|
|
|
|
|
|
- nv_mask(pbus, 0x001098, 0x00000008, 0x00000000);
|
|
|
- nv_wr32(pbus, 0x001304, 0x00000000);
|
|
|
+ nv_mask(bus, 0x001098, 0x00000008, 0x00000000);
|
|
|
+ nv_wr32(bus, 0x001304, 0x00000000);
|
|
|
for (i = 0; i < size; i++)
|
|
|
- nv_wr32(priv, 0x001400 + (i * 4), data[i]);
|
|
|
- nv_mask(pbus, 0x001098, 0x00000018, 0x00000018);
|
|
|
- nv_wr32(pbus, 0x00130c, 0x00000003);
|
|
|
+ nv_wr32(bus, 0x001400 + (i * 4), data[i]);
|
|
|
+ nv_mask(bus, 0x001098, 0x00000018, 0x00000018);
|
|
|
+ nv_wr32(bus, 0x00130c, 0x00000003);
|
|
|
|
|
|
- return nv_wait(pbus, 0x001308, 0x00000100, 0x00000000) ? 0 : -ETIMEDOUT;
|
|
|
+ return nv_wait(bus, 0x001308, 0x00000100, 0x00000000) ? 0 : -ETIMEDOUT;
|
|
|
}
|
|
|
|
|
|
void
|
|
|
nv50_bus_intr(struct nvkm_subdev *subdev)
|
|
|
{
|
|
|
- struct nvkm_bus *pbus = nvkm_bus(subdev);
|
|
|
- u32 stat = nv_rd32(pbus, 0x001100) & nv_rd32(pbus, 0x001140);
|
|
|
+ struct nvkm_bus *bus = nvkm_bus(subdev);
|
|
|
+ u32 stat = nv_rd32(bus, 0x001100) & nv_rd32(bus, 0x001140);
|
|
|
|
|
|
if (stat & 0x00000008) {
|
|
|
- u32 addr = nv_rd32(pbus, 0x009084);
|
|
|
- u32 data = nv_rd32(pbus, 0x009088);
|
|
|
+ u32 addr = nv_rd32(bus, 0x009084);
|
|
|
+ u32 data = nv_rd32(bus, 0x009088);
|
|
|
|
|
|
- nv_error(pbus, "MMIO %s of 0x%08x FAULT at 0x%06x\n",
|
|
|
+ nv_error(bus, "MMIO %s of 0x%08x FAULT at 0x%06x\n",
|
|
|
(addr & 0x00000002) ? "write" : "read", data,
|
|
|
(addr & 0x00fffffc));
|
|
|
|
|
|
stat &= ~0x00000008;
|
|
|
- nv_wr32(pbus, 0x001100, 0x00000008);
|
|
|
+ nv_wr32(bus, 0x001100, 0x00000008);
|
|
|
}
|
|
|
|
|
|
if (stat & 0x00010000) {
|
|
|
- subdev = nvkm_subdev(pbus, NVDEV_SUBDEV_THERM);
|
|
|
+ subdev = nvkm_subdev(bus, NVDEV_SUBDEV_THERM);
|
|
|
if (subdev && subdev->intr)
|
|
|
subdev->intr(subdev);
|
|
|
stat &= ~0x00010000;
|
|
|
- nv_wr32(pbus, 0x001100, 0x00010000);
|
|
|
+ nv_wr32(bus, 0x001100, 0x00010000);
|
|
|
}
|
|
|
|
|
|
if (stat) {
|
|
|
- nv_error(pbus, "unknown intr 0x%08x\n", stat);
|
|
|
- nv_mask(pbus, 0x001140, stat, 0);
|
|
|
+ nv_error(bus, "unknown intr 0x%08x\n", stat);
|
|
|
+ nv_mask(bus, 0x001140, stat, 0);
|
|
|
}
|
|
|
}
|
|
|
|
|
|
int
|
|
|
nv50_bus_init(struct nvkm_object *object)
|
|
|
{
|
|
|
- struct nv04_bus_priv *priv = (void *)object;
|
|
|
+ struct nvkm_bus *bus = (void *)object;
|
|
|
int ret;
|
|
|
|
|
|
- ret = nvkm_bus_init(&priv->base);
|
|
|
+ ret = nvkm_bus_init(bus);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- nv_wr32(priv, 0x001100, 0xffffffff);
|
|
|
- nv_wr32(priv, 0x001140, 0x00010008);
|
|
|
+ nv_wr32(bus, 0x001100, 0xffffffff);
|
|
|
+ nv_wr32(bus, 0x001140, 0x00010008);
|
|
|
return 0;
|
|
|
}
|
|
|
|