params.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Copyright (C) 2004-2016 Synopsys, Inc.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions, and the following disclaimer,
  10. * without modification.
  11. * 2. Redistributions in binary form must reproduce the above copyright
  12. * notice, this list of conditions and the following disclaimer in the
  13. * documentation and/or other materials provided with the distribution.
  14. * 3. The names of the above-listed copyright holders may not be used
  15. * to endorse or promote products derived from this software without
  16. * specific prior written permission.
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation; either version 2 of the License, or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  24. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  25. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  26. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  27. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  28. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  29. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  30. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  31. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  32. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  33. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/of_device.h>
  38. #include "core.h"
  39. static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
  40. {
  41. struct dwc2_core_params *p = &hsotg->params;
  42. p->host_rx_fifo_size = 774;
  43. p->max_transfer_size = 65535;
  44. p->max_packet_count = 511;
  45. p->ahbcfg = 0x10;
  46. }
  47. static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
  48. {
  49. struct dwc2_core_params *p = &hsotg->params;
  50. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  51. p->speed = DWC2_SPEED_PARAM_HIGH;
  52. p->host_rx_fifo_size = 512;
  53. p->host_nperio_tx_fifo_size = 512;
  54. p->host_perio_tx_fifo_size = 512;
  55. p->max_transfer_size = 65535;
  56. p->max_packet_count = 511;
  57. p->host_channels = 16;
  58. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  59. p->phy_utmi_width = 8;
  60. p->i2c_enable = false;
  61. p->reload_ctl = false;
  62. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  63. GAHBCFG_HBSTLEN_SHIFT;
  64. p->change_speed_quirk = true;
  65. p->power_down = false;
  66. }
  67. static void dwc2_set_s3c6400_params(struct dwc2_hsotg *hsotg)
  68. {
  69. struct dwc2_core_params *p = &hsotg->params;
  70. p->power_down = 0;
  71. }
  72. static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
  73. {
  74. struct dwc2_core_params *p = &hsotg->params;
  75. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  76. p->host_rx_fifo_size = 525;
  77. p->host_nperio_tx_fifo_size = 128;
  78. p->host_perio_tx_fifo_size = 256;
  79. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  80. GAHBCFG_HBSTLEN_SHIFT;
  81. }
  82. static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
  83. {
  84. struct dwc2_core_params *p = &hsotg->params;
  85. p->otg_cap = 2;
  86. p->host_rx_fifo_size = 288;
  87. p->host_nperio_tx_fifo_size = 128;
  88. p->host_perio_tx_fifo_size = 96;
  89. p->max_transfer_size = 65535;
  90. p->max_packet_count = 511;
  91. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  92. GAHBCFG_HBSTLEN_SHIFT;
  93. }
  94. static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
  95. {
  96. struct dwc2_core_params *p = &hsotg->params;
  97. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  98. p->speed = DWC2_SPEED_PARAM_HIGH;
  99. p->host_rx_fifo_size = 512;
  100. p->host_nperio_tx_fifo_size = 500;
  101. p->host_perio_tx_fifo_size = 500;
  102. p->host_channels = 16;
  103. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  104. p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
  105. GAHBCFG_HBSTLEN_SHIFT;
  106. p->power_down = DWC2_POWER_DOWN_PARAM_NONE;
  107. }
  108. static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
  109. {
  110. struct dwc2_core_params *p = &hsotg->params;
  111. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  112. }
  113. static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
  114. {
  115. struct dwc2_core_params *p = &hsotg->params;
  116. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  117. p->speed = DWC2_SPEED_PARAM_FULL;
  118. p->host_rx_fifo_size = 128;
  119. p->host_nperio_tx_fifo_size = 96;
  120. p->host_perio_tx_fifo_size = 96;
  121. p->max_packet_count = 256;
  122. p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
  123. p->i2c_enable = false;
  124. p->activate_stm_fs_transceiver = true;
  125. }
  126. static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
  127. {
  128. struct dwc2_core_params *p = &hsotg->params;
  129. p->host_rx_fifo_size = 622;
  130. p->host_nperio_tx_fifo_size = 128;
  131. p->host_perio_tx_fifo_size = 256;
  132. }
  133. const struct of_device_id dwc2_of_match_table[] = {
  134. { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
  135. { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
  136. { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
  137. { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
  138. { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
  139. { .compatible = "snps,dwc2" },
  140. { .compatible = "samsung,s3c6400-hsotg",
  141. .data = dwc2_set_s3c6400_params },
  142. { .compatible = "amlogic,meson8-usb",
  143. .data = dwc2_set_amlogic_params },
  144. { .compatible = "amlogic,meson8b-usb",
  145. .data = dwc2_set_amlogic_params },
  146. { .compatible = "amlogic,meson-gxbb-usb",
  147. .data = dwc2_set_amlogic_params },
  148. { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
  149. { .compatible = "st,stm32f4x9-fsotg",
  150. .data = dwc2_set_stm32f4x9_fsotg_params },
  151. { .compatible = "st,stm32f4x9-hsotg" },
  152. { .compatible = "st,stm32f7-hsotg",
  153. .data = dwc2_set_stm32f7_hsotg_params },
  154. {},
  155. };
  156. MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
  157. static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
  158. {
  159. u8 val;
  160. switch (hsotg->hw_params.op_mode) {
  161. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  162. val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
  163. break;
  164. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  165. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  166. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  167. val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
  168. break;
  169. default:
  170. val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  171. break;
  172. }
  173. hsotg->params.otg_cap = val;
  174. }
  175. static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
  176. {
  177. int val;
  178. u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
  179. val = DWC2_PHY_TYPE_PARAM_FS;
  180. if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
  181. if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
  182. hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
  183. val = DWC2_PHY_TYPE_PARAM_UTMI;
  184. else
  185. val = DWC2_PHY_TYPE_PARAM_ULPI;
  186. }
  187. if (dwc2_is_fs_iot(hsotg))
  188. hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
  189. hsotg->params.phy_type = val;
  190. }
  191. static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
  192. {
  193. int val;
  194. val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
  195. DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
  196. if (dwc2_is_fs_iot(hsotg))
  197. val = DWC2_SPEED_PARAM_FULL;
  198. if (dwc2_is_hs_iot(hsotg))
  199. val = DWC2_SPEED_PARAM_HIGH;
  200. hsotg->params.speed = val;
  201. }
  202. static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  203. {
  204. int val;
  205. val = (hsotg->hw_params.utmi_phy_data_width ==
  206. GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
  207. hsotg->params.phy_utmi_width = val;
  208. }
  209. static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  210. {
  211. struct dwc2_core_params *p = &hsotg->params;
  212. int depth_average;
  213. int fifo_count;
  214. int i;
  215. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  216. memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
  217. depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
  218. for (i = 1; i <= fifo_count; i++)
  219. p->g_tx_fifo_size[i] = depth_average;
  220. }
  221. static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
  222. {
  223. int val;
  224. if (hsotg->hw_params.hibernation)
  225. val = 2;
  226. else if (hsotg->hw_params.power_optimized)
  227. val = 1;
  228. else
  229. val = 0;
  230. hsotg->params.power_down = val;
  231. }
  232. /**
  233. * dwc2_set_default_params() - Set all core parameters to their
  234. * auto-detected default values.
  235. *
  236. * @hsotg: Programming view of the DWC_otg controller
  237. *
  238. */
  239. static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
  240. {
  241. struct dwc2_hw_params *hw = &hsotg->hw_params;
  242. struct dwc2_core_params *p = &hsotg->params;
  243. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  244. dwc2_set_param_otg_cap(hsotg);
  245. dwc2_set_param_phy_type(hsotg);
  246. dwc2_set_param_speed(hsotg);
  247. dwc2_set_param_phy_utmi_width(hsotg);
  248. dwc2_set_param_power_down(hsotg);
  249. p->phy_ulpi_ddr = false;
  250. p->phy_ulpi_ext_vbus = false;
  251. p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
  252. p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
  253. p->i2c_enable = hw->i2c_enable;
  254. p->acg_enable = hw->acg_enable;
  255. p->ulpi_fs_ls = false;
  256. p->ts_dline = false;
  257. p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
  258. p->uframe_sched = true;
  259. p->external_id_pin_ctl = false;
  260. p->lpm = true;
  261. p->lpm_clock_gating = true;
  262. p->besl = true;
  263. p->hird_threshold_en = true;
  264. p->hird_threshold = 4;
  265. p->ipg_isoc_en = false;
  266. p->max_packet_count = hw->max_packet_count;
  267. p->max_transfer_size = hw->max_transfer_size;
  268. p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
  269. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  270. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  271. p->host_dma = dma_capable;
  272. p->dma_desc_enable = false;
  273. p->dma_desc_fs_enable = false;
  274. p->host_support_fs_ls_low_power = false;
  275. p->host_ls_low_power_phy_clk = false;
  276. p->host_channels = hw->host_channels;
  277. p->host_rx_fifo_size = hw->rx_fifo_size;
  278. p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
  279. p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
  280. }
  281. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  282. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  283. p->g_dma = dma_capable;
  284. p->g_dma_desc = hw->dma_desc_enable;
  285. /*
  286. * The values for g_rx_fifo_size (2048) and
  287. * g_np_tx_fifo_size (1024) come from the legacy s3c
  288. * gadget driver. These defaults have been hard-coded
  289. * for some time so many platforms depend on these
  290. * values. Leave them as defaults for now and only
  291. * auto-detect if the hardware does not support the
  292. * default.
  293. */
  294. p->g_rx_fifo_size = 2048;
  295. p->g_np_tx_fifo_size = 1024;
  296. dwc2_set_param_tx_fifo_sizes(hsotg);
  297. }
  298. }
  299. /**
  300. * dwc2_get_device_properties() - Read in device properties.
  301. *
  302. * @hsotg: Programming view of the DWC_otg controller
  303. *
  304. * Read in the device properties and adjust core parameters if needed.
  305. */
  306. static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
  307. {
  308. struct dwc2_core_params *p = &hsotg->params;
  309. int num;
  310. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  311. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  312. device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
  313. &p->g_rx_fifo_size);
  314. device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
  315. &p->g_np_tx_fifo_size);
  316. num = device_property_read_u32_array(hsotg->dev,
  317. "g-tx-fifo-size",
  318. NULL, 0);
  319. if (num > 0) {
  320. num = min(num, 15);
  321. memset(p->g_tx_fifo_size, 0,
  322. sizeof(p->g_tx_fifo_size));
  323. device_property_read_u32_array(hsotg->dev,
  324. "g-tx-fifo-size",
  325. &p->g_tx_fifo_size[1],
  326. num);
  327. }
  328. }
  329. if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
  330. p->oc_disable = true;
  331. }
  332. static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
  333. {
  334. int valid = 1;
  335. switch (hsotg->params.otg_cap) {
  336. case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
  337. if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
  338. valid = 0;
  339. break;
  340. case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
  341. switch (hsotg->hw_params.op_mode) {
  342. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  343. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  344. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  345. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  346. break;
  347. default:
  348. valid = 0;
  349. break;
  350. }
  351. break;
  352. case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
  353. /* always valid */
  354. break;
  355. default:
  356. valid = 0;
  357. break;
  358. }
  359. if (!valid)
  360. dwc2_set_param_otg_cap(hsotg);
  361. }
  362. static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
  363. {
  364. int valid = 0;
  365. u32 hs_phy_type;
  366. u32 fs_phy_type;
  367. hs_phy_type = hsotg->hw_params.hs_phy_type;
  368. fs_phy_type = hsotg->hw_params.fs_phy_type;
  369. switch (hsotg->params.phy_type) {
  370. case DWC2_PHY_TYPE_PARAM_FS:
  371. if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
  372. valid = 1;
  373. break;
  374. case DWC2_PHY_TYPE_PARAM_UTMI:
  375. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  376. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  377. valid = 1;
  378. break;
  379. case DWC2_PHY_TYPE_PARAM_ULPI:
  380. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  381. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  382. valid = 1;
  383. break;
  384. default:
  385. break;
  386. }
  387. if (!valid)
  388. dwc2_set_param_phy_type(hsotg);
  389. }
  390. static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
  391. {
  392. int valid = 1;
  393. int phy_type = hsotg->params.phy_type;
  394. int speed = hsotg->params.speed;
  395. switch (speed) {
  396. case DWC2_SPEED_PARAM_HIGH:
  397. if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
  398. (phy_type == DWC2_PHY_TYPE_PARAM_FS))
  399. valid = 0;
  400. break;
  401. case DWC2_SPEED_PARAM_FULL:
  402. case DWC2_SPEED_PARAM_LOW:
  403. break;
  404. default:
  405. valid = 0;
  406. break;
  407. }
  408. if (!valid)
  409. dwc2_set_param_speed(hsotg);
  410. }
  411. static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  412. {
  413. int valid = 0;
  414. int param = hsotg->params.phy_utmi_width;
  415. int width = hsotg->hw_params.utmi_phy_data_width;
  416. switch (width) {
  417. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
  418. valid = (param == 8);
  419. break;
  420. case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
  421. valid = (param == 16);
  422. break;
  423. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
  424. valid = (param == 8 || param == 16);
  425. break;
  426. }
  427. if (!valid)
  428. dwc2_set_param_phy_utmi_width(hsotg);
  429. }
  430. static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
  431. {
  432. int param = hsotg->params.power_down;
  433. switch (param) {
  434. case DWC2_POWER_DOWN_PARAM_NONE:
  435. break;
  436. case DWC2_POWER_DOWN_PARAM_PARTIAL:
  437. if (hsotg->hw_params.power_optimized)
  438. break;
  439. dev_dbg(hsotg->dev,
  440. "Partial power down isn't supported by HW\n");
  441. param = DWC2_POWER_DOWN_PARAM_NONE;
  442. break;
  443. case DWC2_POWER_DOWN_PARAM_HIBERNATION:
  444. if (hsotg->hw_params.hibernation)
  445. break;
  446. dev_dbg(hsotg->dev,
  447. "Hibernation isn't supported by HW\n");
  448. param = DWC2_POWER_DOWN_PARAM_NONE;
  449. break;
  450. default:
  451. dev_err(hsotg->dev,
  452. "%s: Invalid parameter power_down=%d\n",
  453. __func__, param);
  454. param = DWC2_POWER_DOWN_PARAM_NONE;
  455. break;
  456. }
  457. hsotg->params.power_down = param;
  458. }
  459. static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  460. {
  461. int fifo_count;
  462. int fifo;
  463. int min;
  464. u32 total = 0;
  465. u32 dptxfszn;
  466. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  467. min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
  468. for (fifo = 1; fifo <= fifo_count; fifo++)
  469. total += hsotg->params.g_tx_fifo_size[fifo];
  470. if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
  471. dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
  472. __func__);
  473. dwc2_set_param_tx_fifo_sizes(hsotg);
  474. }
  475. for (fifo = 1; fifo <= fifo_count; fifo++) {
  476. dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
  477. if (hsotg->params.g_tx_fifo_size[fifo] < min ||
  478. hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) {
  479. dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
  480. __func__, fifo,
  481. hsotg->params.g_tx_fifo_size[fifo]);
  482. hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
  483. }
  484. }
  485. }
  486. #define CHECK_RANGE(_param, _min, _max, _def) do { \
  487. if ((int)(hsotg->params._param) < (_min) || \
  488. (hsotg->params._param) > (_max)) { \
  489. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  490. __func__, #_param, hsotg->params._param); \
  491. hsotg->params._param = (_def); \
  492. } \
  493. } while (0)
  494. #define CHECK_BOOL(_param, _check) do { \
  495. if (hsotg->params._param && !(_check)) { \
  496. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  497. __func__, #_param, hsotg->params._param); \
  498. hsotg->params._param = false; \
  499. } \
  500. } while (0)
  501. static void dwc2_check_params(struct dwc2_hsotg *hsotg)
  502. {
  503. struct dwc2_hw_params *hw = &hsotg->hw_params;
  504. struct dwc2_core_params *p = &hsotg->params;
  505. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  506. dwc2_check_param_otg_cap(hsotg);
  507. dwc2_check_param_phy_type(hsotg);
  508. dwc2_check_param_speed(hsotg);
  509. dwc2_check_param_phy_utmi_width(hsotg);
  510. dwc2_check_param_power_down(hsotg);
  511. CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
  512. CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
  513. CHECK_BOOL(i2c_enable, hw->i2c_enable);
  514. CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
  515. CHECK_BOOL(acg_enable, hw->acg_enable);
  516. CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
  517. CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
  518. CHECK_BOOL(lpm, hw->lpm_mode);
  519. CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
  520. CHECK_BOOL(besl, hsotg->params.lpm);
  521. CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
  522. CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
  523. CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
  524. CHECK_RANGE(max_packet_count,
  525. 15, hw->max_packet_count,
  526. hw->max_packet_count);
  527. CHECK_RANGE(max_transfer_size,
  528. 2047, hw->max_transfer_size,
  529. hw->max_transfer_size);
  530. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  531. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  532. CHECK_BOOL(host_dma, dma_capable);
  533. CHECK_BOOL(dma_desc_enable, p->host_dma);
  534. CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
  535. CHECK_BOOL(host_ls_low_power_phy_clk,
  536. p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
  537. CHECK_RANGE(host_channels,
  538. 1, hw->host_channels,
  539. hw->host_channels);
  540. CHECK_RANGE(host_rx_fifo_size,
  541. 16, hw->rx_fifo_size,
  542. hw->rx_fifo_size);
  543. CHECK_RANGE(host_nperio_tx_fifo_size,
  544. 16, hw->host_nperio_tx_fifo_size,
  545. hw->host_nperio_tx_fifo_size);
  546. CHECK_RANGE(host_perio_tx_fifo_size,
  547. 16, hw->host_perio_tx_fifo_size,
  548. hw->host_perio_tx_fifo_size);
  549. }
  550. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  551. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  552. CHECK_BOOL(g_dma, dma_capable);
  553. CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
  554. CHECK_RANGE(g_rx_fifo_size,
  555. 16, hw->rx_fifo_size,
  556. hw->rx_fifo_size);
  557. CHECK_RANGE(g_np_tx_fifo_size,
  558. 16, hw->dev_nperio_tx_fifo_size,
  559. hw->dev_nperio_tx_fifo_size);
  560. dwc2_check_param_tx_fifo_sizes(hsotg);
  561. }
  562. }
  563. /*
  564. * Gets host hardware parameters. Forces host mode if not currently in
  565. * host mode. Should be called immediately after a core soft reset in
  566. * order to get the reset values.
  567. */
  568. static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
  569. {
  570. struct dwc2_hw_params *hw = &hsotg->hw_params;
  571. u32 gnptxfsiz;
  572. u32 hptxfsiz;
  573. if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
  574. return;
  575. dwc2_force_mode(hsotg, true);
  576. gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
  577. hptxfsiz = dwc2_readl(hsotg, HPTXFSIZ);
  578. hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  579. FIFOSIZE_DEPTH_SHIFT;
  580. hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  581. FIFOSIZE_DEPTH_SHIFT;
  582. }
  583. /*
  584. * Gets device hardware parameters. Forces device mode if not
  585. * currently in device mode. Should be called immediately after a core
  586. * soft reset in order to get the reset values.
  587. */
  588. static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
  589. {
  590. struct dwc2_hw_params *hw = &hsotg->hw_params;
  591. u32 gnptxfsiz;
  592. int fifo, fifo_count;
  593. if (hsotg->dr_mode == USB_DR_MODE_HOST)
  594. return;
  595. dwc2_force_mode(hsotg, false);
  596. gnptxfsiz = dwc2_readl(hsotg, GNPTXFSIZ);
  597. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  598. for (fifo = 1; fifo <= fifo_count; fifo++) {
  599. hw->g_tx_fifo_size[fifo] =
  600. (dwc2_readl(hsotg, DPTXFSIZN(fifo)) &
  601. FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
  602. }
  603. hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  604. FIFOSIZE_DEPTH_SHIFT;
  605. }
  606. /**
  607. * During device initialization, read various hardware configuration
  608. * registers and interpret the contents.
  609. *
  610. * @hsotg: Programming view of the DWC_otg controller
  611. *
  612. */
  613. int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
  614. {
  615. struct dwc2_hw_params *hw = &hsotg->hw_params;
  616. unsigned int width;
  617. u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
  618. u32 grxfsiz;
  619. /*
  620. * Attempt to ensure this device is really a DWC_otg Controller.
  621. * Read and verify the GSNPSID register contents. The value should be
  622. * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
  623. */
  624. hw->snpsid = dwc2_readl(hsotg, GSNPSID);
  625. if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
  626. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
  627. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
  628. dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
  629. hw->snpsid);
  630. return -ENODEV;
  631. }
  632. dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
  633. hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
  634. hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
  635. hwcfg1 = dwc2_readl(hsotg, GHWCFG1);
  636. hwcfg2 = dwc2_readl(hsotg, GHWCFG2);
  637. hwcfg3 = dwc2_readl(hsotg, GHWCFG3);
  638. hwcfg4 = dwc2_readl(hsotg, GHWCFG4);
  639. grxfsiz = dwc2_readl(hsotg, GRXFSIZ);
  640. /* hwcfg1 */
  641. hw->dev_ep_dirs = hwcfg1;
  642. /* hwcfg2 */
  643. hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
  644. GHWCFG2_OP_MODE_SHIFT;
  645. hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
  646. GHWCFG2_ARCHITECTURE_SHIFT;
  647. hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
  648. hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
  649. GHWCFG2_NUM_HOST_CHAN_SHIFT);
  650. hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
  651. GHWCFG2_HS_PHY_TYPE_SHIFT;
  652. hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
  653. GHWCFG2_FS_PHY_TYPE_SHIFT;
  654. hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
  655. GHWCFG2_NUM_DEV_EP_SHIFT;
  656. hw->nperio_tx_q_depth =
  657. (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
  658. GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
  659. hw->host_perio_tx_q_depth =
  660. (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
  661. GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
  662. hw->dev_token_q_depth =
  663. (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
  664. GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
  665. /* hwcfg3 */
  666. width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
  667. GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
  668. hw->max_transfer_size = (1 << (width + 11)) - 1;
  669. width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
  670. GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
  671. hw->max_packet_count = (1 << (width + 4)) - 1;
  672. hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
  673. hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
  674. GHWCFG3_DFIFO_DEPTH_SHIFT;
  675. hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
  676. /* hwcfg4 */
  677. hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
  678. hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
  679. GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
  680. hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
  681. GHWCFG4_NUM_IN_EPS_SHIFT;
  682. hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
  683. hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
  684. hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
  685. hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
  686. GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
  687. hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
  688. hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
  689. /* fifo sizes */
  690. hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
  691. GRXFSIZ_DEPTH_SHIFT;
  692. /*
  693. * Host specific hardware parameters. Reading these parameters
  694. * requires the controller to be in host mode. The mode will
  695. * be forced, if necessary, to read these values.
  696. */
  697. dwc2_get_host_hwparams(hsotg);
  698. dwc2_get_dev_hwparams(hsotg);
  699. return 0;
  700. }
  701. int dwc2_init_params(struct dwc2_hsotg *hsotg)
  702. {
  703. const struct of_device_id *match;
  704. void (*set_params)(void *data);
  705. dwc2_set_default_params(hsotg);
  706. dwc2_get_device_properties(hsotg);
  707. match = of_match_device(dwc2_of_match_table, hsotg->dev);
  708. if (match && match->data) {
  709. set_params = match->data;
  710. set_params(hsotg);
  711. }
  712. dwc2_check_params(hsotg);
  713. return 0;
  714. }