qcom-ngd-ctrl.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2011-2017, The Linux Foundation. All rights reserved.
  3. // Copyright (c) 2018, Linaro Limited
  4. #include <linux/irq.h>
  5. #include <linux/kernel.h>
  6. #include <linux/init.h>
  7. #include <linux/slab.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/dmaengine.h>
  12. #include <linux/slimbus.h>
  13. #include <linux/delay.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/of.h>
  16. #include <linux/io.h>
  17. #include <linux/soc/qcom/qmi.h>
  18. #include <net/sock.h>
  19. #include "slimbus.h"
  20. /* NGD (Non-ported Generic Device) registers */
  21. #define NGD_CFG 0x0
  22. #define NGD_CFG_ENABLE BIT(0)
  23. #define NGD_CFG_RX_MSGQ_EN BIT(1)
  24. #define NGD_CFG_TX_MSGQ_EN BIT(2)
  25. #define NGD_STATUS 0x4
  26. #define NGD_LADDR BIT(1)
  27. #define NGD_RX_MSGQ_CFG 0x8
  28. #define NGD_INT_EN 0x10
  29. #define NGD_INT_RECFG_DONE BIT(24)
  30. #define NGD_INT_TX_NACKED_2 BIT(25)
  31. #define NGD_INT_MSG_BUF_CONTE BIT(26)
  32. #define NGD_INT_MSG_TX_INVAL BIT(27)
  33. #define NGD_INT_IE_VE_CHG BIT(28)
  34. #define NGD_INT_DEV_ERR BIT(29)
  35. #define NGD_INT_RX_MSG_RCVD BIT(30)
  36. #define NGD_INT_TX_MSG_SENT BIT(31)
  37. #define NGD_INT_STAT 0x14
  38. #define NGD_INT_CLR 0x18
  39. #define DEF_NGD_INT_MASK (NGD_INT_TX_NACKED_2 | NGD_INT_MSG_BUF_CONTE | \
  40. NGD_INT_MSG_TX_INVAL | NGD_INT_IE_VE_CHG | \
  41. NGD_INT_DEV_ERR | NGD_INT_TX_MSG_SENT | \
  42. NGD_INT_RX_MSG_RCVD)
  43. /* Slimbus QMI service */
  44. #define SLIMBUS_QMI_SVC_ID 0x0301
  45. #define SLIMBUS_QMI_SVC_V1 1
  46. #define SLIMBUS_QMI_INS_ID 0
  47. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01 0x0020
  48. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_V01 0x0020
  49. #define SLIMBUS_QMI_POWER_REQ_V01 0x0021
  50. #define SLIMBUS_QMI_POWER_RESP_V01 0x0021
  51. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_REQ 0x0022
  52. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_RESP 0x0022
  53. #define SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN 14
  54. #define SLIMBUS_QMI_POWER_RESP_MAX_MSG_LEN 7
  55. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN 14
  56. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_MAX_MSG_LEN 7
  57. #define SLIMBUS_QMI_CHECK_FRAMER_STAT_RESP_MAX_MSG_LEN 7
  58. /* QMI response timeout of 500ms */
  59. #define SLIMBUS_QMI_RESP_TOUT 1000
  60. /* User defined commands */
  61. #define SLIM_USR_MC_GENERIC_ACK 0x25
  62. #define SLIM_USR_MC_MASTER_CAPABILITY 0x0
  63. #define SLIM_USR_MC_REPORT_SATELLITE 0x1
  64. #define SLIM_USR_MC_ADDR_QUERY 0xD
  65. #define SLIM_USR_MC_ADDR_REPLY 0xE
  66. #define SLIM_USR_MC_DEFINE_CHAN 0x20
  67. #define SLIM_USR_MC_DEF_ACT_CHAN 0x21
  68. #define SLIM_USR_MC_CHAN_CTRL 0x23
  69. #define SLIM_USR_MC_RECONFIG_NOW 0x24
  70. #define SLIM_USR_MC_REQ_BW 0x28
  71. #define SLIM_USR_MC_CONNECT_SRC 0x2C
  72. #define SLIM_USR_MC_CONNECT_SINK 0x2D
  73. #define SLIM_USR_MC_DISCONNECT_PORT 0x2E
  74. #define SLIM_USR_MC_REPEAT_CHANGE_VALUE 0x0
  75. #define QCOM_SLIM_NGD_AUTOSUSPEND MSEC_PER_SEC
  76. #define SLIM_RX_MSGQ_TIMEOUT_VAL 0x10000
  77. #define SLIM_LA_MGR 0xFF
  78. #define SLIM_ROOT_FREQ 24576000
  79. #define LADDR_RETRY 5
  80. /* Per spec.max 40 bytes per received message */
  81. #define SLIM_MSGQ_BUF_LEN 40
  82. #define QCOM_SLIM_NGD_DESC_NUM 32
  83. #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
  84. ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
  85. #define INIT_MX_RETRIES 10
  86. #define DEF_RETRY_MS 10
  87. #define SAT_MAGIC_LSB 0xD9
  88. #define SAT_MAGIC_MSB 0xC5
  89. #define SAT_MSG_VER 0x1
  90. #define SAT_MSG_PROT 0x1
  91. #define to_ngd(d) container_of(d, struct qcom_slim_ngd, dev)
  92. struct ngd_reg_offset_data {
  93. u32 offset, size;
  94. };
  95. static const struct ngd_reg_offset_data ngd_v1_5_offset_info = {
  96. .offset = 0x1000,
  97. .size = 0x1000,
  98. };
  99. enum qcom_slim_ngd_state {
  100. QCOM_SLIM_NGD_CTRL_AWAKE,
  101. QCOM_SLIM_NGD_CTRL_IDLE,
  102. QCOM_SLIM_NGD_CTRL_ASLEEP,
  103. QCOM_SLIM_NGD_CTRL_DOWN,
  104. };
  105. struct qcom_slim_ngd_qmi {
  106. struct qmi_handle qmi;
  107. struct sockaddr_qrtr svc_info;
  108. struct qmi_handle svc_event_hdl;
  109. struct qmi_response_type_v01 resp;
  110. struct qmi_handle *handle;
  111. struct completion qmi_comp;
  112. };
  113. struct qcom_slim_ngd_ctrl;
  114. struct qcom_slim_ngd;
  115. struct qcom_slim_ngd_dma_desc {
  116. struct dma_async_tx_descriptor *desc;
  117. struct qcom_slim_ngd_ctrl *ctrl;
  118. struct completion *comp;
  119. dma_cookie_t cookie;
  120. dma_addr_t phys;
  121. void *base;
  122. };
  123. struct qcom_slim_ngd {
  124. struct platform_device *pdev;
  125. void __iomem *base;
  126. int id;
  127. };
  128. struct qcom_slim_ngd_ctrl {
  129. struct slim_framer framer;
  130. struct slim_controller ctrl;
  131. struct qcom_slim_ngd_qmi qmi;
  132. struct qcom_slim_ngd *ngd;
  133. struct device *dev;
  134. void __iomem *base;
  135. struct dma_chan *dma_rx_channel;
  136. struct dma_chan *dma_tx_channel;
  137. struct qcom_slim_ngd_dma_desc rx_desc[QCOM_SLIM_NGD_DESC_NUM];
  138. struct qcom_slim_ngd_dma_desc txdesc[QCOM_SLIM_NGD_DESC_NUM];
  139. struct completion reconf;
  140. struct work_struct m_work;
  141. struct workqueue_struct *mwq;
  142. spinlock_t tx_buf_lock;
  143. enum qcom_slim_ngd_state state;
  144. dma_addr_t rx_phys_base;
  145. dma_addr_t tx_phys_base;
  146. void *rx_base;
  147. void *tx_base;
  148. int tx_tail;
  149. int tx_head;
  150. u32 ver;
  151. };
  152. enum slimbus_mode_enum_type_v01 {
  153. /* To force a 32 bit signed enum. Do not change or use*/
  154. SLIMBUS_MODE_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  155. SLIMBUS_MODE_SATELLITE_V01 = 1,
  156. SLIMBUS_MODE_MASTER_V01 = 2,
  157. SLIMBUS_MODE_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  158. };
  159. enum slimbus_pm_enum_type_v01 {
  160. /* To force a 32 bit signed enum. Do not change or use*/
  161. SLIMBUS_PM_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  162. SLIMBUS_PM_INACTIVE_V01 = 1,
  163. SLIMBUS_PM_ACTIVE_V01 = 2,
  164. SLIMBUS_PM_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  165. };
  166. enum slimbus_resp_enum_type_v01 {
  167. SLIMBUS_RESP_ENUM_TYPE_MIN_VAL_V01 = INT_MIN,
  168. SLIMBUS_RESP_SYNCHRONOUS_V01 = 1,
  169. SLIMBUS_RESP_ENUM_TYPE_MAX_VAL_V01 = INT_MAX,
  170. };
  171. struct slimbus_select_inst_req_msg_v01 {
  172. uint32_t instance;
  173. uint8_t mode_valid;
  174. enum slimbus_mode_enum_type_v01 mode;
  175. };
  176. struct slimbus_select_inst_resp_msg_v01 {
  177. struct qmi_response_type_v01 resp;
  178. };
  179. struct slimbus_power_req_msg_v01 {
  180. enum slimbus_pm_enum_type_v01 pm_req;
  181. uint8_t resp_type_valid;
  182. enum slimbus_resp_enum_type_v01 resp_type;
  183. };
  184. struct slimbus_power_resp_msg_v01 {
  185. struct qmi_response_type_v01 resp;
  186. };
  187. static struct qmi_elem_info slimbus_select_inst_req_msg_v01_ei[] = {
  188. {
  189. .data_type = QMI_UNSIGNED_4_BYTE,
  190. .elem_len = 1,
  191. .elem_size = sizeof(uint32_t),
  192. .array_type = NO_ARRAY,
  193. .tlv_type = 0x01,
  194. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  195. instance),
  196. .ei_array = NULL,
  197. },
  198. {
  199. .data_type = QMI_OPT_FLAG,
  200. .elem_len = 1,
  201. .elem_size = sizeof(uint8_t),
  202. .array_type = NO_ARRAY,
  203. .tlv_type = 0x10,
  204. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  205. mode_valid),
  206. .ei_array = NULL,
  207. },
  208. {
  209. .data_type = QMI_UNSIGNED_4_BYTE,
  210. .elem_len = 1,
  211. .elem_size = sizeof(enum slimbus_mode_enum_type_v01),
  212. .array_type = NO_ARRAY,
  213. .tlv_type = 0x10,
  214. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  215. mode),
  216. .ei_array = NULL,
  217. },
  218. {
  219. .data_type = QMI_EOTI,
  220. .elem_len = 0,
  221. .elem_size = 0,
  222. .array_type = NO_ARRAY,
  223. .tlv_type = 0x00,
  224. .offset = 0,
  225. .ei_array = NULL,
  226. },
  227. };
  228. static struct qmi_elem_info slimbus_select_inst_resp_msg_v01_ei[] = {
  229. {
  230. .data_type = QMI_STRUCT,
  231. .elem_len = 1,
  232. .elem_size = sizeof(struct qmi_response_type_v01),
  233. .array_type = NO_ARRAY,
  234. .tlv_type = 0x02,
  235. .offset = offsetof(struct slimbus_select_inst_resp_msg_v01,
  236. resp),
  237. .ei_array = qmi_response_type_v01_ei,
  238. },
  239. {
  240. .data_type = QMI_EOTI,
  241. .elem_len = 0,
  242. .elem_size = 0,
  243. .array_type = NO_ARRAY,
  244. .tlv_type = 0x00,
  245. .offset = 0,
  246. .ei_array = NULL,
  247. },
  248. };
  249. static struct qmi_elem_info slimbus_power_req_msg_v01_ei[] = {
  250. {
  251. .data_type = QMI_UNSIGNED_4_BYTE,
  252. .elem_len = 1,
  253. .elem_size = sizeof(enum slimbus_pm_enum_type_v01),
  254. .array_type = NO_ARRAY,
  255. .tlv_type = 0x01,
  256. .offset = offsetof(struct slimbus_power_req_msg_v01,
  257. pm_req),
  258. .ei_array = NULL,
  259. },
  260. {
  261. .data_type = QMI_OPT_FLAG,
  262. .elem_len = 1,
  263. .elem_size = sizeof(uint8_t),
  264. .array_type = NO_ARRAY,
  265. .tlv_type = 0x10,
  266. .offset = offsetof(struct slimbus_power_req_msg_v01,
  267. resp_type_valid),
  268. },
  269. {
  270. .data_type = QMI_SIGNED_4_BYTE_ENUM,
  271. .elem_len = 1,
  272. .elem_size = sizeof(enum slimbus_resp_enum_type_v01),
  273. .array_type = NO_ARRAY,
  274. .tlv_type = 0x10,
  275. .offset = offsetof(struct slimbus_power_req_msg_v01,
  276. resp_type),
  277. },
  278. {
  279. .data_type = QMI_EOTI,
  280. .elem_len = 0,
  281. .elem_size = 0,
  282. .array_type = NO_ARRAY,
  283. .tlv_type = 0x00,
  284. .offset = 0,
  285. .ei_array = NULL,
  286. },
  287. };
  288. static struct qmi_elem_info slimbus_power_resp_msg_v01_ei[] = {
  289. {
  290. .data_type = QMI_STRUCT,
  291. .elem_len = 1,
  292. .elem_size = sizeof(struct qmi_response_type_v01),
  293. .array_type = NO_ARRAY,
  294. .tlv_type = 0x02,
  295. .offset = offsetof(struct slimbus_power_resp_msg_v01, resp),
  296. .ei_array = qmi_response_type_v01_ei,
  297. },
  298. {
  299. .data_type = QMI_EOTI,
  300. .elem_len = 0,
  301. .elem_size = 0,
  302. .array_type = NO_ARRAY,
  303. .tlv_type = 0x00,
  304. .offset = 0,
  305. .ei_array = NULL,
  306. },
  307. };
  308. static int qcom_slim_qmi_send_select_inst_req(struct qcom_slim_ngd_ctrl *ctrl,
  309. struct slimbus_select_inst_req_msg_v01 *req)
  310. {
  311. struct slimbus_select_inst_resp_msg_v01 resp = { { 0, 0 } };
  312. struct qmi_txn txn;
  313. int rc;
  314. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  315. slimbus_select_inst_resp_msg_v01_ei, &resp);
  316. if (rc < 0) {
  317. dev_err(ctrl->dev, "QMI TXN init fail: %d\n", rc);
  318. return rc;
  319. }
  320. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  321. SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01,
  322. SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN,
  323. slimbus_select_inst_req_msg_v01_ei, req);
  324. if (rc < 0) {
  325. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  326. qmi_txn_cancel(&txn);
  327. return rc;
  328. }
  329. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  330. if (rc < 0) {
  331. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  332. return rc;
  333. }
  334. /* Check the response */
  335. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  336. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  337. resp.resp.result);
  338. return -EREMOTEIO;
  339. }
  340. return 0;
  341. }
  342. static void qcom_slim_qmi_power_resp_cb(struct qmi_handle *handle,
  343. struct sockaddr_qrtr *sq,
  344. struct qmi_txn *txn, const void *data)
  345. {
  346. struct slimbus_power_resp_msg_v01 *resp;
  347. resp = (struct slimbus_power_resp_msg_v01 *)data;
  348. if (resp->resp.result != QMI_RESULT_SUCCESS_V01)
  349. pr_err("QMI power request failed 0x%x\n",
  350. resp->resp.result);
  351. complete(&txn->completion);
  352. }
  353. static int qcom_slim_qmi_send_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  354. struct slimbus_power_req_msg_v01 *req)
  355. {
  356. struct slimbus_power_resp_msg_v01 resp = { { 0, 0 } };
  357. struct qmi_txn txn;
  358. int rc;
  359. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  360. slimbus_power_resp_msg_v01_ei, &resp);
  361. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  362. SLIMBUS_QMI_POWER_REQ_V01,
  363. SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  364. slimbus_power_req_msg_v01_ei, req);
  365. if (rc < 0) {
  366. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  367. qmi_txn_cancel(&txn);
  368. return rc;
  369. }
  370. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  371. if (rc < 0) {
  372. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  373. return rc;
  374. }
  375. /* Check the response */
  376. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  377. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  378. resp.resp.result);
  379. return -EREMOTEIO;
  380. }
  381. return 0;
  382. }
  383. static struct qmi_msg_handler qcom_slim_qmi_msg_handlers[] = {
  384. {
  385. .type = QMI_RESPONSE,
  386. .msg_id = SLIMBUS_QMI_POWER_RESP_V01,
  387. .ei = slimbus_power_resp_msg_v01_ei,
  388. .decoded_size = sizeof(struct slimbus_power_resp_msg_v01),
  389. .fn = qcom_slim_qmi_power_resp_cb,
  390. },
  391. {}
  392. };
  393. static int qcom_slim_qmi_init(struct qcom_slim_ngd_ctrl *ctrl,
  394. bool apps_is_master)
  395. {
  396. struct slimbus_select_inst_req_msg_v01 req;
  397. struct qmi_handle *handle;
  398. int rc;
  399. handle = devm_kzalloc(ctrl->dev, sizeof(*handle), GFP_KERNEL);
  400. if (!handle)
  401. return -ENOMEM;
  402. rc = qmi_handle_init(handle, SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  403. NULL, qcom_slim_qmi_msg_handlers);
  404. if (rc < 0) {
  405. dev_err(ctrl->dev, "QMI client init failed: %d\n", rc);
  406. goto qmi_handle_init_failed;
  407. }
  408. rc = kernel_connect(handle->sock,
  409. (struct sockaddr *)&ctrl->qmi.svc_info,
  410. sizeof(ctrl->qmi.svc_info), 0);
  411. if (rc < 0) {
  412. dev_err(ctrl->dev, "Remote Service connect failed: %d\n", rc);
  413. goto qmi_connect_to_service_failed;
  414. }
  415. /* Instance is 0 based */
  416. req.instance = (ctrl->ngd->id >> 1);
  417. req.mode_valid = 1;
  418. /* Mode indicates the role of the ADSP */
  419. if (apps_is_master)
  420. req.mode = SLIMBUS_MODE_SATELLITE_V01;
  421. else
  422. req.mode = SLIMBUS_MODE_MASTER_V01;
  423. ctrl->qmi.handle = handle;
  424. rc = qcom_slim_qmi_send_select_inst_req(ctrl, &req);
  425. if (rc) {
  426. dev_err(ctrl->dev, "failed to select h/w instance\n");
  427. goto qmi_select_instance_failed;
  428. }
  429. return 0;
  430. qmi_select_instance_failed:
  431. ctrl->qmi.handle = NULL;
  432. qmi_connect_to_service_failed:
  433. qmi_handle_release(handle);
  434. qmi_handle_init_failed:
  435. devm_kfree(ctrl->dev, handle);
  436. return rc;
  437. }
  438. static void qcom_slim_qmi_exit(struct qcom_slim_ngd_ctrl *ctrl)
  439. {
  440. if (!ctrl->qmi.handle)
  441. return;
  442. qmi_handle_release(ctrl->qmi.handle);
  443. devm_kfree(ctrl->dev, ctrl->qmi.handle);
  444. ctrl->qmi.handle = NULL;
  445. }
  446. static int qcom_slim_qmi_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  447. bool active)
  448. {
  449. struct slimbus_power_req_msg_v01 req;
  450. if (active)
  451. req.pm_req = SLIMBUS_PM_ACTIVE_V01;
  452. else
  453. req.pm_req = SLIMBUS_PM_INACTIVE_V01;
  454. req.resp_type_valid = 0;
  455. return qcom_slim_qmi_send_power_request(ctrl, &req);
  456. }
  457. static u32 *qcom_slim_ngd_tx_msg_get(struct qcom_slim_ngd_ctrl *ctrl, int len,
  458. struct completion *comp)
  459. {
  460. struct qcom_slim_ngd_dma_desc *desc;
  461. unsigned long flags;
  462. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  463. if ((ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM == ctrl->tx_head) {
  464. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  465. return NULL;
  466. }
  467. desc = &ctrl->txdesc[ctrl->tx_tail];
  468. desc->base = ctrl->tx_base + ctrl->tx_tail * SLIM_MSGQ_BUF_LEN;
  469. desc->comp = comp;
  470. ctrl->tx_tail = (ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM;
  471. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  472. return desc->base;
  473. }
  474. static void qcom_slim_ngd_tx_msg_dma_cb(void *args)
  475. {
  476. struct qcom_slim_ngd_dma_desc *desc = args;
  477. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  478. unsigned long flags;
  479. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  480. if (desc->comp) {
  481. complete(desc->comp);
  482. desc->comp = NULL;
  483. }
  484. ctrl->tx_head = (ctrl->tx_head + 1) % QCOM_SLIM_NGD_DESC_NUM;
  485. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  486. }
  487. static int qcom_slim_ngd_tx_msg_post(struct qcom_slim_ngd_ctrl *ctrl,
  488. void *buf, int len)
  489. {
  490. struct qcom_slim_ngd_dma_desc *desc;
  491. unsigned long flags;
  492. int index, offset;
  493. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  494. offset = buf - ctrl->tx_base;
  495. index = offset/SLIM_MSGQ_BUF_LEN;
  496. desc = &ctrl->txdesc[index];
  497. desc->phys = ctrl->tx_phys_base + offset;
  498. desc->base = ctrl->tx_base + offset;
  499. desc->ctrl = ctrl;
  500. len = (len + 3) & 0xfc;
  501. desc->desc = dmaengine_prep_slave_single(ctrl->dma_tx_channel,
  502. desc->phys, len,
  503. DMA_MEM_TO_DEV,
  504. DMA_PREP_INTERRUPT);
  505. if (!desc->desc) {
  506. dev_err(ctrl->dev, "unable to prepare channel\n");
  507. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  508. return -EINVAL;
  509. }
  510. desc->desc->callback = qcom_slim_ngd_tx_msg_dma_cb;
  511. desc->desc->callback_param = desc;
  512. desc->desc->cookie = dmaengine_submit(desc->desc);
  513. dma_async_issue_pending(ctrl->dma_tx_channel);
  514. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  515. return 0;
  516. }
  517. static void qcom_slim_ngd_rx(struct qcom_slim_ngd_ctrl *ctrl, u8 *buf)
  518. {
  519. u8 mc, mt, len;
  520. mt = SLIM_HEADER_GET_MT(buf[0]);
  521. len = SLIM_HEADER_GET_RL(buf[0]);
  522. mc = SLIM_HEADER_GET_MC(buf[1]);
  523. if (mc == SLIM_USR_MC_MASTER_CAPABILITY &&
  524. mt == SLIM_MSG_MT_SRC_REFERRED_USER)
  525. queue_work(ctrl->mwq, &ctrl->m_work);
  526. if (mc == SLIM_MSG_MC_REPLY_INFORMATION ||
  527. mc == SLIM_MSG_MC_REPLY_VALUE || (mc == SLIM_USR_MC_ADDR_REPLY &&
  528. mt == SLIM_MSG_MT_SRC_REFERRED_USER) ||
  529. (mc == SLIM_USR_MC_GENERIC_ACK &&
  530. mt == SLIM_MSG_MT_SRC_REFERRED_USER)) {
  531. slim_msg_response(&ctrl->ctrl, &buf[4], buf[3], len - 4);
  532. pm_runtime_mark_last_busy(ctrl->dev);
  533. }
  534. }
  535. static void qcom_slim_ngd_rx_msgq_cb(void *args)
  536. {
  537. struct qcom_slim_ngd_dma_desc *desc = args;
  538. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  539. qcom_slim_ngd_rx(ctrl, (u8 *)desc->base);
  540. /* Add descriptor back to the queue */
  541. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  542. desc->phys, SLIM_MSGQ_BUF_LEN,
  543. DMA_DEV_TO_MEM,
  544. DMA_PREP_INTERRUPT);
  545. if (!desc->desc) {
  546. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  547. return;
  548. }
  549. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  550. desc->desc->callback_param = desc;
  551. desc->desc->cookie = dmaengine_submit(desc->desc);
  552. dma_async_issue_pending(ctrl->dma_rx_channel);
  553. }
  554. static int qcom_slim_ngd_post_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  555. {
  556. struct qcom_slim_ngd_dma_desc *desc;
  557. int i;
  558. for (i = 0; i < QCOM_SLIM_NGD_DESC_NUM; i++) {
  559. desc = &ctrl->rx_desc[i];
  560. desc->phys = ctrl->rx_phys_base + i * SLIM_MSGQ_BUF_LEN;
  561. desc->ctrl = ctrl;
  562. desc->base = ctrl->rx_base + i * SLIM_MSGQ_BUF_LEN;
  563. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  564. desc->phys, SLIM_MSGQ_BUF_LEN,
  565. DMA_DEV_TO_MEM,
  566. DMA_PREP_INTERRUPT);
  567. if (!desc->desc) {
  568. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  569. return -EINVAL;
  570. }
  571. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  572. desc->desc->callback_param = desc;
  573. desc->desc->cookie = dmaengine_submit(desc->desc);
  574. }
  575. dma_async_issue_pending(ctrl->dma_rx_channel);
  576. return 0;
  577. }
  578. static int qcom_slim_ngd_init_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  579. {
  580. struct device *dev = ctrl->dev;
  581. int ret, size;
  582. ctrl->dma_rx_channel = dma_request_slave_channel(dev, "rx");
  583. if (!ctrl->dma_rx_channel) {
  584. dev_err(dev, "Failed to request dma channels");
  585. return -EINVAL;
  586. }
  587. size = QCOM_SLIM_NGD_DESC_NUM * SLIM_MSGQ_BUF_LEN;
  588. ctrl->rx_base = dma_alloc_coherent(dev, size, &ctrl->rx_phys_base,
  589. GFP_KERNEL);
  590. if (!ctrl->rx_base) {
  591. dev_err(dev, "dma_alloc_coherent failed\n");
  592. ret = -ENOMEM;
  593. goto rel_rx;
  594. }
  595. ret = qcom_slim_ngd_post_rx_msgq(ctrl);
  596. if (ret) {
  597. dev_err(dev, "post_rx_msgq() failed 0x%x\n", ret);
  598. goto rx_post_err;
  599. }
  600. return 0;
  601. rx_post_err:
  602. dma_free_coherent(dev, size, ctrl->rx_base, ctrl->rx_phys_base);
  603. rel_rx:
  604. dma_release_channel(ctrl->dma_rx_channel);
  605. return ret;
  606. }
  607. static int qcom_slim_ngd_init_tx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  608. {
  609. struct device *dev = ctrl->dev;
  610. unsigned long flags;
  611. int ret = 0;
  612. int size;
  613. ctrl->dma_tx_channel = dma_request_slave_channel(dev, "tx");
  614. if (!ctrl->dma_tx_channel) {
  615. dev_err(dev, "Failed to request dma channels");
  616. return -EINVAL;
  617. }
  618. size = ((QCOM_SLIM_NGD_DESC_NUM + 1) * SLIM_MSGQ_BUF_LEN);
  619. ctrl->tx_base = dma_alloc_coherent(dev, size, &ctrl->tx_phys_base,
  620. GFP_KERNEL);
  621. if (!ctrl->tx_base) {
  622. dev_err(dev, "dma_alloc_coherent failed\n");
  623. ret = -EINVAL;
  624. goto rel_tx;
  625. }
  626. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  627. ctrl->tx_tail = 0;
  628. ctrl->tx_head = 0;
  629. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  630. return 0;
  631. rel_tx:
  632. dma_release_channel(ctrl->dma_tx_channel);
  633. return ret;
  634. }
  635. static int qcom_slim_ngd_init_dma(struct qcom_slim_ngd_ctrl *ctrl)
  636. {
  637. int ret = 0;
  638. ret = qcom_slim_ngd_init_rx_msgq(ctrl);
  639. if (ret) {
  640. dev_err(ctrl->dev, "rx dma init failed\n");
  641. return ret;
  642. }
  643. ret = qcom_slim_ngd_init_tx_msgq(ctrl);
  644. if (ret)
  645. dev_err(ctrl->dev, "tx dma init failed\n");
  646. return ret;
  647. }
  648. static irqreturn_t qcom_slim_ngd_interrupt(int irq, void *d)
  649. {
  650. struct qcom_slim_ngd_ctrl *ctrl = d;
  651. void __iomem *base = ctrl->ngd->base;
  652. u32 stat = readl(base + NGD_INT_STAT);
  653. if ((stat & NGD_INT_MSG_BUF_CONTE) ||
  654. (stat & NGD_INT_MSG_TX_INVAL) || (stat & NGD_INT_DEV_ERR) ||
  655. (stat & NGD_INT_TX_NACKED_2)) {
  656. dev_err(ctrl->dev, "Error Interrupt received 0x%x\n", stat);
  657. }
  658. writel(stat, base + NGD_INT_CLR);
  659. return IRQ_HANDLED;
  660. }
  661. static int qcom_slim_ngd_xfer_msg(struct slim_controller *sctrl,
  662. struct slim_msg_txn *txn)
  663. {
  664. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  665. DECLARE_COMPLETION_ONSTACK(tx_sent);
  666. DECLARE_COMPLETION_ONSTACK(done);
  667. int ret, timeout, i;
  668. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  669. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  670. u32 *pbuf;
  671. u8 *puc;
  672. u8 la = txn->la;
  673. bool usr_msg = false;
  674. if (txn->mc & SLIM_MSG_CLK_PAUSE_SEQ_FLG)
  675. return -EPROTONOSUPPORT;
  676. if (txn->mt == SLIM_MSG_MT_CORE &&
  677. (txn->mc >= SLIM_MSG_MC_BEGIN_RECONFIGURATION &&
  678. txn->mc <= SLIM_MSG_MC_RECONFIGURE_NOW))
  679. return 0;
  680. if (txn->dt == SLIM_MSG_DEST_ENUMADDR)
  681. return -EPROTONOSUPPORT;
  682. if (txn->msg->num_bytes > SLIM_MSGQ_BUF_LEN ||
  683. txn->rl > SLIM_MSGQ_BUF_LEN) {
  684. dev_err(ctrl->dev, "msg exeeds HW limit\n");
  685. return -EINVAL;
  686. }
  687. pbuf = qcom_slim_ngd_tx_msg_get(ctrl, txn->rl, &tx_sent);
  688. if (!pbuf) {
  689. dev_err(ctrl->dev, "Message buffer unavailable\n");
  690. return -ENOMEM;
  691. }
  692. if (txn->mt == SLIM_MSG_MT_CORE &&
  693. (txn->mc == SLIM_MSG_MC_CONNECT_SOURCE ||
  694. txn->mc == SLIM_MSG_MC_CONNECT_SINK ||
  695. txn->mc == SLIM_MSG_MC_DISCONNECT_PORT)) {
  696. txn->mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  697. switch (txn->mc) {
  698. case SLIM_MSG_MC_CONNECT_SOURCE:
  699. txn->mc = SLIM_USR_MC_CONNECT_SRC;
  700. break;
  701. case SLIM_MSG_MC_CONNECT_SINK:
  702. txn->mc = SLIM_USR_MC_CONNECT_SINK;
  703. break;
  704. case SLIM_MSG_MC_DISCONNECT_PORT:
  705. txn->mc = SLIM_USR_MC_DISCONNECT_PORT;
  706. break;
  707. default:
  708. return -EINVAL;
  709. }
  710. usr_msg = true;
  711. i = 0;
  712. wbuf[i++] = txn->la;
  713. la = SLIM_LA_MGR;
  714. wbuf[i++] = txn->msg->wbuf[0];
  715. if (txn->mc != SLIM_USR_MC_DISCONNECT_PORT)
  716. wbuf[i++] = txn->msg->wbuf[1];
  717. txn->comp = &done;
  718. ret = slim_alloc_txn_tid(sctrl, txn);
  719. if (ret) {
  720. dev_err(ctrl->dev, "Unable to allocate TID\n");
  721. return ret;
  722. }
  723. wbuf[i++] = txn->tid;
  724. txn->msg->num_bytes = i;
  725. txn->msg->wbuf = wbuf;
  726. txn->msg->rbuf = rbuf;
  727. txn->rl = txn->msg->num_bytes + 4;
  728. }
  729. /* HW expects length field to be excluded */
  730. txn->rl--;
  731. puc = (u8 *)pbuf;
  732. *pbuf = 0;
  733. if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
  734. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 0,
  735. la);
  736. puc += 3;
  737. } else {
  738. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 1,
  739. la);
  740. puc += 2;
  741. }
  742. if (slim_tid_txn(txn->mt, txn->mc))
  743. *(puc++) = txn->tid;
  744. if (slim_ec_txn(txn->mt, txn->mc)) {
  745. *(puc++) = (txn->ec & 0xFF);
  746. *(puc++) = (txn->ec >> 8) & 0xFF;
  747. }
  748. if (txn->msg && txn->msg->wbuf)
  749. memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
  750. ret = qcom_slim_ngd_tx_msg_post(ctrl, pbuf, txn->rl);
  751. if (ret)
  752. return ret;
  753. timeout = wait_for_completion_timeout(&tx_sent, HZ);
  754. if (!timeout) {
  755. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  756. txn->mt);
  757. return -ETIMEDOUT;
  758. }
  759. if (usr_msg) {
  760. timeout = wait_for_completion_timeout(&done, HZ);
  761. if (!timeout) {
  762. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x",
  763. txn->mc, txn->mt);
  764. return -ETIMEDOUT;
  765. }
  766. }
  767. return 0;
  768. }
  769. static int qcom_slim_ngd_xfer_msg_sync(struct slim_controller *ctrl,
  770. struct slim_msg_txn *txn)
  771. {
  772. DECLARE_COMPLETION_ONSTACK(done);
  773. int ret, timeout;
  774. pm_runtime_get_sync(ctrl->dev);
  775. txn->comp = &done;
  776. ret = qcom_slim_ngd_xfer_msg(ctrl, txn);
  777. if (ret)
  778. return ret;
  779. timeout = wait_for_completion_timeout(&done, HZ);
  780. if (!timeout) {
  781. dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  782. txn->mt);
  783. return -ETIMEDOUT;
  784. }
  785. return 0;
  786. }
  787. static int qcom_slim_ngd_enable_stream(struct slim_stream_runtime *rt)
  788. {
  789. struct slim_device *sdev = rt->dev;
  790. struct slim_controller *ctrl = sdev->ctrl;
  791. struct slim_val_inf msg = {0};
  792. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  793. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  794. struct slim_msg_txn txn = {0,};
  795. int i, ret;
  796. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  797. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  798. txn.la = SLIM_LA_MGR;
  799. txn.ec = 0;
  800. txn.msg = &msg;
  801. txn.msg->num_bytes = 0;
  802. txn.msg->wbuf = wbuf;
  803. txn.msg->rbuf = rbuf;
  804. for (i = 0; i < rt->num_ports; i++) {
  805. struct slim_port *port = &rt->ports[i];
  806. if (txn.msg->num_bytes == 0) {
  807. int seg_interval = SLIM_SLOTS_PER_SUPERFRAME/rt->ratem;
  808. int exp;
  809. wbuf[txn.msg->num_bytes++] = sdev->laddr;
  810. wbuf[txn.msg->num_bytes] = rt->bps >> 2 |
  811. (port->ch.aux_fmt << 6);
  812. /* Data channel segment interval not multiple of 3 */
  813. exp = seg_interval % 3;
  814. if (exp)
  815. wbuf[txn.msg->num_bytes] |= BIT(5);
  816. txn.msg->num_bytes++;
  817. wbuf[txn.msg->num_bytes++] = exp << 4 | rt->prot;
  818. if (rt->prot == SLIM_PROTO_ISO)
  819. wbuf[txn.msg->num_bytes++] =
  820. port->ch.prrate |
  821. SLIM_CHANNEL_CONTENT_FL;
  822. else
  823. wbuf[txn.msg->num_bytes++] = port->ch.prrate;
  824. ret = slim_alloc_txn_tid(ctrl, &txn);
  825. if (ret) {
  826. dev_err(&sdev->dev, "Fail to allocate TID\n");
  827. return -ENXIO;
  828. }
  829. wbuf[txn.msg->num_bytes++] = txn.tid;
  830. }
  831. wbuf[txn.msg->num_bytes++] = port->ch.id;
  832. }
  833. txn.mc = SLIM_USR_MC_DEF_ACT_CHAN;
  834. txn.rl = txn.msg->num_bytes + 4;
  835. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  836. if (ret) {
  837. slim_free_txn_tid(ctrl, &txn);
  838. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  839. txn.mt);
  840. return ret;
  841. }
  842. txn.mc = SLIM_USR_MC_RECONFIG_NOW;
  843. txn.msg->num_bytes = 2;
  844. wbuf[1] = sdev->laddr;
  845. txn.rl = txn.msg->num_bytes + 4;
  846. ret = slim_alloc_txn_tid(ctrl, &txn);
  847. if (ret) {
  848. dev_err(ctrl->dev, "Fail to allocate TID\n");
  849. return ret;
  850. }
  851. wbuf[0] = txn.tid;
  852. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  853. if (ret) {
  854. slim_free_txn_tid(ctrl, &txn);
  855. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  856. txn.mt);
  857. }
  858. return ret;
  859. }
  860. static int qcom_slim_ngd_get_laddr(struct slim_controller *ctrl,
  861. struct slim_eaddr *ea, u8 *laddr)
  862. {
  863. struct slim_val_inf msg = {0};
  864. struct slim_msg_txn txn;
  865. u8 wbuf[10] = {0};
  866. u8 rbuf[10] = {0};
  867. int ret;
  868. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  869. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  870. txn.la = SLIM_LA_MGR;
  871. txn.ec = 0;
  872. txn.mc = SLIM_USR_MC_ADDR_QUERY;
  873. txn.rl = 11;
  874. txn.msg = &msg;
  875. txn.msg->num_bytes = 7;
  876. txn.msg->wbuf = wbuf;
  877. txn.msg->rbuf = rbuf;
  878. ret = slim_alloc_txn_tid(ctrl, &txn);
  879. if (ret < 0)
  880. return ret;
  881. wbuf[0] = (u8)txn.tid;
  882. memcpy(&wbuf[1], ea, sizeof(*ea));
  883. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  884. if (ret) {
  885. slim_free_txn_tid(ctrl, &txn);
  886. return ret;
  887. }
  888. *laddr = rbuf[6];
  889. return ret;
  890. }
  891. static int qcom_slim_ngd_exit_dma(struct qcom_slim_ngd_ctrl *ctrl)
  892. {
  893. if (ctrl->dma_rx_channel) {
  894. dmaengine_terminate_sync(ctrl->dma_rx_channel);
  895. dma_release_channel(ctrl->dma_rx_channel);
  896. }
  897. if (ctrl->dma_tx_channel) {
  898. dmaengine_terminate_sync(ctrl->dma_tx_channel);
  899. dma_release_channel(ctrl->dma_tx_channel);
  900. }
  901. ctrl->dma_tx_channel = ctrl->dma_rx_channel = NULL;
  902. return 0;
  903. }
  904. static void qcom_slim_ngd_setup(struct qcom_slim_ngd_ctrl *ctrl)
  905. {
  906. u32 cfg = readl_relaxed(ctrl->ngd->base);
  907. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
  908. qcom_slim_ngd_init_dma(ctrl);
  909. /* By default enable message queues */
  910. cfg |= NGD_CFG_RX_MSGQ_EN;
  911. cfg |= NGD_CFG_TX_MSGQ_EN;
  912. /* Enable NGD if it's not already enabled*/
  913. if (!(cfg & NGD_CFG_ENABLE))
  914. cfg |= NGD_CFG_ENABLE;
  915. writel_relaxed(cfg, ctrl->ngd->base);
  916. }
  917. static int qcom_slim_ngd_power_up(struct qcom_slim_ngd_ctrl *ctrl)
  918. {
  919. enum qcom_slim_ngd_state cur_state = ctrl->state;
  920. struct qcom_slim_ngd *ngd = ctrl->ngd;
  921. u32 laddr, rx_msgq;
  922. int timeout, ret = 0;
  923. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  924. timeout = wait_for_completion_timeout(&ctrl->qmi.qmi_comp, HZ);
  925. if (!timeout)
  926. return -EREMOTEIO;
  927. }
  928. if (ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP ||
  929. ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  930. ret = qcom_slim_qmi_power_request(ctrl, true);
  931. if (ret) {
  932. dev_err(ctrl->dev, "SLIM QMI power request failed:%d\n",
  933. ret);
  934. return ret;
  935. }
  936. }
  937. ctrl->ver = readl_relaxed(ctrl->base);
  938. /* Version info in 16 MSbits */
  939. ctrl->ver >>= 16;
  940. laddr = readl_relaxed(ngd->base + NGD_STATUS);
  941. if (laddr & NGD_LADDR) {
  942. /*
  943. * external MDM restart case where ADSP itself was active framer
  944. * For example, modem restarted when playback was active
  945. */
  946. if (cur_state == QCOM_SLIM_NGD_CTRL_AWAKE) {
  947. dev_info(ctrl->dev, "Subsys restart: ADSP active framer\n");
  948. return 0;
  949. }
  950. return 0;
  951. }
  952. writel_relaxed(DEF_NGD_INT_MASK, ngd->base + NGD_INT_EN);
  953. rx_msgq = readl_relaxed(ngd->base + NGD_RX_MSGQ_CFG);
  954. writel_relaxed(rx_msgq|SLIM_RX_MSGQ_TIMEOUT_VAL,
  955. ngd->base + NGD_RX_MSGQ_CFG);
  956. qcom_slim_ngd_setup(ctrl);
  957. timeout = wait_for_completion_timeout(&ctrl->reconf, HZ);
  958. if (!timeout) {
  959. dev_err(ctrl->dev, "capability exchange timed-out\n");
  960. return -ETIMEDOUT;
  961. }
  962. return 0;
  963. }
  964. static void qcom_slim_ngd_notify_slaves(struct qcom_slim_ngd_ctrl *ctrl)
  965. {
  966. struct slim_device *sbdev;
  967. struct device_node *node;
  968. for_each_child_of_node(ctrl->ngd->pdev->dev.of_node, node) {
  969. sbdev = of_slim_get_device(&ctrl->ctrl, node);
  970. if (!sbdev)
  971. continue;
  972. if (slim_get_logical_addr(sbdev))
  973. dev_err(ctrl->dev, "Failed to get logical address\n");
  974. }
  975. }
  976. static void qcom_slim_ngd_master_worker(struct work_struct *work)
  977. {
  978. struct qcom_slim_ngd_ctrl *ctrl;
  979. struct slim_msg_txn txn;
  980. struct slim_val_inf msg = {0};
  981. int retries = 0;
  982. u8 wbuf[8];
  983. int ret = 0;
  984. ctrl = container_of(work, struct qcom_slim_ngd_ctrl, m_work);
  985. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  986. txn.ec = 0;
  987. txn.mc = SLIM_USR_MC_REPORT_SATELLITE;
  988. txn.mt = SLIM_MSG_MT_SRC_REFERRED_USER;
  989. txn.la = SLIM_LA_MGR;
  990. wbuf[0] = SAT_MAGIC_LSB;
  991. wbuf[1] = SAT_MAGIC_MSB;
  992. wbuf[2] = SAT_MSG_VER;
  993. wbuf[3] = SAT_MSG_PROT;
  994. txn.msg = &msg;
  995. txn.msg->wbuf = wbuf;
  996. txn.msg->num_bytes = 4;
  997. txn.rl = 8;
  998. dev_info(ctrl->dev, "SLIM SAT: Rcvd master capability\n");
  999. capability_retry:
  1000. ret = qcom_slim_ngd_xfer_msg(&ctrl->ctrl, &txn);
  1001. if (!ret) {
  1002. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1003. complete(&ctrl->reconf);
  1004. else
  1005. dev_err(ctrl->dev, "unexpected state:%d\n",
  1006. ctrl->state);
  1007. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
  1008. qcom_slim_ngd_notify_slaves(ctrl);
  1009. } else if (ret == -EIO) {
  1010. dev_err(ctrl->dev, "capability message NACKed, retrying\n");
  1011. if (retries < INIT_MX_RETRIES) {
  1012. msleep(DEF_RETRY_MS);
  1013. retries++;
  1014. goto capability_retry;
  1015. }
  1016. } else {
  1017. dev_err(ctrl->dev, "SLIM: capability TX failed:%d\n", ret);
  1018. }
  1019. }
  1020. static int qcom_slim_ngd_runtime_resume(struct device *dev)
  1021. {
  1022. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1023. int ret = 0;
  1024. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1025. ret = qcom_slim_ngd_power_up(ctrl);
  1026. if (ret) {
  1027. /* Did SSR cause this power up failure */
  1028. if (ctrl->state != QCOM_SLIM_NGD_CTRL_DOWN)
  1029. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1030. else
  1031. dev_err(ctrl->dev, "HW wakeup attempt during SSR\n");
  1032. } else {
  1033. ctrl->state = QCOM_SLIM_NGD_CTRL_AWAKE;
  1034. }
  1035. return 0;
  1036. }
  1037. static int qcom_slim_ngd_enable(struct qcom_slim_ngd_ctrl *ctrl, bool enable)
  1038. {
  1039. if (enable) {
  1040. int ret = qcom_slim_qmi_init(ctrl, false);
  1041. if (ret) {
  1042. dev_err(ctrl->dev, "qmi init fail, ret:%d, state:%d\n",
  1043. ret, ctrl->state);
  1044. return ret;
  1045. }
  1046. /* controller state should be in sync with framework state */
  1047. complete(&ctrl->qmi.qmi_comp);
  1048. if (!pm_runtime_enabled(ctrl->dev) ||
  1049. !pm_runtime_suspended(ctrl->dev))
  1050. qcom_slim_ngd_runtime_resume(ctrl->dev);
  1051. else
  1052. pm_runtime_resume(ctrl->dev);
  1053. pm_runtime_mark_last_busy(ctrl->dev);
  1054. pm_runtime_put(ctrl->dev);
  1055. } else {
  1056. qcom_slim_qmi_exit(ctrl);
  1057. }
  1058. return 0;
  1059. }
  1060. static int qcom_slim_ngd_qmi_new_server(struct qmi_handle *hdl,
  1061. struct qmi_service *service)
  1062. {
  1063. struct qcom_slim_ngd_qmi *qmi =
  1064. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1065. struct qcom_slim_ngd_ctrl *ctrl =
  1066. container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
  1067. qmi->svc_info.sq_family = AF_QIPCRTR;
  1068. qmi->svc_info.sq_node = service->node;
  1069. qmi->svc_info.sq_port = service->port;
  1070. qcom_slim_ngd_enable(ctrl, true);
  1071. return 0;
  1072. }
  1073. static void qcom_slim_ngd_qmi_del_server(struct qmi_handle *hdl,
  1074. struct qmi_service *service)
  1075. {
  1076. struct qcom_slim_ngd_qmi *qmi =
  1077. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1078. qmi->svc_info.sq_node = 0;
  1079. qmi->svc_info.sq_port = 0;
  1080. }
  1081. static struct qmi_ops qcom_slim_ngd_qmi_svc_event_ops = {
  1082. .new_server = qcom_slim_ngd_qmi_new_server,
  1083. .del_server = qcom_slim_ngd_qmi_del_server,
  1084. };
  1085. static int qcom_slim_ngd_qmi_svc_event_init(struct qcom_slim_ngd_ctrl *ctrl)
  1086. {
  1087. struct qcom_slim_ngd_qmi *qmi = &ctrl->qmi;
  1088. int ret;
  1089. ret = qmi_handle_init(&qmi->svc_event_hdl, 0,
  1090. &qcom_slim_ngd_qmi_svc_event_ops, NULL);
  1091. if (ret < 0) {
  1092. dev_err(ctrl->dev, "qmi_handle_init failed: %d\n", ret);
  1093. return ret;
  1094. }
  1095. ret = qmi_add_lookup(&qmi->svc_event_hdl, SLIMBUS_QMI_SVC_ID,
  1096. SLIMBUS_QMI_SVC_V1, SLIMBUS_QMI_INS_ID);
  1097. if (ret < 0) {
  1098. dev_err(ctrl->dev, "qmi_add_lookup failed: %d\n", ret);
  1099. qmi_handle_release(&qmi->svc_event_hdl);
  1100. }
  1101. return ret;
  1102. }
  1103. static void qcom_slim_ngd_qmi_svc_event_deinit(struct qcom_slim_ngd_qmi *qmi)
  1104. {
  1105. qmi_handle_release(&qmi->svc_event_hdl);
  1106. }
  1107. static struct platform_driver qcom_slim_ngd_driver;
  1108. #define QCOM_SLIM_NGD_DRV_NAME "qcom,slim-ngd"
  1109. static const struct of_device_id qcom_slim_ngd_dt_match[] = {
  1110. {
  1111. .compatible = "qcom,slim-ngd-v1.5.0",
  1112. .data = &ngd_v1_5_offset_info,
  1113. },
  1114. {}
  1115. };
  1116. MODULE_DEVICE_TABLE(of, qcom_slim_ngd_dt_match);
  1117. static int of_qcom_slim_ngd_register(struct device *parent,
  1118. struct qcom_slim_ngd_ctrl *ctrl)
  1119. {
  1120. const struct ngd_reg_offset_data *data;
  1121. struct qcom_slim_ngd *ngd;
  1122. struct device_node *node;
  1123. u32 id;
  1124. data = of_match_node(qcom_slim_ngd_dt_match, parent->of_node)->data;
  1125. for_each_available_child_of_node(parent->of_node, node) {
  1126. if (of_property_read_u32(node, "reg", &id))
  1127. continue;
  1128. ngd = kzalloc(sizeof(*ngd), GFP_KERNEL);
  1129. if (!ngd)
  1130. return -ENOMEM;
  1131. ngd->pdev = platform_device_alloc(QCOM_SLIM_NGD_DRV_NAME, id);
  1132. if (!ngd->pdev) {
  1133. kfree(ngd);
  1134. return -ENOMEM;
  1135. }
  1136. ngd->id = id;
  1137. ngd->pdev->dev.parent = parent;
  1138. ngd->pdev->driver_override = QCOM_SLIM_NGD_DRV_NAME;
  1139. ngd->pdev->dev.of_node = node;
  1140. ctrl->ngd = ngd;
  1141. platform_set_drvdata(ngd->pdev, ctrl);
  1142. platform_device_add(ngd->pdev);
  1143. ngd->base = ctrl->base + ngd->id * data->offset +
  1144. (ngd->id - 1) * data->size;
  1145. ctrl->ngd = ngd;
  1146. platform_driver_register(&qcom_slim_ngd_driver);
  1147. return 0;
  1148. }
  1149. return -ENODEV;
  1150. }
  1151. static int qcom_slim_ngd_probe(struct platform_device *pdev)
  1152. {
  1153. struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
  1154. struct device *dev = &pdev->dev;
  1155. int ret;
  1156. ctrl->ctrl.dev = dev;
  1157. ret = slim_register_controller(&ctrl->ctrl);
  1158. if (ret) {
  1159. dev_err(dev, "error adding slim controller\n");
  1160. return ret;
  1161. }
  1162. pm_runtime_use_autosuspend(dev);
  1163. pm_runtime_set_autosuspend_delay(dev, QCOM_SLIM_NGD_AUTOSUSPEND);
  1164. pm_runtime_set_suspended(dev);
  1165. pm_runtime_enable(dev);
  1166. pm_runtime_get_noresume(dev);
  1167. ret = qcom_slim_ngd_qmi_svc_event_init(ctrl);
  1168. if (ret) {
  1169. dev_err(&pdev->dev, "QMI service registration failed:%d", ret);
  1170. goto err;
  1171. }
  1172. INIT_WORK(&ctrl->m_work, qcom_slim_ngd_master_worker);
  1173. ctrl->mwq = create_singlethread_workqueue("ngd_master");
  1174. if (!ctrl->mwq) {
  1175. dev_err(&pdev->dev, "Failed to start master worker\n");
  1176. ret = -ENOMEM;
  1177. goto wq_err;
  1178. }
  1179. return 0;
  1180. err:
  1181. slim_unregister_controller(&ctrl->ctrl);
  1182. wq_err:
  1183. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1184. if (ctrl->mwq)
  1185. destroy_workqueue(ctrl->mwq);
  1186. return 0;
  1187. }
  1188. static int qcom_slim_ngd_ctrl_probe(struct platform_device *pdev)
  1189. {
  1190. struct device *dev = &pdev->dev;
  1191. struct qcom_slim_ngd_ctrl *ctrl;
  1192. struct resource *res;
  1193. int ret;
  1194. ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
  1195. if (!ctrl)
  1196. return -ENOMEM;
  1197. dev_set_drvdata(dev, ctrl);
  1198. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1199. ctrl->base = devm_ioremap_resource(dev, res);
  1200. if (IS_ERR(ctrl->base))
  1201. return PTR_ERR(ctrl->base);
  1202. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1203. if (!res) {
  1204. dev_err(&pdev->dev, "no slimbus IRQ resource\n");
  1205. return -ENODEV;
  1206. }
  1207. ret = devm_request_irq(dev, res->start, qcom_slim_ngd_interrupt,
  1208. IRQF_TRIGGER_HIGH, "slim-ngd", ctrl);
  1209. if (ret) {
  1210. dev_err(&pdev->dev, "request IRQ failed\n");
  1211. return ret;
  1212. }
  1213. ctrl->dev = dev;
  1214. ctrl->framer.rootfreq = SLIM_ROOT_FREQ >> 3;
  1215. ctrl->framer.superfreq =
  1216. ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
  1217. ctrl->ctrl.a_framer = &ctrl->framer;
  1218. ctrl->ctrl.clkgear = SLIM_MAX_CLK_GEAR;
  1219. ctrl->ctrl.get_laddr = qcom_slim_ngd_get_laddr;
  1220. ctrl->ctrl.enable_stream = qcom_slim_ngd_enable_stream;
  1221. ctrl->ctrl.xfer_msg = qcom_slim_ngd_xfer_msg;
  1222. ctrl->ctrl.wakeup = NULL;
  1223. ctrl->state = QCOM_SLIM_NGD_CTRL_DOWN;
  1224. spin_lock_init(&ctrl->tx_buf_lock);
  1225. init_completion(&ctrl->reconf);
  1226. init_completion(&ctrl->qmi.qmi_comp);
  1227. return of_qcom_slim_ngd_register(dev, ctrl);
  1228. }
  1229. static int qcom_slim_ngd_ctrl_remove(struct platform_device *pdev)
  1230. {
  1231. platform_driver_unregister(&qcom_slim_ngd_driver);
  1232. return 0;
  1233. }
  1234. static int qcom_slim_ngd_remove(struct platform_device *pdev)
  1235. {
  1236. struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
  1237. pm_runtime_disable(&pdev->dev);
  1238. slim_unregister_controller(&ctrl->ctrl);
  1239. qcom_slim_ngd_exit_dma(ctrl);
  1240. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1241. if (ctrl->mwq)
  1242. destroy_workqueue(ctrl->mwq);
  1243. kfree(ctrl->ngd);
  1244. ctrl->ngd = NULL;
  1245. return 0;
  1246. }
  1247. static int __maybe_unused qcom_slim_ngd_runtime_idle(struct device *dev)
  1248. {
  1249. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1250. if (ctrl->state == QCOM_SLIM_NGD_CTRL_AWAKE)
  1251. ctrl->state = QCOM_SLIM_NGD_CTRL_IDLE;
  1252. pm_request_autosuspend(dev);
  1253. return -EAGAIN;
  1254. }
  1255. static int __maybe_unused qcom_slim_ngd_runtime_suspend(struct device *dev)
  1256. {
  1257. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1258. int ret = 0;
  1259. ret = qcom_slim_qmi_power_request(ctrl, false);
  1260. if (ret && ret != -EBUSY)
  1261. dev_info(ctrl->dev, "slim resource not idle:%d\n", ret);
  1262. if (!ret || ret == -ETIMEDOUT)
  1263. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1264. return ret;
  1265. }
  1266. static const struct dev_pm_ops qcom_slim_ngd_dev_pm_ops = {
  1267. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1268. pm_runtime_force_resume)
  1269. SET_RUNTIME_PM_OPS(
  1270. qcom_slim_ngd_runtime_suspend,
  1271. qcom_slim_ngd_runtime_resume,
  1272. qcom_slim_ngd_runtime_idle
  1273. )
  1274. };
  1275. static struct platform_driver qcom_slim_ngd_ctrl_driver = {
  1276. .probe = qcom_slim_ngd_ctrl_probe,
  1277. .remove = qcom_slim_ngd_ctrl_remove,
  1278. .driver = {
  1279. .name = "qcom,slim-ngd-ctrl",
  1280. .of_match_table = qcom_slim_ngd_dt_match,
  1281. },
  1282. };
  1283. static struct platform_driver qcom_slim_ngd_driver = {
  1284. .probe = qcom_slim_ngd_probe,
  1285. .remove = qcom_slim_ngd_remove,
  1286. .driver = {
  1287. .name = QCOM_SLIM_NGD_DRV_NAME,
  1288. .pm = &qcom_slim_ngd_dev_pm_ops,
  1289. },
  1290. };
  1291. module_platform_driver(qcom_slim_ngd_ctrl_driver);
  1292. MODULE_LICENSE("GPL v2");
  1293. MODULE_DESCRIPTION("Qualcomm SLIMBus NGD controller");