omap-sham.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_address.h>
  34. #include <linux/of_irq.h>
  35. #include <linux/delay.h>
  36. #include <linux/crypto.h>
  37. #include <linux/cryptohash.h>
  38. #include <crypto/scatterwalk.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/sha.h>
  41. #include <crypto/hash.h>
  42. #include <crypto/hmac.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  89. /* mostly device flags */
  90. #define FLAGS_BUSY 0
  91. #define FLAGS_FINAL 1
  92. #define FLAGS_DMA_ACTIVE 2
  93. #define FLAGS_OUTPUT_READY 3
  94. #define FLAGS_INIT 4
  95. #define FLAGS_CPU 5
  96. #define FLAGS_DMA_READY 6
  97. #define FLAGS_AUTO_XOR 7
  98. #define FLAGS_BE32_SHA1 8
  99. #define FLAGS_SGS_COPIED 9
  100. #define FLAGS_SGS_ALLOCED 10
  101. #define FLAGS_HUGE 11
  102. /* context flags */
  103. #define FLAGS_FINUP 16
  104. #define FLAGS_MODE_SHIFT 18
  105. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  110. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  111. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  112. #define FLAGS_HMAC 21
  113. #define FLAGS_ERROR 22
  114. #define OP_UPDATE 1
  115. #define OP_FINAL 2
  116. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  117. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  118. #define BUFLEN SHA512_BLOCK_SIZE
  119. #define OMAP_SHA_DMA_THRESHOLD 256
  120. #define OMAP_SHA_MAX_DMA_LEN (1024 * 2048)
  121. struct omap_sham_dev;
  122. struct omap_sham_reqctx {
  123. struct omap_sham_dev *dd;
  124. unsigned long flags;
  125. unsigned long op;
  126. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  127. size_t digcnt;
  128. size_t bufcnt;
  129. size_t buflen;
  130. /* walk state */
  131. struct scatterlist *sg;
  132. struct scatterlist sgl[2];
  133. int offset; /* offset in current sg */
  134. int sg_len;
  135. unsigned int total; /* total request */
  136. u8 buffer[0] OMAP_ALIGNED;
  137. };
  138. struct omap_sham_hmac_ctx {
  139. struct crypto_shash *shash;
  140. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  141. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  142. };
  143. struct omap_sham_ctx {
  144. struct omap_sham_dev *dd;
  145. unsigned long flags;
  146. /* fallback stuff */
  147. struct crypto_shash *fallback;
  148. struct omap_sham_hmac_ctx base[0];
  149. };
  150. #define OMAP_SHAM_QUEUE_LENGTH 10
  151. struct omap_sham_algs_info {
  152. struct ahash_alg *algs_list;
  153. unsigned int size;
  154. unsigned int registered;
  155. };
  156. struct omap_sham_pdata {
  157. struct omap_sham_algs_info *algs_info;
  158. unsigned int algs_info_size;
  159. unsigned long flags;
  160. int digest_size;
  161. void (*copy_hash)(struct ahash_request *req, int out);
  162. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  163. int final, int dma);
  164. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  165. int (*poll_irq)(struct omap_sham_dev *dd);
  166. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  167. u32 odigest_ofs;
  168. u32 idigest_ofs;
  169. u32 din_ofs;
  170. u32 digcnt_ofs;
  171. u32 rev_ofs;
  172. u32 mask_ofs;
  173. u32 sysstatus_ofs;
  174. u32 mode_ofs;
  175. u32 length_ofs;
  176. u32 major_mask;
  177. u32 major_shift;
  178. u32 minor_mask;
  179. u32 minor_shift;
  180. };
  181. struct omap_sham_dev {
  182. struct list_head list;
  183. unsigned long phys_base;
  184. struct device *dev;
  185. void __iomem *io_base;
  186. int irq;
  187. spinlock_t lock;
  188. int err;
  189. struct dma_chan *dma_lch;
  190. struct tasklet_struct done_task;
  191. u8 polling_mode;
  192. u8 xmit_buf[BUFLEN] OMAP_ALIGNED;
  193. unsigned long flags;
  194. int fallback_sz;
  195. struct crypto_queue queue;
  196. struct ahash_request *req;
  197. const struct omap_sham_pdata *pdata;
  198. };
  199. struct omap_sham_drv {
  200. struct list_head dev_list;
  201. spinlock_t lock;
  202. unsigned long flags;
  203. };
  204. static struct omap_sham_drv sham = {
  205. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  206. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  207. };
  208. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  209. {
  210. return __raw_readl(dd->io_base + offset);
  211. }
  212. static inline void omap_sham_write(struct omap_sham_dev *dd,
  213. u32 offset, u32 value)
  214. {
  215. __raw_writel(value, dd->io_base + offset);
  216. }
  217. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  218. u32 value, u32 mask)
  219. {
  220. u32 val;
  221. val = omap_sham_read(dd, address);
  222. val &= ~mask;
  223. val |= value;
  224. omap_sham_write(dd, address, val);
  225. }
  226. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  227. {
  228. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  229. while (!(omap_sham_read(dd, offset) & bit)) {
  230. if (time_is_before_jiffies(timeout))
  231. return -ETIMEDOUT;
  232. }
  233. return 0;
  234. }
  235. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  236. {
  237. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  238. struct omap_sham_dev *dd = ctx->dd;
  239. u32 *hash = (u32 *)ctx->digest;
  240. int i;
  241. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  242. if (out)
  243. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  244. else
  245. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  246. }
  247. }
  248. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  249. {
  250. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  251. struct omap_sham_dev *dd = ctx->dd;
  252. int i;
  253. if (ctx->flags & BIT(FLAGS_HMAC)) {
  254. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  255. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  256. struct omap_sham_hmac_ctx *bctx = tctx->base;
  257. u32 *opad = (u32 *)bctx->opad;
  258. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  259. if (out)
  260. opad[i] = omap_sham_read(dd,
  261. SHA_REG_ODIGEST(dd, i));
  262. else
  263. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  264. opad[i]);
  265. }
  266. }
  267. omap_sham_copy_hash_omap2(req, out);
  268. }
  269. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  270. {
  271. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  272. u32 *in = (u32 *)ctx->digest;
  273. u32 *hash = (u32 *)req->result;
  274. int i, d, big_endian = 0;
  275. if (!hash)
  276. return;
  277. switch (ctx->flags & FLAGS_MODE_MASK) {
  278. case FLAGS_MODE_MD5:
  279. d = MD5_DIGEST_SIZE / sizeof(u32);
  280. break;
  281. case FLAGS_MODE_SHA1:
  282. /* OMAP2 SHA1 is big endian */
  283. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  284. big_endian = 1;
  285. d = SHA1_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA224:
  288. d = SHA224_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA256:
  291. d = SHA256_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. case FLAGS_MODE_SHA384:
  294. d = SHA384_DIGEST_SIZE / sizeof(u32);
  295. break;
  296. case FLAGS_MODE_SHA512:
  297. d = SHA512_DIGEST_SIZE / sizeof(u32);
  298. break;
  299. default:
  300. d = 0;
  301. }
  302. if (big_endian)
  303. for (i = 0; i < d; i++)
  304. hash[i] = be32_to_cpu(in[i]);
  305. else
  306. for (i = 0; i < d; i++)
  307. hash[i] = le32_to_cpu(in[i]);
  308. }
  309. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  310. {
  311. int err;
  312. err = pm_runtime_get_sync(dd->dev);
  313. if (err < 0) {
  314. dev_err(dd->dev, "failed to get sync: %d\n", err);
  315. return err;
  316. }
  317. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  318. set_bit(FLAGS_INIT, &dd->flags);
  319. dd->err = 0;
  320. }
  321. return 0;
  322. }
  323. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  324. int final, int dma)
  325. {
  326. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  327. u32 val = length << 5, mask;
  328. if (likely(ctx->digcnt))
  329. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  330. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  331. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  332. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  333. /*
  334. * Setting ALGO_CONST only for the first iteration
  335. * and CLOSE_HASH only for the last one.
  336. */
  337. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  338. val |= SHA_REG_CTRL_ALGO;
  339. if (!ctx->digcnt)
  340. val |= SHA_REG_CTRL_ALGO_CONST;
  341. if (final)
  342. val |= SHA_REG_CTRL_CLOSE_HASH;
  343. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  344. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  345. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  346. }
  347. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  348. {
  349. }
  350. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  351. {
  352. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  353. }
  354. static int get_block_size(struct omap_sham_reqctx *ctx)
  355. {
  356. int d;
  357. switch (ctx->flags & FLAGS_MODE_MASK) {
  358. case FLAGS_MODE_MD5:
  359. case FLAGS_MODE_SHA1:
  360. d = SHA1_BLOCK_SIZE;
  361. break;
  362. case FLAGS_MODE_SHA224:
  363. case FLAGS_MODE_SHA256:
  364. d = SHA256_BLOCK_SIZE;
  365. break;
  366. case FLAGS_MODE_SHA384:
  367. case FLAGS_MODE_SHA512:
  368. d = SHA512_BLOCK_SIZE;
  369. break;
  370. default:
  371. d = 0;
  372. }
  373. return d;
  374. }
  375. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  376. u32 *value, int count)
  377. {
  378. for (; count--; value++, offset += 4)
  379. omap_sham_write(dd, offset, *value);
  380. }
  381. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  382. int final, int dma)
  383. {
  384. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  385. u32 val, mask;
  386. /*
  387. * Setting ALGO_CONST only for the first iteration and
  388. * CLOSE_HASH only for the last one. Note that flags mode bits
  389. * correspond to algorithm encoding in mode register.
  390. */
  391. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  392. if (!ctx->digcnt) {
  393. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  394. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  395. struct omap_sham_hmac_ctx *bctx = tctx->base;
  396. int bs, nr_dr;
  397. val |= SHA_REG_MODE_ALGO_CONSTANT;
  398. if (ctx->flags & BIT(FLAGS_HMAC)) {
  399. bs = get_block_size(ctx);
  400. nr_dr = bs / (2 * sizeof(u32));
  401. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  402. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  403. (u32 *)bctx->ipad, nr_dr);
  404. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  405. (u32 *)bctx->ipad + nr_dr, nr_dr);
  406. ctx->digcnt += bs;
  407. }
  408. }
  409. if (final) {
  410. val |= SHA_REG_MODE_CLOSE_HASH;
  411. if (ctx->flags & BIT(FLAGS_HMAC))
  412. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  413. }
  414. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  415. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  416. SHA_REG_MODE_HMAC_KEY_PROC;
  417. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  418. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  419. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  420. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  421. SHA_REG_MASK_IT_EN |
  422. (dma ? SHA_REG_MASK_DMA_EN : 0),
  423. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  424. }
  425. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  426. {
  427. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  428. }
  429. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  430. {
  431. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  432. SHA_REG_IRQSTATUS_INPUT_RDY);
  433. }
  434. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, size_t length,
  435. int final)
  436. {
  437. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  438. int count, len32, bs32, offset = 0;
  439. const u32 *buffer;
  440. int mlen;
  441. struct sg_mapping_iter mi;
  442. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  443. ctx->digcnt, length, final);
  444. dd->pdata->write_ctrl(dd, length, final, 0);
  445. dd->pdata->trigger(dd, length);
  446. /* should be non-zero before next lines to disable clocks later */
  447. ctx->digcnt += length;
  448. ctx->total -= length;
  449. if (final)
  450. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  451. set_bit(FLAGS_CPU, &dd->flags);
  452. len32 = DIV_ROUND_UP(length, sizeof(u32));
  453. bs32 = get_block_size(ctx) / sizeof(u32);
  454. sg_miter_start(&mi, ctx->sg, ctx->sg_len,
  455. SG_MITER_FROM_SG | SG_MITER_ATOMIC);
  456. mlen = 0;
  457. while (len32) {
  458. if (dd->pdata->poll_irq(dd))
  459. return -ETIMEDOUT;
  460. for (count = 0; count < min(len32, bs32); count++, offset++) {
  461. if (!mlen) {
  462. sg_miter_next(&mi);
  463. mlen = mi.length;
  464. if (!mlen) {
  465. pr_err("sg miter failure.\n");
  466. return -EINVAL;
  467. }
  468. offset = 0;
  469. buffer = mi.addr;
  470. }
  471. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  472. buffer[offset]);
  473. mlen -= 4;
  474. }
  475. len32 -= min(len32, bs32);
  476. }
  477. sg_miter_stop(&mi);
  478. return -EINPROGRESS;
  479. }
  480. static void omap_sham_dma_callback(void *param)
  481. {
  482. struct omap_sham_dev *dd = param;
  483. set_bit(FLAGS_DMA_READY, &dd->flags);
  484. tasklet_schedule(&dd->done_task);
  485. }
  486. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, size_t length,
  487. int final)
  488. {
  489. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  490. struct dma_async_tx_descriptor *tx;
  491. struct dma_slave_config cfg;
  492. int ret;
  493. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  494. ctx->digcnt, length, final);
  495. if (!dma_map_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE)) {
  496. dev_err(dd->dev, "dma_map_sg error\n");
  497. return -EINVAL;
  498. }
  499. memset(&cfg, 0, sizeof(cfg));
  500. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  501. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  502. cfg.dst_maxburst = get_block_size(ctx) / DMA_SLAVE_BUSWIDTH_4_BYTES;
  503. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  504. if (ret) {
  505. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  506. return ret;
  507. }
  508. tx = dmaengine_prep_slave_sg(dd->dma_lch, ctx->sg, ctx->sg_len,
  509. DMA_MEM_TO_DEV,
  510. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  511. if (!tx) {
  512. dev_err(dd->dev, "prep_slave_sg failed\n");
  513. return -EINVAL;
  514. }
  515. tx->callback = omap_sham_dma_callback;
  516. tx->callback_param = dd;
  517. dd->pdata->write_ctrl(dd, length, final, 1);
  518. ctx->digcnt += length;
  519. ctx->total -= length;
  520. if (final)
  521. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  522. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  523. dmaengine_submit(tx);
  524. dma_async_issue_pending(dd->dma_lch);
  525. dd->pdata->trigger(dd, length);
  526. return -EINPROGRESS;
  527. }
  528. static int omap_sham_copy_sg_lists(struct omap_sham_reqctx *ctx,
  529. struct scatterlist *sg, int bs, int new_len)
  530. {
  531. int n = sg_nents(sg);
  532. struct scatterlist *tmp;
  533. int offset = ctx->offset;
  534. if (ctx->bufcnt)
  535. n++;
  536. ctx->sg = kmalloc_array(n, sizeof(*sg), GFP_KERNEL);
  537. if (!ctx->sg)
  538. return -ENOMEM;
  539. sg_init_table(ctx->sg, n);
  540. tmp = ctx->sg;
  541. ctx->sg_len = 0;
  542. if (ctx->bufcnt) {
  543. sg_set_buf(tmp, ctx->dd->xmit_buf, ctx->bufcnt);
  544. tmp = sg_next(tmp);
  545. ctx->sg_len++;
  546. }
  547. while (sg && new_len) {
  548. int len = sg->length - offset;
  549. if (offset) {
  550. offset -= sg->length;
  551. if (offset < 0)
  552. offset = 0;
  553. }
  554. if (new_len < len)
  555. len = new_len;
  556. if (len > 0) {
  557. new_len -= len;
  558. sg_set_page(tmp, sg_page(sg), len, sg->offset);
  559. if (new_len <= 0)
  560. sg_mark_end(tmp);
  561. tmp = sg_next(tmp);
  562. ctx->sg_len++;
  563. }
  564. sg = sg_next(sg);
  565. }
  566. set_bit(FLAGS_SGS_ALLOCED, &ctx->dd->flags);
  567. ctx->offset += new_len - ctx->bufcnt;
  568. ctx->bufcnt = 0;
  569. return 0;
  570. }
  571. static int omap_sham_copy_sgs(struct omap_sham_reqctx *ctx,
  572. struct scatterlist *sg, int bs,
  573. unsigned int new_len)
  574. {
  575. int pages;
  576. void *buf;
  577. pages = get_order(new_len);
  578. buf = (void *)__get_free_pages(GFP_ATOMIC, pages);
  579. if (!buf) {
  580. pr_err("Couldn't allocate pages for unaligned cases.\n");
  581. return -ENOMEM;
  582. }
  583. if (ctx->bufcnt)
  584. memcpy(buf, ctx->dd->xmit_buf, ctx->bufcnt);
  585. scatterwalk_map_and_copy(buf + ctx->bufcnt, sg, ctx->offset,
  586. min(new_len, ctx->total) - ctx->bufcnt, 0);
  587. sg_init_table(ctx->sgl, 1);
  588. sg_set_buf(ctx->sgl, buf, new_len);
  589. ctx->sg = ctx->sgl;
  590. set_bit(FLAGS_SGS_COPIED, &ctx->dd->flags);
  591. ctx->sg_len = 1;
  592. ctx->offset += new_len - ctx->bufcnt;
  593. ctx->bufcnt = 0;
  594. return 0;
  595. }
  596. static int omap_sham_align_sgs(struct scatterlist *sg,
  597. int nbytes, int bs, bool final,
  598. struct omap_sham_reqctx *rctx)
  599. {
  600. int n = 0;
  601. bool aligned = true;
  602. bool list_ok = true;
  603. struct scatterlist *sg_tmp = sg;
  604. int new_len;
  605. int offset = rctx->offset;
  606. if (!sg || !sg->length || !nbytes)
  607. return 0;
  608. new_len = nbytes - offset;
  609. if (offset)
  610. list_ok = false;
  611. if (final)
  612. new_len = DIV_ROUND_UP(new_len, bs) * bs;
  613. else
  614. new_len = (new_len - 1) / bs * bs;
  615. if (!new_len)
  616. return 0;
  617. if (nbytes != new_len)
  618. list_ok = false;
  619. while (nbytes > 0 && sg_tmp) {
  620. n++;
  621. #ifdef CONFIG_ZONE_DMA
  622. if (page_zonenum(sg_page(sg_tmp)) != ZONE_DMA) {
  623. aligned = false;
  624. break;
  625. }
  626. #endif
  627. if (offset < sg_tmp->length) {
  628. if (!IS_ALIGNED(offset + sg_tmp->offset, 4)) {
  629. aligned = false;
  630. break;
  631. }
  632. if (!IS_ALIGNED(sg_tmp->length - offset, bs)) {
  633. aligned = false;
  634. break;
  635. }
  636. }
  637. if (offset) {
  638. offset -= sg_tmp->length;
  639. if (offset < 0) {
  640. nbytes += offset;
  641. offset = 0;
  642. }
  643. } else {
  644. nbytes -= sg_tmp->length;
  645. }
  646. sg_tmp = sg_next(sg_tmp);
  647. if (nbytes < 0) {
  648. list_ok = false;
  649. break;
  650. }
  651. }
  652. if (new_len > OMAP_SHA_MAX_DMA_LEN) {
  653. new_len = OMAP_SHA_MAX_DMA_LEN;
  654. aligned = false;
  655. }
  656. if (!aligned)
  657. return omap_sham_copy_sgs(rctx, sg, bs, new_len);
  658. else if (!list_ok)
  659. return omap_sham_copy_sg_lists(rctx, sg, bs, new_len);
  660. else
  661. rctx->offset += new_len;
  662. rctx->sg_len = n;
  663. rctx->sg = sg;
  664. return 0;
  665. }
  666. static int omap_sham_prepare_request(struct ahash_request *req, bool update)
  667. {
  668. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  669. int bs;
  670. int ret;
  671. int nbytes;
  672. bool final = rctx->flags & BIT(FLAGS_FINUP);
  673. int xmit_len, hash_later;
  674. bs = get_block_size(rctx);
  675. if (update)
  676. nbytes = req->nbytes;
  677. else
  678. nbytes = 0;
  679. rctx->total = nbytes + rctx->bufcnt - rctx->offset;
  680. dev_dbg(rctx->dd->dev,
  681. "%s: nbytes=%d, bs=%d, total=%d, offset=%d, bufcnt=%d\n",
  682. __func__, nbytes, bs, rctx->total, rctx->offset,
  683. rctx->bufcnt);
  684. if (!rctx->total)
  685. return 0;
  686. if (nbytes && (!IS_ALIGNED(rctx->bufcnt, bs))) {
  687. int len = bs - rctx->bufcnt % bs;
  688. if (len > nbytes)
  689. len = nbytes;
  690. scatterwalk_map_and_copy(rctx->buffer + rctx->bufcnt, req->src,
  691. 0, len, 0);
  692. rctx->bufcnt += len;
  693. nbytes -= len;
  694. rctx->offset = len;
  695. }
  696. if (rctx->bufcnt)
  697. memcpy(rctx->dd->xmit_buf, rctx->buffer, rctx->bufcnt);
  698. ret = omap_sham_align_sgs(req->src, nbytes, bs, final, rctx);
  699. if (ret)
  700. return ret;
  701. xmit_len = rctx->total;
  702. if (xmit_len > OMAP_SHA_MAX_DMA_LEN)
  703. xmit_len = OMAP_SHA_MAX_DMA_LEN;
  704. if (!IS_ALIGNED(xmit_len, bs)) {
  705. if (final)
  706. xmit_len = DIV_ROUND_UP(xmit_len, bs) * bs;
  707. else
  708. xmit_len = xmit_len / bs * bs;
  709. } else if (!final && rctx->total == xmit_len) {
  710. xmit_len -= bs;
  711. }
  712. hash_later = rctx->total - xmit_len;
  713. if (hash_later < 0)
  714. hash_later = 0;
  715. if (rctx->bufcnt && nbytes) {
  716. /* have data from previous operation and current */
  717. sg_init_table(rctx->sgl, 2);
  718. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, rctx->bufcnt);
  719. sg_chain(rctx->sgl, 2, req->src);
  720. rctx->sg = rctx->sgl;
  721. rctx->sg_len++;
  722. } else if (rctx->bufcnt) {
  723. /* have buffered data only */
  724. sg_init_table(rctx->sgl, 1);
  725. sg_set_buf(rctx->sgl, rctx->dd->xmit_buf, xmit_len);
  726. rctx->sg = rctx->sgl;
  727. rctx->sg_len = 1;
  728. }
  729. if (hash_later && hash_later <= rctx->buflen) {
  730. int offset = 0;
  731. if (hash_later > req->nbytes) {
  732. memcpy(rctx->buffer, rctx->buffer + xmit_len,
  733. hash_later - req->nbytes);
  734. offset = hash_later - req->nbytes;
  735. }
  736. if (req->nbytes) {
  737. scatterwalk_map_and_copy(rctx->buffer + offset,
  738. req->src,
  739. offset + req->nbytes -
  740. hash_later, hash_later, 0);
  741. }
  742. rctx->bufcnt = hash_later;
  743. } else {
  744. rctx->bufcnt = 0;
  745. }
  746. if (hash_later > rctx->buflen)
  747. set_bit(FLAGS_HUGE, &rctx->dd->flags);
  748. if (!final)
  749. rctx->total = xmit_len;
  750. return 0;
  751. }
  752. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  753. {
  754. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  755. dma_unmap_sg(dd->dev, ctx->sg, ctx->sg_len, DMA_TO_DEVICE);
  756. clear_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  757. return 0;
  758. }
  759. static int omap_sham_init(struct ahash_request *req)
  760. {
  761. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  762. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  763. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  764. struct omap_sham_dev *dd = NULL, *tmp;
  765. int bs = 0;
  766. spin_lock_bh(&sham.lock);
  767. if (!tctx->dd) {
  768. list_for_each_entry(tmp, &sham.dev_list, list) {
  769. dd = tmp;
  770. break;
  771. }
  772. tctx->dd = dd;
  773. } else {
  774. dd = tctx->dd;
  775. }
  776. spin_unlock_bh(&sham.lock);
  777. ctx->dd = dd;
  778. ctx->flags = 0;
  779. dev_dbg(dd->dev, "init: digest size: %d\n",
  780. crypto_ahash_digestsize(tfm));
  781. switch (crypto_ahash_digestsize(tfm)) {
  782. case MD5_DIGEST_SIZE:
  783. ctx->flags |= FLAGS_MODE_MD5;
  784. bs = SHA1_BLOCK_SIZE;
  785. break;
  786. case SHA1_DIGEST_SIZE:
  787. ctx->flags |= FLAGS_MODE_SHA1;
  788. bs = SHA1_BLOCK_SIZE;
  789. break;
  790. case SHA224_DIGEST_SIZE:
  791. ctx->flags |= FLAGS_MODE_SHA224;
  792. bs = SHA224_BLOCK_SIZE;
  793. break;
  794. case SHA256_DIGEST_SIZE:
  795. ctx->flags |= FLAGS_MODE_SHA256;
  796. bs = SHA256_BLOCK_SIZE;
  797. break;
  798. case SHA384_DIGEST_SIZE:
  799. ctx->flags |= FLAGS_MODE_SHA384;
  800. bs = SHA384_BLOCK_SIZE;
  801. break;
  802. case SHA512_DIGEST_SIZE:
  803. ctx->flags |= FLAGS_MODE_SHA512;
  804. bs = SHA512_BLOCK_SIZE;
  805. break;
  806. }
  807. ctx->bufcnt = 0;
  808. ctx->digcnt = 0;
  809. ctx->total = 0;
  810. ctx->offset = 0;
  811. ctx->buflen = BUFLEN;
  812. if (tctx->flags & BIT(FLAGS_HMAC)) {
  813. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  814. struct omap_sham_hmac_ctx *bctx = tctx->base;
  815. memcpy(ctx->buffer, bctx->ipad, bs);
  816. ctx->bufcnt = bs;
  817. }
  818. ctx->flags |= BIT(FLAGS_HMAC);
  819. }
  820. return 0;
  821. }
  822. static int omap_sham_update_req(struct omap_sham_dev *dd)
  823. {
  824. struct ahash_request *req = dd->req;
  825. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  826. int err;
  827. bool final = (ctx->flags & BIT(FLAGS_FINUP)) &&
  828. !(dd->flags & BIT(FLAGS_HUGE));
  829. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, final: %d",
  830. ctx->total, ctx->digcnt, final);
  831. if (ctx->total < get_block_size(ctx) ||
  832. ctx->total < dd->fallback_sz)
  833. ctx->flags |= BIT(FLAGS_CPU);
  834. if (ctx->flags & BIT(FLAGS_CPU))
  835. err = omap_sham_xmit_cpu(dd, ctx->total, final);
  836. else
  837. err = omap_sham_xmit_dma(dd, ctx->total, final);
  838. /* wait for dma completion before can take more data */
  839. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  840. return err;
  841. }
  842. static int omap_sham_final_req(struct omap_sham_dev *dd)
  843. {
  844. struct ahash_request *req = dd->req;
  845. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  846. int err = 0, use_dma = 1;
  847. if (dd->flags & BIT(FLAGS_HUGE))
  848. return 0;
  849. if ((ctx->total <= get_block_size(ctx)) || dd->polling_mode)
  850. /*
  851. * faster to handle last block with cpu or
  852. * use cpu when dma is not present.
  853. */
  854. use_dma = 0;
  855. if (use_dma)
  856. err = omap_sham_xmit_dma(dd, ctx->total, 1);
  857. else
  858. err = omap_sham_xmit_cpu(dd, ctx->total, 1);
  859. ctx->bufcnt = 0;
  860. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  861. return err;
  862. }
  863. static int omap_sham_finish_hmac(struct ahash_request *req)
  864. {
  865. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  866. struct omap_sham_hmac_ctx *bctx = tctx->base;
  867. int bs = crypto_shash_blocksize(bctx->shash);
  868. int ds = crypto_shash_digestsize(bctx->shash);
  869. SHASH_DESC_ON_STACK(shash, bctx->shash);
  870. shash->tfm = bctx->shash;
  871. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  872. return crypto_shash_init(shash) ?:
  873. crypto_shash_update(shash, bctx->opad, bs) ?:
  874. crypto_shash_finup(shash, req->result, ds, req->result);
  875. }
  876. static int omap_sham_finish(struct ahash_request *req)
  877. {
  878. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  879. struct omap_sham_dev *dd = ctx->dd;
  880. int err = 0;
  881. if (ctx->digcnt) {
  882. omap_sham_copy_ready_hash(req);
  883. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  884. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  885. err = omap_sham_finish_hmac(req);
  886. }
  887. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  888. return err;
  889. }
  890. static void omap_sham_finish_req(struct ahash_request *req, int err)
  891. {
  892. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  893. struct omap_sham_dev *dd = ctx->dd;
  894. if (test_bit(FLAGS_SGS_COPIED, &dd->flags))
  895. free_pages((unsigned long)sg_virt(ctx->sg),
  896. get_order(ctx->sg->length));
  897. if (test_bit(FLAGS_SGS_ALLOCED, &dd->flags))
  898. kfree(ctx->sg);
  899. ctx->sg = NULL;
  900. dd->flags &= ~(BIT(FLAGS_SGS_ALLOCED) | BIT(FLAGS_SGS_COPIED));
  901. if (dd->flags & BIT(FLAGS_HUGE)) {
  902. dd->flags &= ~(BIT(FLAGS_CPU) | BIT(FLAGS_DMA_READY) |
  903. BIT(FLAGS_OUTPUT_READY) | BIT(FLAGS_HUGE));
  904. omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  905. if (ctx->op == OP_UPDATE || (dd->flags & BIT(FLAGS_HUGE))) {
  906. err = omap_sham_update_req(dd);
  907. if (err != -EINPROGRESS &&
  908. (ctx->flags & BIT(FLAGS_FINUP)))
  909. err = omap_sham_final_req(dd);
  910. } else if (ctx->op == OP_FINAL) {
  911. omap_sham_final_req(dd);
  912. }
  913. return;
  914. }
  915. if (!err) {
  916. dd->pdata->copy_hash(req, 1);
  917. if (test_bit(FLAGS_FINAL, &dd->flags))
  918. err = omap_sham_finish(req);
  919. } else {
  920. ctx->flags |= BIT(FLAGS_ERROR);
  921. }
  922. /* atomic operation is not needed here */
  923. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  924. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  925. pm_runtime_mark_last_busy(dd->dev);
  926. pm_runtime_put_autosuspend(dd->dev);
  927. ctx->offset = 0;
  928. if (req->base.complete)
  929. req->base.complete(&req->base, err);
  930. }
  931. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  932. struct ahash_request *req)
  933. {
  934. struct crypto_async_request *async_req, *backlog;
  935. struct omap_sham_reqctx *ctx;
  936. unsigned long flags;
  937. int err = 0, ret = 0;
  938. retry:
  939. spin_lock_irqsave(&dd->lock, flags);
  940. if (req)
  941. ret = ahash_enqueue_request(&dd->queue, req);
  942. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  943. spin_unlock_irqrestore(&dd->lock, flags);
  944. return ret;
  945. }
  946. backlog = crypto_get_backlog(&dd->queue);
  947. async_req = crypto_dequeue_request(&dd->queue);
  948. if (async_req)
  949. set_bit(FLAGS_BUSY, &dd->flags);
  950. spin_unlock_irqrestore(&dd->lock, flags);
  951. if (!async_req)
  952. return ret;
  953. if (backlog)
  954. backlog->complete(backlog, -EINPROGRESS);
  955. req = ahash_request_cast(async_req);
  956. dd->req = req;
  957. ctx = ahash_request_ctx(req);
  958. err = omap_sham_prepare_request(req, ctx->op == OP_UPDATE);
  959. if (err || !ctx->total)
  960. goto err1;
  961. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  962. ctx->op, req->nbytes);
  963. err = omap_sham_hw_init(dd);
  964. if (err)
  965. goto err1;
  966. if (ctx->digcnt)
  967. /* request has changed - restore hash */
  968. dd->pdata->copy_hash(req, 0);
  969. if (ctx->op == OP_UPDATE || (dd->flags & BIT(FLAGS_HUGE))) {
  970. err = omap_sham_update_req(dd);
  971. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  972. /* no final() after finup() */
  973. err = omap_sham_final_req(dd);
  974. } else if (ctx->op == OP_FINAL) {
  975. err = omap_sham_final_req(dd);
  976. }
  977. err1:
  978. dev_dbg(dd->dev, "exit, err: %d\n", err);
  979. if (err != -EINPROGRESS) {
  980. /* done_task will not finish it, so do it here */
  981. omap_sham_finish_req(req, err);
  982. req = NULL;
  983. /*
  984. * Execute next request immediately if there is anything
  985. * in queue.
  986. */
  987. goto retry;
  988. }
  989. return ret;
  990. }
  991. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  992. {
  993. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  994. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  995. struct omap_sham_dev *dd = tctx->dd;
  996. ctx->op = op;
  997. return omap_sham_handle_queue(dd, req);
  998. }
  999. static int omap_sham_update(struct ahash_request *req)
  1000. {
  1001. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1002. struct omap_sham_dev *dd = ctx->dd;
  1003. if (!req->nbytes)
  1004. return 0;
  1005. if (ctx->bufcnt + req->nbytes <= ctx->buflen) {
  1006. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, req->src,
  1007. 0, req->nbytes, 0);
  1008. ctx->bufcnt += req->nbytes;
  1009. return 0;
  1010. }
  1011. if (dd->polling_mode)
  1012. ctx->flags |= BIT(FLAGS_CPU);
  1013. return omap_sham_enqueue(req, OP_UPDATE);
  1014. }
  1015. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  1016. const u8 *data, unsigned int len, u8 *out)
  1017. {
  1018. SHASH_DESC_ON_STACK(shash, tfm);
  1019. shash->tfm = tfm;
  1020. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  1021. return crypto_shash_digest(shash, data, len, out);
  1022. }
  1023. static int omap_sham_final_shash(struct ahash_request *req)
  1024. {
  1025. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  1026. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1027. int offset = 0;
  1028. /*
  1029. * If we are running HMAC on limited hardware support, skip
  1030. * the ipad in the beginning of the buffer if we are going for
  1031. * software fallback algorithm.
  1032. */
  1033. if (test_bit(FLAGS_HMAC, &ctx->flags) &&
  1034. !test_bit(FLAGS_AUTO_XOR, &ctx->dd->flags))
  1035. offset = get_block_size(ctx);
  1036. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  1037. ctx->buffer + offset,
  1038. ctx->bufcnt - offset, req->result);
  1039. }
  1040. static int omap_sham_final(struct ahash_request *req)
  1041. {
  1042. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1043. ctx->flags |= BIT(FLAGS_FINUP);
  1044. if (ctx->flags & BIT(FLAGS_ERROR))
  1045. return 0; /* uncompleted hash is not needed */
  1046. /*
  1047. * OMAP HW accel works only with buffers >= 9.
  1048. * HMAC is always >= 9 because ipad == block size.
  1049. * If buffersize is less than fallback_sz, we use fallback
  1050. * SW encoding, as using DMA + HW in this case doesn't provide
  1051. * any benefit.
  1052. */
  1053. if (!ctx->digcnt && ctx->bufcnt < ctx->dd->fallback_sz)
  1054. return omap_sham_final_shash(req);
  1055. else if (ctx->bufcnt)
  1056. return omap_sham_enqueue(req, OP_FINAL);
  1057. /* copy ready hash (+ finalize hmac) */
  1058. return omap_sham_finish(req);
  1059. }
  1060. static int omap_sham_finup(struct ahash_request *req)
  1061. {
  1062. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  1063. int err1, err2;
  1064. ctx->flags |= BIT(FLAGS_FINUP);
  1065. err1 = omap_sham_update(req);
  1066. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  1067. return err1;
  1068. /*
  1069. * final() has to be always called to cleanup resources
  1070. * even if udpate() failed, except EINPROGRESS
  1071. */
  1072. err2 = omap_sham_final(req);
  1073. return err1 ?: err2;
  1074. }
  1075. static int omap_sham_digest(struct ahash_request *req)
  1076. {
  1077. return omap_sham_init(req) ?: omap_sham_finup(req);
  1078. }
  1079. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  1080. unsigned int keylen)
  1081. {
  1082. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  1083. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1084. int bs = crypto_shash_blocksize(bctx->shash);
  1085. int ds = crypto_shash_digestsize(bctx->shash);
  1086. struct omap_sham_dev *dd = NULL, *tmp;
  1087. int err, i;
  1088. spin_lock_bh(&sham.lock);
  1089. if (!tctx->dd) {
  1090. list_for_each_entry(tmp, &sham.dev_list, list) {
  1091. dd = tmp;
  1092. break;
  1093. }
  1094. tctx->dd = dd;
  1095. } else {
  1096. dd = tctx->dd;
  1097. }
  1098. spin_unlock_bh(&sham.lock);
  1099. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  1100. if (err)
  1101. return err;
  1102. if (keylen > bs) {
  1103. err = omap_sham_shash_digest(bctx->shash,
  1104. crypto_shash_get_flags(bctx->shash),
  1105. key, keylen, bctx->ipad);
  1106. if (err)
  1107. return err;
  1108. keylen = ds;
  1109. } else {
  1110. memcpy(bctx->ipad, key, keylen);
  1111. }
  1112. memset(bctx->ipad + keylen, 0, bs - keylen);
  1113. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  1114. memcpy(bctx->opad, bctx->ipad, bs);
  1115. for (i = 0; i < bs; i++) {
  1116. bctx->ipad[i] ^= HMAC_IPAD_VALUE;
  1117. bctx->opad[i] ^= HMAC_OPAD_VALUE;
  1118. }
  1119. }
  1120. return err;
  1121. }
  1122. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  1123. {
  1124. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1125. const char *alg_name = crypto_tfm_alg_name(tfm);
  1126. /* Allocate a fallback and abort if it failed. */
  1127. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  1128. CRYPTO_ALG_NEED_FALLBACK);
  1129. if (IS_ERR(tctx->fallback)) {
  1130. pr_err("omap-sham: fallback driver '%s' "
  1131. "could not be loaded.\n", alg_name);
  1132. return PTR_ERR(tctx->fallback);
  1133. }
  1134. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1135. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1136. if (alg_base) {
  1137. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1138. tctx->flags |= BIT(FLAGS_HMAC);
  1139. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1140. CRYPTO_ALG_NEED_FALLBACK);
  1141. if (IS_ERR(bctx->shash)) {
  1142. pr_err("omap-sham: base driver '%s' "
  1143. "could not be loaded.\n", alg_base);
  1144. crypto_free_shash(tctx->fallback);
  1145. return PTR_ERR(bctx->shash);
  1146. }
  1147. }
  1148. return 0;
  1149. }
  1150. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1151. {
  1152. return omap_sham_cra_init_alg(tfm, NULL);
  1153. }
  1154. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1155. {
  1156. return omap_sham_cra_init_alg(tfm, "sha1");
  1157. }
  1158. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1159. {
  1160. return omap_sham_cra_init_alg(tfm, "sha224");
  1161. }
  1162. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1163. {
  1164. return omap_sham_cra_init_alg(tfm, "sha256");
  1165. }
  1166. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1167. {
  1168. return omap_sham_cra_init_alg(tfm, "md5");
  1169. }
  1170. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1171. {
  1172. return omap_sham_cra_init_alg(tfm, "sha384");
  1173. }
  1174. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1175. {
  1176. return omap_sham_cra_init_alg(tfm, "sha512");
  1177. }
  1178. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1179. {
  1180. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1181. crypto_free_shash(tctx->fallback);
  1182. tctx->fallback = NULL;
  1183. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1184. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1185. crypto_free_shash(bctx->shash);
  1186. }
  1187. }
  1188. static int omap_sham_export(struct ahash_request *req, void *out)
  1189. {
  1190. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1191. memcpy(out, rctx, sizeof(*rctx) + rctx->bufcnt);
  1192. return 0;
  1193. }
  1194. static int omap_sham_import(struct ahash_request *req, const void *in)
  1195. {
  1196. struct omap_sham_reqctx *rctx = ahash_request_ctx(req);
  1197. const struct omap_sham_reqctx *ctx_in = in;
  1198. memcpy(rctx, in, sizeof(*rctx) + ctx_in->bufcnt);
  1199. return 0;
  1200. }
  1201. static struct ahash_alg algs_sha1_md5[] = {
  1202. {
  1203. .init = omap_sham_init,
  1204. .update = omap_sham_update,
  1205. .final = omap_sham_final,
  1206. .finup = omap_sham_finup,
  1207. .digest = omap_sham_digest,
  1208. .halg.digestsize = SHA1_DIGEST_SIZE,
  1209. .halg.base = {
  1210. .cra_name = "sha1",
  1211. .cra_driver_name = "omap-sha1",
  1212. .cra_priority = 400,
  1213. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1214. CRYPTO_ALG_ASYNC |
  1215. CRYPTO_ALG_NEED_FALLBACK,
  1216. .cra_blocksize = SHA1_BLOCK_SIZE,
  1217. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1218. .cra_alignmask = OMAP_ALIGN_MASK,
  1219. .cra_module = THIS_MODULE,
  1220. .cra_init = omap_sham_cra_init,
  1221. .cra_exit = omap_sham_cra_exit,
  1222. }
  1223. },
  1224. {
  1225. .init = omap_sham_init,
  1226. .update = omap_sham_update,
  1227. .final = omap_sham_final,
  1228. .finup = omap_sham_finup,
  1229. .digest = omap_sham_digest,
  1230. .halg.digestsize = MD5_DIGEST_SIZE,
  1231. .halg.base = {
  1232. .cra_name = "md5",
  1233. .cra_driver_name = "omap-md5",
  1234. .cra_priority = 400,
  1235. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1236. CRYPTO_ALG_ASYNC |
  1237. CRYPTO_ALG_NEED_FALLBACK,
  1238. .cra_blocksize = SHA1_BLOCK_SIZE,
  1239. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1240. .cra_alignmask = OMAP_ALIGN_MASK,
  1241. .cra_module = THIS_MODULE,
  1242. .cra_init = omap_sham_cra_init,
  1243. .cra_exit = omap_sham_cra_exit,
  1244. }
  1245. },
  1246. {
  1247. .init = omap_sham_init,
  1248. .update = omap_sham_update,
  1249. .final = omap_sham_final,
  1250. .finup = omap_sham_finup,
  1251. .digest = omap_sham_digest,
  1252. .setkey = omap_sham_setkey,
  1253. .halg.digestsize = SHA1_DIGEST_SIZE,
  1254. .halg.base = {
  1255. .cra_name = "hmac(sha1)",
  1256. .cra_driver_name = "omap-hmac-sha1",
  1257. .cra_priority = 400,
  1258. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1259. CRYPTO_ALG_ASYNC |
  1260. CRYPTO_ALG_NEED_FALLBACK,
  1261. .cra_blocksize = SHA1_BLOCK_SIZE,
  1262. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1263. sizeof(struct omap_sham_hmac_ctx),
  1264. .cra_alignmask = OMAP_ALIGN_MASK,
  1265. .cra_module = THIS_MODULE,
  1266. .cra_init = omap_sham_cra_sha1_init,
  1267. .cra_exit = omap_sham_cra_exit,
  1268. }
  1269. },
  1270. {
  1271. .init = omap_sham_init,
  1272. .update = omap_sham_update,
  1273. .final = omap_sham_final,
  1274. .finup = omap_sham_finup,
  1275. .digest = omap_sham_digest,
  1276. .setkey = omap_sham_setkey,
  1277. .halg.digestsize = MD5_DIGEST_SIZE,
  1278. .halg.base = {
  1279. .cra_name = "hmac(md5)",
  1280. .cra_driver_name = "omap-hmac-md5",
  1281. .cra_priority = 400,
  1282. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  1283. CRYPTO_ALG_ASYNC |
  1284. CRYPTO_ALG_NEED_FALLBACK,
  1285. .cra_blocksize = SHA1_BLOCK_SIZE,
  1286. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1287. sizeof(struct omap_sham_hmac_ctx),
  1288. .cra_alignmask = OMAP_ALIGN_MASK,
  1289. .cra_module = THIS_MODULE,
  1290. .cra_init = omap_sham_cra_md5_init,
  1291. .cra_exit = omap_sham_cra_exit,
  1292. }
  1293. }
  1294. };
  1295. /* OMAP4 has some algs in addition to what OMAP2 has */
  1296. static struct ahash_alg algs_sha224_sha256[] = {
  1297. {
  1298. .init = omap_sham_init,
  1299. .update = omap_sham_update,
  1300. .final = omap_sham_final,
  1301. .finup = omap_sham_finup,
  1302. .digest = omap_sham_digest,
  1303. .halg.digestsize = SHA224_DIGEST_SIZE,
  1304. .halg.base = {
  1305. .cra_name = "sha224",
  1306. .cra_driver_name = "omap-sha224",
  1307. .cra_priority = 400,
  1308. .cra_flags = CRYPTO_ALG_ASYNC |
  1309. CRYPTO_ALG_NEED_FALLBACK,
  1310. .cra_blocksize = SHA224_BLOCK_SIZE,
  1311. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1312. .cra_alignmask = OMAP_ALIGN_MASK,
  1313. .cra_module = THIS_MODULE,
  1314. .cra_init = omap_sham_cra_init,
  1315. .cra_exit = omap_sham_cra_exit,
  1316. }
  1317. },
  1318. {
  1319. .init = omap_sham_init,
  1320. .update = omap_sham_update,
  1321. .final = omap_sham_final,
  1322. .finup = omap_sham_finup,
  1323. .digest = omap_sham_digest,
  1324. .halg.digestsize = SHA256_DIGEST_SIZE,
  1325. .halg.base = {
  1326. .cra_name = "sha256",
  1327. .cra_driver_name = "omap-sha256",
  1328. .cra_priority = 400,
  1329. .cra_flags = CRYPTO_ALG_ASYNC |
  1330. CRYPTO_ALG_NEED_FALLBACK,
  1331. .cra_blocksize = SHA256_BLOCK_SIZE,
  1332. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1333. .cra_alignmask = OMAP_ALIGN_MASK,
  1334. .cra_module = THIS_MODULE,
  1335. .cra_init = omap_sham_cra_init,
  1336. .cra_exit = omap_sham_cra_exit,
  1337. }
  1338. },
  1339. {
  1340. .init = omap_sham_init,
  1341. .update = omap_sham_update,
  1342. .final = omap_sham_final,
  1343. .finup = omap_sham_finup,
  1344. .digest = omap_sham_digest,
  1345. .setkey = omap_sham_setkey,
  1346. .halg.digestsize = SHA224_DIGEST_SIZE,
  1347. .halg.base = {
  1348. .cra_name = "hmac(sha224)",
  1349. .cra_driver_name = "omap-hmac-sha224",
  1350. .cra_priority = 400,
  1351. .cra_flags = CRYPTO_ALG_ASYNC |
  1352. CRYPTO_ALG_NEED_FALLBACK,
  1353. .cra_blocksize = SHA224_BLOCK_SIZE,
  1354. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1355. sizeof(struct omap_sham_hmac_ctx),
  1356. .cra_alignmask = OMAP_ALIGN_MASK,
  1357. .cra_module = THIS_MODULE,
  1358. .cra_init = omap_sham_cra_sha224_init,
  1359. .cra_exit = omap_sham_cra_exit,
  1360. }
  1361. },
  1362. {
  1363. .init = omap_sham_init,
  1364. .update = omap_sham_update,
  1365. .final = omap_sham_final,
  1366. .finup = omap_sham_finup,
  1367. .digest = omap_sham_digest,
  1368. .setkey = omap_sham_setkey,
  1369. .halg.digestsize = SHA256_DIGEST_SIZE,
  1370. .halg.base = {
  1371. .cra_name = "hmac(sha256)",
  1372. .cra_driver_name = "omap-hmac-sha256",
  1373. .cra_priority = 400,
  1374. .cra_flags = CRYPTO_ALG_ASYNC |
  1375. CRYPTO_ALG_NEED_FALLBACK,
  1376. .cra_blocksize = SHA256_BLOCK_SIZE,
  1377. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1378. sizeof(struct omap_sham_hmac_ctx),
  1379. .cra_alignmask = OMAP_ALIGN_MASK,
  1380. .cra_module = THIS_MODULE,
  1381. .cra_init = omap_sham_cra_sha256_init,
  1382. .cra_exit = omap_sham_cra_exit,
  1383. }
  1384. },
  1385. };
  1386. static struct ahash_alg algs_sha384_sha512[] = {
  1387. {
  1388. .init = omap_sham_init,
  1389. .update = omap_sham_update,
  1390. .final = omap_sham_final,
  1391. .finup = omap_sham_finup,
  1392. .digest = omap_sham_digest,
  1393. .halg.digestsize = SHA384_DIGEST_SIZE,
  1394. .halg.base = {
  1395. .cra_name = "sha384",
  1396. .cra_driver_name = "omap-sha384",
  1397. .cra_priority = 400,
  1398. .cra_flags = CRYPTO_ALG_ASYNC |
  1399. CRYPTO_ALG_NEED_FALLBACK,
  1400. .cra_blocksize = SHA384_BLOCK_SIZE,
  1401. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1402. .cra_alignmask = OMAP_ALIGN_MASK,
  1403. .cra_module = THIS_MODULE,
  1404. .cra_init = omap_sham_cra_init,
  1405. .cra_exit = omap_sham_cra_exit,
  1406. }
  1407. },
  1408. {
  1409. .init = omap_sham_init,
  1410. .update = omap_sham_update,
  1411. .final = omap_sham_final,
  1412. .finup = omap_sham_finup,
  1413. .digest = omap_sham_digest,
  1414. .halg.digestsize = SHA512_DIGEST_SIZE,
  1415. .halg.base = {
  1416. .cra_name = "sha512",
  1417. .cra_driver_name = "omap-sha512",
  1418. .cra_priority = 400,
  1419. .cra_flags = CRYPTO_ALG_ASYNC |
  1420. CRYPTO_ALG_NEED_FALLBACK,
  1421. .cra_blocksize = SHA512_BLOCK_SIZE,
  1422. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1423. .cra_alignmask = OMAP_ALIGN_MASK,
  1424. .cra_module = THIS_MODULE,
  1425. .cra_init = omap_sham_cra_init,
  1426. .cra_exit = omap_sham_cra_exit,
  1427. }
  1428. },
  1429. {
  1430. .init = omap_sham_init,
  1431. .update = omap_sham_update,
  1432. .final = omap_sham_final,
  1433. .finup = omap_sham_finup,
  1434. .digest = omap_sham_digest,
  1435. .setkey = omap_sham_setkey,
  1436. .halg.digestsize = SHA384_DIGEST_SIZE,
  1437. .halg.base = {
  1438. .cra_name = "hmac(sha384)",
  1439. .cra_driver_name = "omap-hmac-sha384",
  1440. .cra_priority = 400,
  1441. .cra_flags = CRYPTO_ALG_ASYNC |
  1442. CRYPTO_ALG_NEED_FALLBACK,
  1443. .cra_blocksize = SHA384_BLOCK_SIZE,
  1444. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1445. sizeof(struct omap_sham_hmac_ctx),
  1446. .cra_alignmask = OMAP_ALIGN_MASK,
  1447. .cra_module = THIS_MODULE,
  1448. .cra_init = omap_sham_cra_sha384_init,
  1449. .cra_exit = omap_sham_cra_exit,
  1450. }
  1451. },
  1452. {
  1453. .init = omap_sham_init,
  1454. .update = omap_sham_update,
  1455. .final = omap_sham_final,
  1456. .finup = omap_sham_finup,
  1457. .digest = omap_sham_digest,
  1458. .setkey = omap_sham_setkey,
  1459. .halg.digestsize = SHA512_DIGEST_SIZE,
  1460. .halg.base = {
  1461. .cra_name = "hmac(sha512)",
  1462. .cra_driver_name = "omap-hmac-sha512",
  1463. .cra_priority = 400,
  1464. .cra_flags = CRYPTO_ALG_ASYNC |
  1465. CRYPTO_ALG_NEED_FALLBACK,
  1466. .cra_blocksize = SHA512_BLOCK_SIZE,
  1467. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1468. sizeof(struct omap_sham_hmac_ctx),
  1469. .cra_alignmask = OMAP_ALIGN_MASK,
  1470. .cra_module = THIS_MODULE,
  1471. .cra_init = omap_sham_cra_sha512_init,
  1472. .cra_exit = omap_sham_cra_exit,
  1473. }
  1474. },
  1475. };
  1476. static void omap_sham_done_task(unsigned long data)
  1477. {
  1478. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1479. int err = 0;
  1480. dev_dbg(dd->dev, "%s: flags=%lx\n", __func__, dd->flags);
  1481. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1482. omap_sham_handle_queue(dd, NULL);
  1483. return;
  1484. }
  1485. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1486. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1487. goto finish;
  1488. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1489. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1490. omap_sham_update_dma_stop(dd);
  1491. if (dd->err) {
  1492. err = dd->err;
  1493. goto finish;
  1494. }
  1495. }
  1496. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1497. /* hash or semi-hash ready */
  1498. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1499. goto finish;
  1500. }
  1501. }
  1502. return;
  1503. finish:
  1504. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1505. /* finish curent request */
  1506. omap_sham_finish_req(dd->req, err);
  1507. /* If we are not busy, process next req */
  1508. if (!test_bit(FLAGS_BUSY, &dd->flags))
  1509. omap_sham_handle_queue(dd, NULL);
  1510. }
  1511. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1512. {
  1513. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1514. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1515. } else {
  1516. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1517. tasklet_schedule(&dd->done_task);
  1518. }
  1519. return IRQ_HANDLED;
  1520. }
  1521. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1522. {
  1523. struct omap_sham_dev *dd = dev_id;
  1524. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1525. /* final -> allow device to go to power-saving mode */
  1526. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1527. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1528. SHA_REG_CTRL_OUTPUT_READY);
  1529. omap_sham_read(dd, SHA_REG_CTRL);
  1530. return omap_sham_irq_common(dd);
  1531. }
  1532. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1533. {
  1534. struct omap_sham_dev *dd = dev_id;
  1535. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1536. return omap_sham_irq_common(dd);
  1537. }
  1538. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1539. {
  1540. .algs_list = algs_sha1_md5,
  1541. .size = ARRAY_SIZE(algs_sha1_md5),
  1542. },
  1543. };
  1544. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1545. .algs_info = omap_sham_algs_info_omap2,
  1546. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1547. .flags = BIT(FLAGS_BE32_SHA1),
  1548. .digest_size = SHA1_DIGEST_SIZE,
  1549. .copy_hash = omap_sham_copy_hash_omap2,
  1550. .write_ctrl = omap_sham_write_ctrl_omap2,
  1551. .trigger = omap_sham_trigger_omap2,
  1552. .poll_irq = omap_sham_poll_irq_omap2,
  1553. .intr_hdlr = omap_sham_irq_omap2,
  1554. .idigest_ofs = 0x00,
  1555. .din_ofs = 0x1c,
  1556. .digcnt_ofs = 0x14,
  1557. .rev_ofs = 0x5c,
  1558. .mask_ofs = 0x60,
  1559. .sysstatus_ofs = 0x64,
  1560. .major_mask = 0xf0,
  1561. .major_shift = 4,
  1562. .minor_mask = 0x0f,
  1563. .minor_shift = 0,
  1564. };
  1565. #ifdef CONFIG_OF
  1566. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1567. {
  1568. .algs_list = algs_sha1_md5,
  1569. .size = ARRAY_SIZE(algs_sha1_md5),
  1570. },
  1571. {
  1572. .algs_list = algs_sha224_sha256,
  1573. .size = ARRAY_SIZE(algs_sha224_sha256),
  1574. },
  1575. };
  1576. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1577. .algs_info = omap_sham_algs_info_omap4,
  1578. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1579. .flags = BIT(FLAGS_AUTO_XOR),
  1580. .digest_size = SHA256_DIGEST_SIZE,
  1581. .copy_hash = omap_sham_copy_hash_omap4,
  1582. .write_ctrl = omap_sham_write_ctrl_omap4,
  1583. .trigger = omap_sham_trigger_omap4,
  1584. .poll_irq = omap_sham_poll_irq_omap4,
  1585. .intr_hdlr = omap_sham_irq_omap4,
  1586. .idigest_ofs = 0x020,
  1587. .odigest_ofs = 0x0,
  1588. .din_ofs = 0x080,
  1589. .digcnt_ofs = 0x040,
  1590. .rev_ofs = 0x100,
  1591. .mask_ofs = 0x110,
  1592. .sysstatus_ofs = 0x114,
  1593. .mode_ofs = 0x44,
  1594. .length_ofs = 0x48,
  1595. .major_mask = 0x0700,
  1596. .major_shift = 8,
  1597. .minor_mask = 0x003f,
  1598. .minor_shift = 0,
  1599. };
  1600. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1601. {
  1602. .algs_list = algs_sha1_md5,
  1603. .size = ARRAY_SIZE(algs_sha1_md5),
  1604. },
  1605. {
  1606. .algs_list = algs_sha224_sha256,
  1607. .size = ARRAY_SIZE(algs_sha224_sha256),
  1608. },
  1609. {
  1610. .algs_list = algs_sha384_sha512,
  1611. .size = ARRAY_SIZE(algs_sha384_sha512),
  1612. },
  1613. };
  1614. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1615. .algs_info = omap_sham_algs_info_omap5,
  1616. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1617. .flags = BIT(FLAGS_AUTO_XOR),
  1618. .digest_size = SHA512_DIGEST_SIZE,
  1619. .copy_hash = omap_sham_copy_hash_omap4,
  1620. .write_ctrl = omap_sham_write_ctrl_omap4,
  1621. .trigger = omap_sham_trigger_omap4,
  1622. .poll_irq = omap_sham_poll_irq_omap4,
  1623. .intr_hdlr = omap_sham_irq_omap4,
  1624. .idigest_ofs = 0x240,
  1625. .odigest_ofs = 0x200,
  1626. .din_ofs = 0x080,
  1627. .digcnt_ofs = 0x280,
  1628. .rev_ofs = 0x100,
  1629. .mask_ofs = 0x110,
  1630. .sysstatus_ofs = 0x114,
  1631. .mode_ofs = 0x284,
  1632. .length_ofs = 0x288,
  1633. .major_mask = 0x0700,
  1634. .major_shift = 8,
  1635. .minor_mask = 0x003f,
  1636. .minor_shift = 0,
  1637. };
  1638. static const struct of_device_id omap_sham_of_match[] = {
  1639. {
  1640. .compatible = "ti,omap2-sham",
  1641. .data = &omap_sham_pdata_omap2,
  1642. },
  1643. {
  1644. .compatible = "ti,omap3-sham",
  1645. .data = &omap_sham_pdata_omap2,
  1646. },
  1647. {
  1648. .compatible = "ti,omap4-sham",
  1649. .data = &omap_sham_pdata_omap4,
  1650. },
  1651. {
  1652. .compatible = "ti,omap5-sham",
  1653. .data = &omap_sham_pdata_omap5,
  1654. },
  1655. {},
  1656. };
  1657. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1658. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1659. struct device *dev, struct resource *res)
  1660. {
  1661. struct device_node *node = dev->of_node;
  1662. int err = 0;
  1663. dd->pdata = of_device_get_match_data(dev);
  1664. if (!dd->pdata) {
  1665. dev_err(dev, "no compatible OF match\n");
  1666. err = -EINVAL;
  1667. goto err;
  1668. }
  1669. err = of_address_to_resource(node, 0, res);
  1670. if (err < 0) {
  1671. dev_err(dev, "can't translate OF node address\n");
  1672. err = -EINVAL;
  1673. goto err;
  1674. }
  1675. dd->irq = irq_of_parse_and_map(node, 0);
  1676. if (!dd->irq) {
  1677. dev_err(dev, "can't translate OF irq value\n");
  1678. err = -EINVAL;
  1679. goto err;
  1680. }
  1681. err:
  1682. return err;
  1683. }
  1684. #else
  1685. static const struct of_device_id omap_sham_of_match[] = {
  1686. {},
  1687. };
  1688. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1689. struct device *dev, struct resource *res)
  1690. {
  1691. return -EINVAL;
  1692. }
  1693. #endif
  1694. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1695. struct platform_device *pdev, struct resource *res)
  1696. {
  1697. struct device *dev = &pdev->dev;
  1698. struct resource *r;
  1699. int err = 0;
  1700. /* Get the base address */
  1701. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1702. if (!r) {
  1703. dev_err(dev, "no MEM resource info\n");
  1704. err = -ENODEV;
  1705. goto err;
  1706. }
  1707. memcpy(res, r, sizeof(*res));
  1708. /* Get the IRQ */
  1709. dd->irq = platform_get_irq(pdev, 0);
  1710. if (dd->irq < 0) {
  1711. dev_err(dev, "no IRQ resource info\n");
  1712. err = dd->irq;
  1713. goto err;
  1714. }
  1715. /* Only OMAP2/3 can be non-DT */
  1716. dd->pdata = &omap_sham_pdata_omap2;
  1717. err:
  1718. return err;
  1719. }
  1720. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  1721. char *buf)
  1722. {
  1723. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1724. return sprintf(buf, "%d\n", dd->fallback_sz);
  1725. }
  1726. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  1727. const char *buf, size_t size)
  1728. {
  1729. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1730. ssize_t status;
  1731. long value;
  1732. status = kstrtol(buf, 0, &value);
  1733. if (status)
  1734. return status;
  1735. /* HW accelerator only works with buffers > 9 */
  1736. if (value < 9) {
  1737. dev_err(dev, "minimum fallback size 9\n");
  1738. return -EINVAL;
  1739. }
  1740. dd->fallback_sz = value;
  1741. return size;
  1742. }
  1743. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  1744. char *buf)
  1745. {
  1746. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1747. return sprintf(buf, "%d\n", dd->queue.max_qlen);
  1748. }
  1749. static ssize_t queue_len_store(struct device *dev,
  1750. struct device_attribute *attr, const char *buf,
  1751. size_t size)
  1752. {
  1753. struct omap_sham_dev *dd = dev_get_drvdata(dev);
  1754. ssize_t status;
  1755. long value;
  1756. unsigned long flags;
  1757. status = kstrtol(buf, 0, &value);
  1758. if (status)
  1759. return status;
  1760. if (value < 1)
  1761. return -EINVAL;
  1762. /*
  1763. * Changing the queue size in fly is safe, if size becomes smaller
  1764. * than current size, it will just not accept new entries until
  1765. * it has shrank enough.
  1766. */
  1767. spin_lock_irqsave(&dd->lock, flags);
  1768. dd->queue.max_qlen = value;
  1769. spin_unlock_irqrestore(&dd->lock, flags);
  1770. return size;
  1771. }
  1772. static DEVICE_ATTR_RW(queue_len);
  1773. static DEVICE_ATTR_RW(fallback);
  1774. static struct attribute *omap_sham_attrs[] = {
  1775. &dev_attr_queue_len.attr,
  1776. &dev_attr_fallback.attr,
  1777. NULL,
  1778. };
  1779. static struct attribute_group omap_sham_attr_group = {
  1780. .attrs = omap_sham_attrs,
  1781. };
  1782. static int omap_sham_probe(struct platform_device *pdev)
  1783. {
  1784. struct omap_sham_dev *dd;
  1785. struct device *dev = &pdev->dev;
  1786. struct resource res;
  1787. dma_cap_mask_t mask;
  1788. int err, i, j;
  1789. u32 rev;
  1790. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1791. if (dd == NULL) {
  1792. dev_err(dev, "unable to alloc data struct.\n");
  1793. err = -ENOMEM;
  1794. goto data_err;
  1795. }
  1796. dd->dev = dev;
  1797. platform_set_drvdata(pdev, dd);
  1798. INIT_LIST_HEAD(&dd->list);
  1799. spin_lock_init(&dd->lock);
  1800. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1801. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1802. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1803. omap_sham_get_res_pdev(dd, pdev, &res);
  1804. if (err)
  1805. goto data_err;
  1806. dd->io_base = devm_ioremap_resource(dev, &res);
  1807. if (IS_ERR(dd->io_base)) {
  1808. err = PTR_ERR(dd->io_base);
  1809. goto data_err;
  1810. }
  1811. dd->phys_base = res.start;
  1812. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1813. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1814. if (err) {
  1815. dev_err(dev, "unable to request irq %d, err = %d\n",
  1816. dd->irq, err);
  1817. goto data_err;
  1818. }
  1819. dma_cap_zero(mask);
  1820. dma_cap_set(DMA_SLAVE, mask);
  1821. dd->dma_lch = dma_request_chan(dev, "rx");
  1822. if (IS_ERR(dd->dma_lch)) {
  1823. err = PTR_ERR(dd->dma_lch);
  1824. if (err == -EPROBE_DEFER)
  1825. goto data_err;
  1826. dd->polling_mode = 1;
  1827. dev_dbg(dev, "using polling mode instead of dma\n");
  1828. }
  1829. dd->flags |= dd->pdata->flags;
  1830. pm_runtime_use_autosuspend(dev);
  1831. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  1832. dd->fallback_sz = OMAP_SHA_DMA_THRESHOLD;
  1833. pm_runtime_enable(dev);
  1834. pm_runtime_irq_safe(dev);
  1835. err = pm_runtime_get_sync(dev);
  1836. if (err < 0) {
  1837. dev_err(dev, "failed to get sync: %d\n", err);
  1838. goto err_pm;
  1839. }
  1840. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1841. pm_runtime_put_sync(&pdev->dev);
  1842. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1843. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1844. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1845. spin_lock(&sham.lock);
  1846. list_add_tail(&dd->list, &sham.dev_list);
  1847. spin_unlock(&sham.lock);
  1848. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1849. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1850. struct ahash_alg *alg;
  1851. alg = &dd->pdata->algs_info[i].algs_list[j];
  1852. alg->export = omap_sham_export;
  1853. alg->import = omap_sham_import;
  1854. alg->halg.statesize = sizeof(struct omap_sham_reqctx) +
  1855. BUFLEN;
  1856. err = crypto_register_ahash(alg);
  1857. if (err)
  1858. goto err_algs;
  1859. dd->pdata->algs_info[i].registered++;
  1860. }
  1861. }
  1862. err = sysfs_create_group(&dev->kobj, &omap_sham_attr_group);
  1863. if (err) {
  1864. dev_err(dev, "could not create sysfs device attrs\n");
  1865. goto err_algs;
  1866. }
  1867. return 0;
  1868. err_algs:
  1869. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1870. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1871. crypto_unregister_ahash(
  1872. &dd->pdata->algs_info[i].algs_list[j]);
  1873. err_pm:
  1874. pm_runtime_disable(dev);
  1875. if (!dd->polling_mode)
  1876. dma_release_channel(dd->dma_lch);
  1877. data_err:
  1878. dev_err(dev, "initialization failed.\n");
  1879. return err;
  1880. }
  1881. static int omap_sham_remove(struct platform_device *pdev)
  1882. {
  1883. struct omap_sham_dev *dd;
  1884. int i, j;
  1885. dd = platform_get_drvdata(pdev);
  1886. if (!dd)
  1887. return -ENODEV;
  1888. spin_lock(&sham.lock);
  1889. list_del(&dd->list);
  1890. spin_unlock(&sham.lock);
  1891. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1892. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1893. crypto_unregister_ahash(
  1894. &dd->pdata->algs_info[i].algs_list[j]);
  1895. tasklet_kill(&dd->done_task);
  1896. pm_runtime_disable(&pdev->dev);
  1897. if (!dd->polling_mode)
  1898. dma_release_channel(dd->dma_lch);
  1899. sysfs_remove_group(&dd->dev->kobj, &omap_sham_attr_group);
  1900. return 0;
  1901. }
  1902. #ifdef CONFIG_PM_SLEEP
  1903. static int omap_sham_suspend(struct device *dev)
  1904. {
  1905. pm_runtime_put_sync(dev);
  1906. return 0;
  1907. }
  1908. static int omap_sham_resume(struct device *dev)
  1909. {
  1910. int err = pm_runtime_get_sync(dev);
  1911. if (err < 0) {
  1912. dev_err(dev, "failed to get sync: %d\n", err);
  1913. return err;
  1914. }
  1915. return 0;
  1916. }
  1917. #endif
  1918. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1919. static struct platform_driver omap_sham_driver = {
  1920. .probe = omap_sham_probe,
  1921. .remove = omap_sham_remove,
  1922. .driver = {
  1923. .name = "omap-sham",
  1924. .pm = &omap_sham_pm_ops,
  1925. .of_match_table = omap_sham_of_match,
  1926. },
  1927. };
  1928. module_platform_driver(omap_sham_driver);
  1929. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1930. MODULE_LICENSE("GPL v2");
  1931. MODULE_AUTHOR("Dmitry Kasatkin");
  1932. MODULE_ALIAS("platform:omap-sham");