device.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #include <linux/mlx5/mlx5_ifc.h>
  37. #if defined(__LITTLE_ENDIAN)
  38. #define MLX5_SET_HOST_ENDIANNESS 0
  39. #elif defined(__BIG_ENDIAN)
  40. #define MLX5_SET_HOST_ENDIANNESS 0x80
  41. #else
  42. #error Host endianness not defined
  43. #endif
  44. /* helper macros */
  45. #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
  46. #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
  47. #define __mlx5_bit_off(typ, fld) ((unsigned)(unsigned long)(&(__mlx5_nullp(typ)->fld)))
  48. #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
  49. #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
  50. #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
  51. #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  52. #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
  53. #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
  54. #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
  55. #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
  56. #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
  57. #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
  58. #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
  59. #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
  60. #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
  61. #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
  62. /* insert a value to a struct */
  63. #define MLX5_SET(typ, p, fld, v) do { \
  64. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  65. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  66. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  67. (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \
  68. << __mlx5_dw_bit_off(typ, fld))); \
  69. } while (0)
  70. #define MLX5_SET_TO_ONES(typ, p, fld) do { \
  71. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  72. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  73. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  74. (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
  75. << __mlx5_dw_bit_off(typ, fld))); \
  76. } while (0)
  77. #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
  78. __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
  79. __mlx5_mask(typ, fld))
  80. #define MLX5_GET_PR(typ, p, fld) ({ \
  81. u32 ___t = MLX5_GET(typ, p, fld); \
  82. pr_debug(#fld " = 0x%x\n", ___t); \
  83. ___t; \
  84. })
  85. #define MLX5_SET64(typ, p, fld, v) do { \
  86. BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
  87. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  88. *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
  89. } while (0)
  90. #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
  91. #define MLX5_GET64_PR(typ, p, fld) ({ \
  92. u64 ___t = MLX5_GET64(typ, p, fld); \
  93. pr_debug(#fld " = 0x%llx\n", ___t); \
  94. ___t; \
  95. })
  96. /* Big endian getters */
  97. #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
  98. __mlx5_64_off(typ, fld)))
  99. #define MLX5_GET_BE(type_t, typ, p, fld) ({ \
  100. type_t tmp; \
  101. switch (sizeof(tmp)) { \
  102. case sizeof(u8): \
  103. tmp = (__force type_t)MLX5_GET(typ, p, fld); \
  104. break; \
  105. case sizeof(u16): \
  106. tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
  107. break; \
  108. case sizeof(u32): \
  109. tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
  110. break; \
  111. case sizeof(u64): \
  112. tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
  113. break; \
  114. } \
  115. tmp; \
  116. })
  117. enum mlx5_inline_modes {
  118. MLX5_INLINE_MODE_NONE,
  119. MLX5_INLINE_MODE_L2,
  120. MLX5_INLINE_MODE_IP,
  121. MLX5_INLINE_MODE_TCP_UDP,
  122. };
  123. enum {
  124. MLX5_MAX_COMMANDS = 32,
  125. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  126. MLX5_PCI_CMD_XPORT = 7,
  127. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  128. MLX5_MAX_PSVS = 4,
  129. };
  130. enum {
  131. MLX5_EXTENDED_UD_AV = 0x80000000,
  132. };
  133. enum {
  134. MLX5_CQ_STATE_ARMED = 9,
  135. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  136. MLX5_CQ_STATE_FIRED = 0xa,
  137. };
  138. enum {
  139. MLX5_STAT_RATE_OFFSET = 5,
  140. };
  141. enum {
  142. MLX5_INLINE_SEG = 0x80000000,
  143. };
  144. enum {
  145. MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
  146. };
  147. enum {
  148. MLX5_MIN_PKEY_TABLE_SIZE = 128,
  149. MLX5_MAX_LOG_PKEY_TABLE = 5,
  150. };
  151. enum {
  152. MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
  153. };
  154. enum {
  155. MLX5_PFAULT_SUBTYPE_WQE = 0,
  156. MLX5_PFAULT_SUBTYPE_RDMA = 1,
  157. };
  158. enum {
  159. MLX5_PERM_LOCAL_READ = 1 << 2,
  160. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  161. MLX5_PERM_REMOTE_READ = 1 << 4,
  162. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  163. MLX5_PERM_ATOMIC = 1 << 6,
  164. MLX5_PERM_UMR_EN = 1 << 7,
  165. };
  166. enum {
  167. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  168. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  169. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  170. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  171. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  172. };
  173. enum {
  174. MLX5_EN_RD = (u64)1,
  175. MLX5_EN_WR = (u64)2
  176. };
  177. enum {
  178. MLX5_BF_REGS_PER_PAGE = 4,
  179. MLX5_MAX_UAR_PAGES = 1 << 8,
  180. MLX5_NON_FP_BF_REGS_PER_PAGE = 2,
  181. MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE,
  182. };
  183. enum {
  184. MLX5_MKEY_MASK_LEN = 1ull << 0,
  185. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  186. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  187. MLX5_MKEY_MASK_PD = 1ull << 7,
  188. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  189. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  190. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  191. MLX5_MKEY_MASK_KEY = 1ull << 13,
  192. MLX5_MKEY_MASK_QPN = 1ull << 14,
  193. MLX5_MKEY_MASK_LR = 1ull << 17,
  194. MLX5_MKEY_MASK_LW = 1ull << 18,
  195. MLX5_MKEY_MASK_RR = 1ull << 19,
  196. MLX5_MKEY_MASK_RW = 1ull << 20,
  197. MLX5_MKEY_MASK_A = 1ull << 21,
  198. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  199. MLX5_MKEY_MASK_FREE = 1ull << 29,
  200. };
  201. enum {
  202. MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
  203. MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
  204. MLX5_UMR_CHECK_FREE = (2 << 5),
  205. MLX5_UMR_INLINE = (1 << 7),
  206. };
  207. #define MLX5_UMR_MTT_ALIGNMENT 0x40
  208. #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
  209. #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
  210. #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
  211. enum {
  212. MLX5_EVENT_QUEUE_TYPE_QP = 0,
  213. MLX5_EVENT_QUEUE_TYPE_RQ = 1,
  214. MLX5_EVENT_QUEUE_TYPE_SQ = 2,
  215. };
  216. enum mlx5_event {
  217. MLX5_EVENT_TYPE_COMP = 0x0,
  218. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  219. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  220. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  221. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  222. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  223. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  224. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  225. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  226. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  227. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  228. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  229. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  230. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  231. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  232. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  233. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  234. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  235. MLX5_EVENT_TYPE_CMD = 0x0a,
  236. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  237. MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
  238. MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
  239. };
  240. enum {
  241. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  242. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  243. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  244. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  245. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  246. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  247. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  248. };
  249. enum {
  250. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  251. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  252. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  253. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  254. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  255. MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
  256. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  257. MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
  258. MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
  259. MLX5_DEV_CAP_FLAG_DCT = 1LL << 37,
  260. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  261. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
  262. };
  263. enum {
  264. MLX5_ROCE_VERSION_1 = 0,
  265. MLX5_ROCE_VERSION_2 = 2,
  266. };
  267. enum {
  268. MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
  269. MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
  270. };
  271. enum {
  272. MLX5_ROCE_L3_TYPE_IPV4 = 0,
  273. MLX5_ROCE_L3_TYPE_IPV6 = 1,
  274. };
  275. enum {
  276. MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
  277. MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
  278. };
  279. enum {
  280. MLX5_OPCODE_NOP = 0x00,
  281. MLX5_OPCODE_SEND_INVAL = 0x01,
  282. MLX5_OPCODE_RDMA_WRITE = 0x08,
  283. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  284. MLX5_OPCODE_SEND = 0x0a,
  285. MLX5_OPCODE_SEND_IMM = 0x0b,
  286. MLX5_OPCODE_LSO = 0x0e,
  287. MLX5_OPCODE_RDMA_READ = 0x10,
  288. MLX5_OPCODE_ATOMIC_CS = 0x11,
  289. MLX5_OPCODE_ATOMIC_FA = 0x12,
  290. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  291. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  292. MLX5_OPCODE_BIND_MW = 0x18,
  293. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  294. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  295. MLX5_RECV_OPCODE_SEND = 0x01,
  296. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  297. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  298. MLX5_CQE_OPCODE_ERROR = 0x1e,
  299. MLX5_CQE_OPCODE_RESIZE = 0x16,
  300. MLX5_OPCODE_SET_PSV = 0x20,
  301. MLX5_OPCODE_GET_PSV = 0x21,
  302. MLX5_OPCODE_CHECK_PSV = 0x22,
  303. MLX5_OPCODE_RGET_PSV = 0x26,
  304. MLX5_OPCODE_RCHECK_PSV = 0x27,
  305. MLX5_OPCODE_UMR = 0x25,
  306. };
  307. enum {
  308. MLX5_SET_PORT_RESET_QKEY = 0,
  309. MLX5_SET_PORT_GUID0 = 16,
  310. MLX5_SET_PORT_NODE_GUID = 17,
  311. MLX5_SET_PORT_SYS_GUID = 18,
  312. MLX5_SET_PORT_GID_TABLE = 19,
  313. MLX5_SET_PORT_PKEY_TABLE = 20,
  314. };
  315. enum {
  316. MLX5_BW_NO_LIMIT = 0,
  317. MLX5_100_MBPS_UNIT = 3,
  318. MLX5_GBPS_UNIT = 4,
  319. };
  320. enum {
  321. MLX5_MAX_PAGE_SHIFT = 31
  322. };
  323. enum {
  324. MLX5_ADAPTER_PAGE_SHIFT = 12,
  325. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  326. };
  327. enum {
  328. MLX5_CAP_OFF_CMDIF_CSUM = 46,
  329. };
  330. enum {
  331. /*
  332. * Max wqe size for rdma read is 512 bytes, so this
  333. * limits our max_sge_rd as the wqe needs to fit:
  334. * - ctrl segment (16 bytes)
  335. * - rdma segment (16 bytes)
  336. * - scatter elements (16 bytes each)
  337. */
  338. MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16
  339. };
  340. enum mlx5_odp_transport_cap_bits {
  341. MLX5_ODP_SUPPORT_SEND = 1 << 31,
  342. MLX5_ODP_SUPPORT_RECV = 1 << 30,
  343. MLX5_ODP_SUPPORT_WRITE = 1 << 29,
  344. MLX5_ODP_SUPPORT_READ = 1 << 28,
  345. };
  346. struct mlx5_odp_caps {
  347. char reserved[0x10];
  348. struct {
  349. __be32 rc_odp_caps;
  350. __be32 uc_odp_caps;
  351. __be32 ud_odp_caps;
  352. } per_transport_caps;
  353. char reserved2[0xe4];
  354. };
  355. struct mlx5_cmd_layout {
  356. u8 type;
  357. u8 rsvd0[3];
  358. __be32 inlen;
  359. __be64 in_ptr;
  360. __be32 in[4];
  361. __be32 out[4];
  362. __be64 out_ptr;
  363. __be32 outlen;
  364. u8 token;
  365. u8 sig;
  366. u8 rsvd1;
  367. u8 status_own;
  368. };
  369. struct health_buffer {
  370. __be32 assert_var[5];
  371. __be32 rsvd0[3];
  372. __be32 assert_exit_ptr;
  373. __be32 assert_callra;
  374. __be32 rsvd1[2];
  375. __be32 fw_ver;
  376. __be32 hw_id;
  377. __be32 rsvd2;
  378. u8 irisc_index;
  379. u8 synd;
  380. __be16 ext_synd;
  381. };
  382. struct mlx5_init_seg {
  383. __be32 fw_rev;
  384. __be32 cmdif_rev_fw_sub;
  385. __be32 rsvd0[2];
  386. __be32 cmdq_addr_h;
  387. __be32 cmdq_addr_l_sz;
  388. __be32 cmd_dbell;
  389. __be32 rsvd1[120];
  390. __be32 initializing;
  391. struct health_buffer health;
  392. __be32 rsvd2[880];
  393. __be32 internal_timer_h;
  394. __be32 internal_timer_l;
  395. __be32 rsvd3[2];
  396. __be32 health_counter;
  397. __be32 rsvd4[1019];
  398. __be64 ieee1588_clk;
  399. __be32 ieee1588_clk_type;
  400. __be32 clr_intx;
  401. };
  402. struct mlx5_eqe_comp {
  403. __be32 reserved[6];
  404. __be32 cqn;
  405. };
  406. struct mlx5_eqe_qp_srq {
  407. __be32 reserved1[5];
  408. u8 type;
  409. u8 reserved2[3];
  410. __be32 qp_srq_n;
  411. };
  412. struct mlx5_eqe_cq_err {
  413. __be32 cqn;
  414. u8 reserved1[7];
  415. u8 syndrome;
  416. };
  417. struct mlx5_eqe_port_state {
  418. u8 reserved0[8];
  419. u8 port;
  420. };
  421. struct mlx5_eqe_gpio {
  422. __be32 reserved0[2];
  423. __be64 gpio_event;
  424. };
  425. struct mlx5_eqe_congestion {
  426. u8 type;
  427. u8 rsvd0;
  428. u8 congestion_level;
  429. };
  430. struct mlx5_eqe_stall_vl {
  431. u8 rsvd0[3];
  432. u8 port_vl;
  433. };
  434. struct mlx5_eqe_cmd {
  435. __be32 vector;
  436. __be32 rsvd[6];
  437. };
  438. struct mlx5_eqe_page_req {
  439. u8 rsvd0[2];
  440. __be16 func_id;
  441. __be32 num_pages;
  442. __be32 rsvd1[5];
  443. };
  444. struct mlx5_eqe_page_fault {
  445. __be32 bytes_committed;
  446. union {
  447. struct {
  448. u16 reserved1;
  449. __be16 wqe_index;
  450. u16 reserved2;
  451. __be16 packet_length;
  452. u8 reserved3[12];
  453. } __packed wqe;
  454. struct {
  455. __be32 r_key;
  456. u16 reserved1;
  457. __be16 packet_length;
  458. __be32 rdma_op_len;
  459. __be64 rdma_va;
  460. } __packed rdma;
  461. } __packed;
  462. __be32 flags_qpn;
  463. } __packed;
  464. struct mlx5_eqe_vport_change {
  465. u8 rsvd0[2];
  466. __be16 vport_num;
  467. __be32 rsvd1[6];
  468. } __packed;
  469. union ev_data {
  470. __be32 raw[7];
  471. struct mlx5_eqe_cmd cmd;
  472. struct mlx5_eqe_comp comp;
  473. struct mlx5_eqe_qp_srq qp_srq;
  474. struct mlx5_eqe_cq_err cq_err;
  475. struct mlx5_eqe_port_state port;
  476. struct mlx5_eqe_gpio gpio;
  477. struct mlx5_eqe_congestion cong;
  478. struct mlx5_eqe_stall_vl stall_vl;
  479. struct mlx5_eqe_page_req req_pages;
  480. struct mlx5_eqe_page_fault page_fault;
  481. struct mlx5_eqe_vport_change vport_change;
  482. } __packed;
  483. struct mlx5_eqe {
  484. u8 rsvd0;
  485. u8 type;
  486. u8 rsvd1;
  487. u8 sub_type;
  488. __be32 rsvd2[7];
  489. union ev_data data;
  490. __be16 rsvd3;
  491. u8 signature;
  492. u8 owner;
  493. } __packed;
  494. struct mlx5_cmd_prot_block {
  495. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  496. u8 rsvd0[48];
  497. __be64 next;
  498. __be32 block_num;
  499. u8 rsvd1;
  500. u8 token;
  501. u8 ctrl_sig;
  502. u8 sig;
  503. };
  504. enum {
  505. MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
  506. };
  507. struct mlx5_err_cqe {
  508. u8 rsvd0[32];
  509. __be32 srqn;
  510. u8 rsvd1[18];
  511. u8 vendor_err_synd;
  512. u8 syndrome;
  513. __be32 s_wqe_opcode_qpn;
  514. __be16 wqe_counter;
  515. u8 signature;
  516. u8 op_own;
  517. };
  518. struct mlx5_cqe64 {
  519. u8 outer_l3_tunneled;
  520. u8 rsvd0;
  521. __be16 wqe_id;
  522. u8 lro_tcppsh_abort_dupack;
  523. u8 lro_min_ttl;
  524. __be16 lro_tcp_win;
  525. __be32 lro_ack_seq_num;
  526. __be32 rss_hash_result;
  527. u8 rss_hash_type;
  528. u8 ml_path;
  529. u8 rsvd20[2];
  530. __be16 check_sum;
  531. __be16 slid;
  532. __be32 flags_rqpn;
  533. u8 hds_ip_ext;
  534. u8 l4_l3_hdr_type;
  535. __be16 vlan_info;
  536. __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
  537. __be32 imm_inval_pkey;
  538. u8 rsvd40[4];
  539. __be32 byte_cnt;
  540. __be32 timestamp_h;
  541. __be32 timestamp_l;
  542. __be32 sop_drop_qpn;
  543. __be16 wqe_counter;
  544. u8 signature;
  545. u8 op_own;
  546. };
  547. struct mlx5_mini_cqe8 {
  548. union {
  549. __be32 rx_hash_result;
  550. struct {
  551. __be16 checksum;
  552. __be16 rsvd;
  553. };
  554. struct {
  555. __be16 wqe_counter;
  556. u8 s_wqe_opcode;
  557. u8 reserved;
  558. } s_wqe_info;
  559. };
  560. __be32 byte_cnt;
  561. };
  562. enum {
  563. MLX5_NO_INLINE_DATA,
  564. MLX5_INLINE_DATA32_SEG,
  565. MLX5_INLINE_DATA64_SEG,
  566. MLX5_COMPRESSED,
  567. };
  568. enum {
  569. MLX5_CQE_FORMAT_CSUM = 0x1,
  570. };
  571. #define MLX5_MINI_CQE_ARRAY_SIZE 8
  572. static inline int mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
  573. {
  574. return (cqe->op_own >> 2) & 0x3;
  575. }
  576. static inline int get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
  577. {
  578. return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
  579. }
  580. static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
  581. {
  582. return (cqe->l4_l3_hdr_type >> 4) & 0x7;
  583. }
  584. static inline u8 get_cqe_l3_hdr_type(struct mlx5_cqe64 *cqe)
  585. {
  586. return (cqe->l4_l3_hdr_type >> 2) & 0x3;
  587. }
  588. static inline u8 cqe_is_tunneled(struct mlx5_cqe64 *cqe)
  589. {
  590. return cqe->outer_l3_tunneled & 0x1;
  591. }
  592. static inline int cqe_has_vlan(struct mlx5_cqe64 *cqe)
  593. {
  594. return !!(cqe->l4_l3_hdr_type & 0x1);
  595. }
  596. static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
  597. {
  598. u32 hi, lo;
  599. hi = be32_to_cpu(cqe->timestamp_h);
  600. lo = be32_to_cpu(cqe->timestamp_l);
  601. return (u64)lo | ((u64)hi << 32);
  602. }
  603. struct mpwrq_cqe_bc {
  604. __be16 filler_consumed_strides;
  605. __be16 byte_cnt;
  606. };
  607. static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
  608. {
  609. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  610. return be16_to_cpu(bc->byte_cnt);
  611. }
  612. static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
  613. {
  614. return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
  615. }
  616. static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
  617. {
  618. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  619. return mpwrq_get_cqe_bc_consumed_strides(bc);
  620. }
  621. static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
  622. {
  623. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  624. return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
  625. }
  626. static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
  627. {
  628. return be16_to_cpu(cqe->wqe_counter);
  629. }
  630. enum {
  631. CQE_L4_HDR_TYPE_NONE = 0x0,
  632. CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
  633. CQE_L4_HDR_TYPE_UDP = 0x2,
  634. CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
  635. CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
  636. };
  637. enum {
  638. CQE_RSS_HTYPE_IP = 0x3 << 6,
  639. CQE_RSS_HTYPE_L4 = 0x3 << 2,
  640. };
  641. enum {
  642. MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
  643. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
  644. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
  645. };
  646. enum {
  647. CQE_L2_OK = 1 << 0,
  648. CQE_L3_OK = 1 << 1,
  649. CQE_L4_OK = 1 << 2,
  650. };
  651. struct mlx5_sig_err_cqe {
  652. u8 rsvd0[16];
  653. __be32 expected_trans_sig;
  654. __be32 actual_trans_sig;
  655. __be32 expected_reftag;
  656. __be32 actual_reftag;
  657. __be16 syndrome;
  658. u8 rsvd22[2];
  659. __be32 mkey;
  660. __be64 err_offset;
  661. u8 rsvd30[8];
  662. __be32 qpn;
  663. u8 rsvd38[2];
  664. u8 signature;
  665. u8 op_own;
  666. };
  667. struct mlx5_wqe_srq_next_seg {
  668. u8 rsvd0[2];
  669. __be16 next_wqe_index;
  670. u8 signature;
  671. u8 rsvd1[11];
  672. };
  673. union mlx5_ext_cqe {
  674. struct ib_grh grh;
  675. u8 inl[64];
  676. };
  677. struct mlx5_cqe128 {
  678. union mlx5_ext_cqe inl_grh;
  679. struct mlx5_cqe64 cqe64;
  680. };
  681. enum {
  682. MLX5_MKEY_STATUS_FREE = 1 << 6,
  683. };
  684. enum {
  685. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  686. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  687. MLX5_MKEY_BSF_EN = 1 << 30,
  688. MLX5_MKEY_LEN64 = 1 << 31,
  689. };
  690. struct mlx5_mkey_seg {
  691. /* This is a two bit field occupying bits 31-30.
  692. * bit 31 is always 0,
  693. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  694. */
  695. u8 status;
  696. u8 pcie_control;
  697. u8 flags;
  698. u8 version;
  699. __be32 qpn_mkey7_0;
  700. u8 rsvd1[4];
  701. __be32 flags_pd;
  702. __be64 start_addr;
  703. __be64 len;
  704. __be32 bsfs_octo_size;
  705. u8 rsvd2[16];
  706. __be32 xlt_oct_size;
  707. u8 rsvd3[3];
  708. u8 log2_page_size;
  709. u8 rsvd4[4];
  710. };
  711. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  712. enum {
  713. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  714. };
  715. enum {
  716. VPORT_STATE_DOWN = 0x0,
  717. VPORT_STATE_UP = 0x1,
  718. };
  719. enum {
  720. MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0,
  721. MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1,
  722. MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2,
  723. };
  724. enum {
  725. MLX5_L3_PROT_TYPE_IPV4 = 0,
  726. MLX5_L3_PROT_TYPE_IPV6 = 1,
  727. };
  728. enum {
  729. MLX5_L4_PROT_TYPE_TCP = 0,
  730. MLX5_L4_PROT_TYPE_UDP = 1,
  731. };
  732. enum {
  733. MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
  734. MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
  735. MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
  736. MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
  737. MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
  738. };
  739. enum {
  740. MLX5_MATCH_OUTER_HEADERS = 1 << 0,
  741. MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
  742. MLX5_MATCH_INNER_HEADERS = 1 << 2,
  743. };
  744. enum {
  745. MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
  746. MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
  747. };
  748. enum {
  749. MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
  750. MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
  751. MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
  752. };
  753. enum mlx5_list_type {
  754. MLX5_NVPRT_LIST_TYPE_UC = 0x0,
  755. MLX5_NVPRT_LIST_TYPE_MC = 0x1,
  756. MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
  757. };
  758. enum {
  759. MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  760. MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
  761. };
  762. enum mlx5_wol_mode {
  763. MLX5_WOL_DISABLE = 0,
  764. MLX5_WOL_SECURED_MAGIC = 1 << 1,
  765. MLX5_WOL_MAGIC = 1 << 2,
  766. MLX5_WOL_ARP = 1 << 3,
  767. MLX5_WOL_BROADCAST = 1 << 4,
  768. MLX5_WOL_MULTICAST = 1 << 5,
  769. MLX5_WOL_UNICAST = 1 << 6,
  770. MLX5_WOL_PHY_ACTIVITY = 1 << 7,
  771. };
  772. /* MLX5 DEV CAPs */
  773. /* TODO: EAT.ME */
  774. enum mlx5_cap_mode {
  775. HCA_CAP_OPMOD_GET_MAX = 0,
  776. HCA_CAP_OPMOD_GET_CUR = 1,
  777. };
  778. enum mlx5_cap_type {
  779. MLX5_CAP_GENERAL = 0,
  780. MLX5_CAP_ETHERNET_OFFLOADS,
  781. MLX5_CAP_ODP,
  782. MLX5_CAP_ATOMIC,
  783. MLX5_CAP_ROCE,
  784. MLX5_CAP_IPOIB_OFFLOADS,
  785. MLX5_CAP_EOIB_OFFLOADS,
  786. MLX5_CAP_FLOW_TABLE,
  787. MLX5_CAP_ESWITCH_FLOW_TABLE,
  788. MLX5_CAP_ESWITCH,
  789. MLX5_CAP_RESERVED,
  790. MLX5_CAP_VECTOR_CALC,
  791. MLX5_CAP_QOS,
  792. /* NUM OF CAP Types */
  793. MLX5_CAP_NUM
  794. };
  795. /* GET Dev Caps macros */
  796. #define MLX5_CAP_GEN(mdev, cap) \
  797. MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap)
  798. #define MLX5_CAP_GEN_MAX(mdev, cap) \
  799. MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap)
  800. #define MLX5_CAP_ETH(mdev, cap) \
  801. MLX5_GET(per_protocol_networking_offload_caps,\
  802. mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  803. #define MLX5_CAP_ETH_MAX(mdev, cap) \
  804. MLX5_GET(per_protocol_networking_offload_caps,\
  805. mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  806. #define MLX5_CAP_ROCE(mdev, cap) \
  807. MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap)
  808. #define MLX5_CAP_ROCE_MAX(mdev, cap) \
  809. MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap)
  810. #define MLX5_CAP_ATOMIC(mdev, cap) \
  811. MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap)
  812. #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
  813. MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap)
  814. #define MLX5_CAP_FLOWTABLE(mdev, cap) \
  815. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap)
  816. #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
  817. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap)
  818. #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
  819. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
  820. #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
  821. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
  822. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
  823. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
  824. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
  825. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
  826. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
  827. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  828. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
  829. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  830. #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
  831. MLX5_GET(flow_table_eswitch_cap, \
  832. mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  833. #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
  834. MLX5_GET(flow_table_eswitch_cap, \
  835. mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  836. #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
  837. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
  838. #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
  839. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
  840. #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
  841. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
  842. #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
  843. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
  844. #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
  845. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
  846. #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
  847. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
  848. #define MLX5_CAP_ESW(mdev, cap) \
  849. MLX5_GET(e_switch_cap, \
  850. mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap)
  851. #define MLX5_CAP_ESW_MAX(mdev, cap) \
  852. MLX5_GET(e_switch_cap, \
  853. mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap)
  854. #define MLX5_CAP_ODP(mdev, cap)\
  855. MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap)
  856. #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
  857. MLX5_GET(vector_calc_cap, \
  858. mdev->hca_caps_cur[MLX5_CAP_VECTOR_CALC], cap)
  859. #define MLX5_CAP_QOS(mdev, cap)\
  860. MLX5_GET(qos_cap, mdev->hca_caps_cur[MLX5_CAP_QOS], cap)
  861. enum {
  862. MLX5_CMD_STAT_OK = 0x0,
  863. MLX5_CMD_STAT_INT_ERR = 0x1,
  864. MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
  865. MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
  866. MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
  867. MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
  868. MLX5_CMD_STAT_RES_BUSY = 0x6,
  869. MLX5_CMD_STAT_LIM_ERR = 0x8,
  870. MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
  871. MLX5_CMD_STAT_IX_ERR = 0xa,
  872. MLX5_CMD_STAT_NO_RES_ERR = 0xf,
  873. MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
  874. MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
  875. MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
  876. MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
  877. MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
  878. };
  879. enum {
  880. MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
  881. MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
  882. MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
  883. MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
  884. MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
  885. MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
  886. MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
  887. MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12,
  888. MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20,
  889. };
  890. static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
  891. {
  892. if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
  893. return 0;
  894. return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
  895. }
  896. #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8
  897. #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8
  898. #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
  899. #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
  900. MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
  901. MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
  902. #endif /* MLX5_DEVICE_H */