nvc0.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "nv04.h"
  25. const struct nouveau_mc_intr
  26. nvc0_mc_intr[] = {
  27. { 0x04000000, NVDEV_ENGINE_DISP }, /* DISP first, so pageflip timestamps work. */
  28. { 0x00000001, NVDEV_ENGINE_MSPPP },
  29. { 0x00000020, NVDEV_ENGINE_CE0 },
  30. { 0x00000040, NVDEV_ENGINE_CE1 },
  31. { 0x00000080, NVDEV_ENGINE_CE2 },
  32. { 0x00000100, NVDEV_ENGINE_FIFO },
  33. { 0x00001000, NVDEV_ENGINE_GR },
  34. { 0x00002000, NVDEV_SUBDEV_FB },
  35. { 0x00008000, NVDEV_ENGINE_MSVLD },
  36. { 0x00040000, NVDEV_SUBDEV_THERM },
  37. { 0x00020000, NVDEV_ENGINE_VP },
  38. { 0x00100000, NVDEV_SUBDEV_TIMER },
  39. { 0x00200000, NVDEV_SUBDEV_GPIO }, /* PMGR->GPIO */
  40. { 0x00200000, NVDEV_SUBDEV_I2C }, /* PMGR->I2C/AUX */
  41. { 0x01000000, NVDEV_SUBDEV_PMU },
  42. { 0x02000000, NVDEV_SUBDEV_LTC },
  43. { 0x08000000, NVDEV_SUBDEV_FB },
  44. { 0x10000000, NVDEV_SUBDEV_BUS },
  45. { 0x40000000, NVDEV_SUBDEV_IBUS },
  46. { 0x80000000, NVDEV_ENGINE_SW },
  47. {},
  48. };
  49. static void
  50. nvc0_mc_msi_rearm(struct nouveau_mc *pmc)
  51. {
  52. struct nv04_mc_priv *priv = (void *)pmc;
  53. nv_wr32(priv, 0x088704, 0x00000000);
  54. }
  55. void
  56. nvc0_mc_unk260(struct nouveau_mc *pmc, u32 data)
  57. {
  58. nv_wr32(pmc, 0x000260, data);
  59. }
  60. struct nouveau_oclass *
  61. nvc0_mc_oclass = &(struct nouveau_mc_oclass) {
  62. .base.handle = NV_SUBDEV(MC, 0xc0),
  63. .base.ofuncs = &(struct nouveau_ofuncs) {
  64. .ctor = nv04_mc_ctor,
  65. .dtor = _nouveau_mc_dtor,
  66. .init = nv50_mc_init,
  67. .fini = _nouveau_mc_fini,
  68. },
  69. .intr = nvc0_mc_intr,
  70. .msi_rearm = nvc0_mc_msi_rearm,
  71. .unk260 = nvc0_mc_unk260,
  72. }.base;