intel_hdmi.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = to_i915(dev);
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. MISSING_CASE(type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. MISSING_CASE(type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. MISSING_CASE(type);
  102. return 0;
  103. }
  104. }
  105. static i915_reg_t
  106. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  107. enum transcoder cpu_transcoder,
  108. enum hdmi_infoframe_type type,
  109. int i)
  110. {
  111. switch (type) {
  112. case HDMI_INFOFRAME_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  114. case HDMI_INFOFRAME_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_VENDOR:
  117. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  118. default:
  119. MISSING_CASE(type);
  120. return INVALID_MMIO_REG;
  121. }
  122. }
  123. static void g4x_write_infoframe(struct drm_encoder *encoder,
  124. enum hdmi_infoframe_type type,
  125. const void *frame, ssize_t len)
  126. {
  127. const uint32_t *data = frame;
  128. struct drm_device *dev = encoder->dev;
  129. struct drm_i915_private *dev_priv = to_i915(dev);
  130. u32 val = I915_READ(VIDEO_DIP_CTL);
  131. int i;
  132. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  133. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  134. val |= g4x_infoframe_index(type);
  135. val &= ~g4x_infoframe_enable(type);
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. mmiowb();
  138. for (i = 0; i < len; i += 4) {
  139. I915_WRITE(VIDEO_DIP_DATA, *data);
  140. data++;
  141. }
  142. /* Write every possible data byte to force correct ECC calculation. */
  143. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  144. I915_WRITE(VIDEO_DIP_DATA, 0);
  145. mmiowb();
  146. val |= g4x_infoframe_enable(type);
  147. val &= ~VIDEO_DIP_FREQ_MASK;
  148. val |= VIDEO_DIP_FREQ_VSYNC;
  149. I915_WRITE(VIDEO_DIP_CTL, val);
  150. POSTING_READ(VIDEO_DIP_CTL);
  151. }
  152. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  153. const struct intel_crtc_state *pipe_config)
  154. {
  155. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  156. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  157. u32 val = I915_READ(VIDEO_DIP_CTL);
  158. if ((val & VIDEO_DIP_ENABLE) == 0)
  159. return false;
  160. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  161. return false;
  162. return val & (VIDEO_DIP_ENABLE_AVI |
  163. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  164. }
  165. static void ibx_write_infoframe(struct drm_encoder *encoder,
  166. enum hdmi_infoframe_type type,
  167. const void *frame, ssize_t len)
  168. {
  169. const uint32_t *data = frame;
  170. struct drm_device *dev = encoder->dev;
  171. struct drm_i915_private *dev_priv = to_i915(dev);
  172. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  173. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  174. u32 val = I915_READ(reg);
  175. int i;
  176. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  177. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  178. val |= g4x_infoframe_index(type);
  179. val &= ~g4x_infoframe_enable(type);
  180. I915_WRITE(reg, val);
  181. mmiowb();
  182. for (i = 0; i < len; i += 4) {
  183. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  184. data++;
  185. }
  186. /* Write every possible data byte to force correct ECC calculation. */
  187. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  189. mmiowb();
  190. val |= g4x_infoframe_enable(type);
  191. val &= ~VIDEO_DIP_FREQ_MASK;
  192. val |= VIDEO_DIP_FREQ_VSYNC;
  193. I915_WRITE(reg, val);
  194. POSTING_READ(reg);
  195. }
  196. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  197. const struct intel_crtc_state *pipe_config)
  198. {
  199. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  200. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  201. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  202. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  203. u32 val = I915_READ(reg);
  204. if ((val & VIDEO_DIP_ENABLE) == 0)
  205. return false;
  206. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  207. return false;
  208. return val & (VIDEO_DIP_ENABLE_AVI |
  209. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  210. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  211. }
  212. static void cpt_write_infoframe(struct drm_encoder *encoder,
  213. enum hdmi_infoframe_type type,
  214. const void *frame, ssize_t len)
  215. {
  216. const uint32_t *data = frame;
  217. struct drm_device *dev = encoder->dev;
  218. struct drm_i915_private *dev_priv = to_i915(dev);
  219. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  220. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  221. u32 val = I915_READ(reg);
  222. int i;
  223. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  224. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  225. val |= g4x_infoframe_index(type);
  226. /* The DIP control register spec says that we need to update the AVI
  227. * infoframe without clearing its enable bit */
  228. if (type != HDMI_INFOFRAME_TYPE_AVI)
  229. val &= ~g4x_infoframe_enable(type);
  230. I915_WRITE(reg, val);
  231. mmiowb();
  232. for (i = 0; i < len; i += 4) {
  233. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  234. data++;
  235. }
  236. /* Write every possible data byte to force correct ECC calculation. */
  237. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  239. mmiowb();
  240. val |= g4x_infoframe_enable(type);
  241. val &= ~VIDEO_DIP_FREQ_MASK;
  242. val |= VIDEO_DIP_FREQ_VSYNC;
  243. I915_WRITE(reg, val);
  244. POSTING_READ(reg);
  245. }
  246. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  247. const struct intel_crtc_state *pipe_config)
  248. {
  249. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  250. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  251. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  252. if ((val & VIDEO_DIP_ENABLE) == 0)
  253. return false;
  254. return val & (VIDEO_DIP_ENABLE_AVI |
  255. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  256. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  257. }
  258. static void vlv_write_infoframe(struct drm_encoder *encoder,
  259. enum hdmi_infoframe_type type,
  260. const void *frame, ssize_t len)
  261. {
  262. const uint32_t *data = frame;
  263. struct drm_device *dev = encoder->dev;
  264. struct drm_i915_private *dev_priv = to_i915(dev);
  265. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  266. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  267. u32 val = I915_READ(reg);
  268. int i;
  269. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  270. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  271. val |= g4x_infoframe_index(type);
  272. val &= ~g4x_infoframe_enable(type);
  273. I915_WRITE(reg, val);
  274. mmiowb();
  275. for (i = 0; i < len; i += 4) {
  276. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  277. data++;
  278. }
  279. /* Write every possible data byte to force correct ECC calculation. */
  280. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  281. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  282. mmiowb();
  283. val |= g4x_infoframe_enable(type);
  284. val &= ~VIDEO_DIP_FREQ_MASK;
  285. val |= VIDEO_DIP_FREQ_VSYNC;
  286. I915_WRITE(reg, val);
  287. POSTING_READ(reg);
  288. }
  289. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  290. const struct intel_crtc_state *pipe_config)
  291. {
  292. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  293. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  294. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  295. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  296. if ((val & VIDEO_DIP_ENABLE) == 0)
  297. return false;
  298. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  299. return false;
  300. return val & (VIDEO_DIP_ENABLE_AVI |
  301. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  302. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  303. }
  304. static void hsw_write_infoframe(struct drm_encoder *encoder,
  305. enum hdmi_infoframe_type type,
  306. const void *frame, ssize_t len)
  307. {
  308. const uint32_t *data = frame;
  309. struct drm_device *dev = encoder->dev;
  310. struct drm_i915_private *dev_priv = to_i915(dev);
  311. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  312. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  313. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  314. i915_reg_t data_reg;
  315. int i;
  316. u32 val = I915_READ(ctl_reg);
  317. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  318. val &= ~hsw_infoframe_enable(type);
  319. I915_WRITE(ctl_reg, val);
  320. mmiowb();
  321. for (i = 0; i < len; i += 4) {
  322. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  323. type, i >> 2), *data);
  324. data++;
  325. }
  326. /* Write every possible data byte to force correct ECC calculation. */
  327. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  328. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  329. type, i >> 2), 0);
  330. mmiowb();
  331. val |= hsw_infoframe_enable(type);
  332. I915_WRITE(ctl_reg, val);
  333. POSTING_READ(ctl_reg);
  334. }
  335. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  336. const struct intel_crtc_state *pipe_config)
  337. {
  338. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  339. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  340. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  341. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  342. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  343. }
  344. /*
  345. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  346. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  347. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  348. * used for both technologies.
  349. *
  350. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  351. * DW1: DB3 | DB2 | DB1 | DB0
  352. * DW2: DB7 | DB6 | DB5 | DB4
  353. * DW3: ...
  354. *
  355. * (HB is Header Byte, DB is Data Byte)
  356. *
  357. * The hdmi pack() functions don't know about that hardware specific hole so we
  358. * trick them by giving an offset into the buffer and moving back the header
  359. * bytes by one.
  360. */
  361. static void intel_write_infoframe(struct drm_encoder *encoder,
  362. union hdmi_infoframe *frame)
  363. {
  364. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  365. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  366. ssize_t len;
  367. /* see comment above for the reason for this offset */
  368. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  369. if (len < 0)
  370. return;
  371. /* Insert the 'hole' (see big comment above) at position 3 */
  372. buffer[0] = buffer[1];
  373. buffer[1] = buffer[2];
  374. buffer[2] = buffer[3];
  375. buffer[3] = 0;
  376. len++;
  377. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  378. }
  379. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  380. const struct drm_display_mode *adjusted_mode)
  381. {
  382. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  383. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  384. union hdmi_infoframe frame;
  385. int ret;
  386. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  387. adjusted_mode);
  388. if (ret < 0) {
  389. DRM_ERROR("couldn't fill AVI infoframe\n");
  390. return;
  391. }
  392. if (intel_hdmi->rgb_quant_range_selectable) {
  393. if (intel_crtc->config->limited_color_range)
  394. frame.avi.quantization_range =
  395. HDMI_QUANTIZATION_RANGE_LIMITED;
  396. else
  397. frame.avi.quantization_range =
  398. HDMI_QUANTIZATION_RANGE_FULL;
  399. }
  400. intel_write_infoframe(encoder, &frame);
  401. }
  402. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  403. {
  404. union hdmi_infoframe frame;
  405. int ret;
  406. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  407. if (ret < 0) {
  408. DRM_ERROR("couldn't fill SPD infoframe\n");
  409. return;
  410. }
  411. frame.spd.sdi = HDMI_SPD_SDI_PC;
  412. intel_write_infoframe(encoder, &frame);
  413. }
  414. static void
  415. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  416. const struct drm_display_mode *adjusted_mode)
  417. {
  418. union hdmi_infoframe frame;
  419. int ret;
  420. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  421. adjusted_mode);
  422. if (ret < 0)
  423. return;
  424. intel_write_infoframe(encoder, &frame);
  425. }
  426. static void g4x_set_infoframes(struct drm_encoder *encoder,
  427. bool enable,
  428. const struct drm_display_mode *adjusted_mode)
  429. {
  430. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  431. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  432. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  433. i915_reg_t reg = VIDEO_DIP_CTL;
  434. u32 val = I915_READ(reg);
  435. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  436. assert_hdmi_port_disabled(intel_hdmi);
  437. /* If the registers were not initialized yet, they might be zeroes,
  438. * which means we're selecting the AVI DIP and we're setting its
  439. * frequency to once. This seems to really confuse the HW and make
  440. * things stop working (the register spec says the AVI always needs to
  441. * be sent every VSync). So here we avoid writing to the register more
  442. * than we need and also explicitly select the AVI DIP and explicitly
  443. * set its frequency to every VSync. Avoiding to write it twice seems to
  444. * be enough to solve the problem, but being defensive shouldn't hurt us
  445. * either. */
  446. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  447. if (!enable) {
  448. if (!(val & VIDEO_DIP_ENABLE))
  449. return;
  450. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  451. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  452. (val & VIDEO_DIP_PORT_MASK) >> 29);
  453. return;
  454. }
  455. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  456. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  457. I915_WRITE(reg, val);
  458. POSTING_READ(reg);
  459. return;
  460. }
  461. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  462. if (val & VIDEO_DIP_ENABLE) {
  463. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  464. (val & VIDEO_DIP_PORT_MASK) >> 29);
  465. return;
  466. }
  467. val &= ~VIDEO_DIP_PORT_MASK;
  468. val |= port;
  469. }
  470. val |= VIDEO_DIP_ENABLE;
  471. val &= ~(VIDEO_DIP_ENABLE_AVI |
  472. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  473. I915_WRITE(reg, val);
  474. POSTING_READ(reg);
  475. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  476. intel_hdmi_set_spd_infoframe(encoder);
  477. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  478. }
  479. static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
  480. {
  481. struct drm_device *dev = encoder->dev;
  482. struct drm_connector *connector;
  483. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  484. /*
  485. * HDMI cloning is only supported on g4x which doesn't
  486. * support deep color or GCP infoframes anyway so no
  487. * need to worry about multiple HDMI sinks here.
  488. */
  489. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  490. if (connector->encoder == encoder)
  491. return connector->display_info.bpc > 8;
  492. return false;
  493. }
  494. /*
  495. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  496. *
  497. * From HDMI specification 1.4a:
  498. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  499. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  500. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  501. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  502. * phase of 0
  503. */
  504. static bool gcp_default_phase_possible(int pipe_bpp,
  505. const struct drm_display_mode *mode)
  506. {
  507. unsigned int pixels_per_group;
  508. switch (pipe_bpp) {
  509. case 30:
  510. /* 4 pixels in 5 clocks */
  511. pixels_per_group = 4;
  512. break;
  513. case 36:
  514. /* 2 pixels in 3 clocks */
  515. pixels_per_group = 2;
  516. break;
  517. case 48:
  518. /* 1 pixel in 2 clocks */
  519. pixels_per_group = 1;
  520. break;
  521. default:
  522. /* phase information not relevant for 8bpc */
  523. return false;
  524. }
  525. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  526. mode->crtc_htotal % pixels_per_group == 0 &&
  527. mode->crtc_hblank_start % pixels_per_group == 0 &&
  528. mode->crtc_hblank_end % pixels_per_group == 0 &&
  529. mode->crtc_hsync_start % pixels_per_group == 0 &&
  530. mode->crtc_hsync_end % pixels_per_group == 0 &&
  531. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  532. mode->crtc_htotal/2 % pixels_per_group == 0);
  533. }
  534. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
  535. {
  536. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  537. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  538. i915_reg_t reg;
  539. u32 val = 0;
  540. if (HAS_DDI(dev_priv))
  541. reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
  542. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  543. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  544. else if (HAS_PCH_SPLIT(dev_priv))
  545. reg = TVIDEO_DIP_GCP(crtc->pipe);
  546. else
  547. return false;
  548. /* Indicate color depth whenever the sink supports deep color */
  549. if (hdmi_sink_is_deep_color(encoder))
  550. val |= GCP_COLOR_INDICATION;
  551. /* Enable default_phase whenever the display mode is suitably aligned */
  552. if (gcp_default_phase_possible(crtc->config->pipe_bpp,
  553. &crtc->config->base.adjusted_mode))
  554. val |= GCP_DEFAULT_PHASE_ENABLE;
  555. I915_WRITE(reg, val);
  556. return val != 0;
  557. }
  558. static void ibx_set_infoframes(struct drm_encoder *encoder,
  559. bool enable,
  560. const struct drm_display_mode *adjusted_mode)
  561. {
  562. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  563. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  564. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  565. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  566. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  567. u32 val = I915_READ(reg);
  568. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  569. assert_hdmi_port_disabled(intel_hdmi);
  570. /* See the big comment in g4x_set_infoframes() */
  571. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  572. if (!enable) {
  573. if (!(val & VIDEO_DIP_ENABLE))
  574. return;
  575. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  576. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  577. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  578. I915_WRITE(reg, val);
  579. POSTING_READ(reg);
  580. return;
  581. }
  582. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  583. WARN(val & VIDEO_DIP_ENABLE,
  584. "DIP already enabled on port %c\n",
  585. (val & VIDEO_DIP_PORT_MASK) >> 29);
  586. val &= ~VIDEO_DIP_PORT_MASK;
  587. val |= port;
  588. }
  589. val |= VIDEO_DIP_ENABLE;
  590. val &= ~(VIDEO_DIP_ENABLE_AVI |
  591. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  592. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  593. if (intel_hdmi_set_gcp_infoframe(encoder))
  594. val |= VIDEO_DIP_ENABLE_GCP;
  595. I915_WRITE(reg, val);
  596. POSTING_READ(reg);
  597. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  598. intel_hdmi_set_spd_infoframe(encoder);
  599. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  600. }
  601. static void cpt_set_infoframes(struct drm_encoder *encoder,
  602. bool enable,
  603. const struct drm_display_mode *adjusted_mode)
  604. {
  605. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  606. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  607. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  608. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  609. u32 val = I915_READ(reg);
  610. assert_hdmi_port_disabled(intel_hdmi);
  611. /* See the big comment in g4x_set_infoframes() */
  612. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  613. if (!enable) {
  614. if (!(val & VIDEO_DIP_ENABLE))
  615. return;
  616. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  617. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  618. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  619. I915_WRITE(reg, val);
  620. POSTING_READ(reg);
  621. return;
  622. }
  623. /* Set both together, unset both together: see the spec. */
  624. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  625. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  626. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  627. if (intel_hdmi_set_gcp_infoframe(encoder))
  628. val |= VIDEO_DIP_ENABLE_GCP;
  629. I915_WRITE(reg, val);
  630. POSTING_READ(reg);
  631. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  632. intel_hdmi_set_spd_infoframe(encoder);
  633. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  634. }
  635. static void vlv_set_infoframes(struct drm_encoder *encoder,
  636. bool enable,
  637. const struct drm_display_mode *adjusted_mode)
  638. {
  639. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  640. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  641. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  642. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  643. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  644. u32 val = I915_READ(reg);
  645. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  646. assert_hdmi_port_disabled(intel_hdmi);
  647. /* See the big comment in g4x_set_infoframes() */
  648. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  649. if (!enable) {
  650. if (!(val & VIDEO_DIP_ENABLE))
  651. return;
  652. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  653. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  654. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  655. I915_WRITE(reg, val);
  656. POSTING_READ(reg);
  657. return;
  658. }
  659. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  660. WARN(val & VIDEO_DIP_ENABLE,
  661. "DIP already enabled on port %c\n",
  662. (val & VIDEO_DIP_PORT_MASK) >> 29);
  663. val &= ~VIDEO_DIP_PORT_MASK;
  664. val |= port;
  665. }
  666. val |= VIDEO_DIP_ENABLE;
  667. val &= ~(VIDEO_DIP_ENABLE_AVI |
  668. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  669. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  670. if (intel_hdmi_set_gcp_infoframe(encoder))
  671. val |= VIDEO_DIP_ENABLE_GCP;
  672. I915_WRITE(reg, val);
  673. POSTING_READ(reg);
  674. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  675. intel_hdmi_set_spd_infoframe(encoder);
  676. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  677. }
  678. static void hsw_set_infoframes(struct drm_encoder *encoder,
  679. bool enable,
  680. const struct drm_display_mode *adjusted_mode)
  681. {
  682. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  683. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  684. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  685. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  686. u32 val = I915_READ(reg);
  687. assert_hdmi_port_disabled(intel_hdmi);
  688. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  689. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  690. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  691. if (!enable) {
  692. I915_WRITE(reg, val);
  693. POSTING_READ(reg);
  694. return;
  695. }
  696. if (intel_hdmi_set_gcp_infoframe(encoder))
  697. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  698. I915_WRITE(reg, val);
  699. POSTING_READ(reg);
  700. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  701. intel_hdmi_set_spd_infoframe(encoder);
  702. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  703. }
  704. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  705. {
  706. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  707. struct i2c_adapter *adapter =
  708. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  709. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  710. return;
  711. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  712. enable ? "Enabling" : "Disabling");
  713. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  714. adapter, enable);
  715. }
  716. static void intel_hdmi_prepare(struct intel_encoder *encoder)
  717. {
  718. struct drm_device *dev = encoder->base.dev;
  719. struct drm_i915_private *dev_priv = to_i915(dev);
  720. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  721. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  722. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  723. u32 hdmi_val;
  724. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  725. hdmi_val = SDVO_ENCODING_HDMI;
  726. if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
  727. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  728. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  729. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  730. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  731. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  732. if (crtc->config->pipe_bpp > 24)
  733. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  734. else
  735. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  736. if (crtc->config->has_hdmi_sink)
  737. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  738. if (HAS_PCH_CPT(dev))
  739. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  740. else if (IS_CHERRYVIEW(dev))
  741. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  742. else
  743. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  744. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  745. POSTING_READ(intel_hdmi->hdmi_reg);
  746. }
  747. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  748. enum pipe *pipe)
  749. {
  750. struct drm_device *dev = encoder->base.dev;
  751. struct drm_i915_private *dev_priv = to_i915(dev);
  752. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  753. enum intel_display_power_domain power_domain;
  754. u32 tmp;
  755. bool ret;
  756. power_domain = intel_display_port_power_domain(encoder);
  757. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  758. return false;
  759. ret = false;
  760. tmp = I915_READ(intel_hdmi->hdmi_reg);
  761. if (!(tmp & SDVO_ENABLE))
  762. goto out;
  763. if (HAS_PCH_CPT(dev))
  764. *pipe = PORT_TO_PIPE_CPT(tmp);
  765. else if (IS_CHERRYVIEW(dev))
  766. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  767. else
  768. *pipe = PORT_TO_PIPE(tmp);
  769. ret = true;
  770. out:
  771. intel_display_power_put(dev_priv, power_domain);
  772. return ret;
  773. }
  774. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  775. struct intel_crtc_state *pipe_config)
  776. {
  777. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  778. struct drm_device *dev = encoder->base.dev;
  779. struct drm_i915_private *dev_priv = to_i915(dev);
  780. u32 tmp, flags = 0;
  781. int dotclock;
  782. tmp = I915_READ(intel_hdmi->hdmi_reg);
  783. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  784. flags |= DRM_MODE_FLAG_PHSYNC;
  785. else
  786. flags |= DRM_MODE_FLAG_NHSYNC;
  787. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  788. flags |= DRM_MODE_FLAG_PVSYNC;
  789. else
  790. flags |= DRM_MODE_FLAG_NVSYNC;
  791. if (tmp & HDMI_MODE_SELECT_HDMI)
  792. pipe_config->has_hdmi_sink = true;
  793. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  794. pipe_config->has_infoframe = true;
  795. if (tmp & SDVO_AUDIO_ENABLE)
  796. pipe_config->has_audio = true;
  797. if (!HAS_PCH_SPLIT(dev) &&
  798. tmp & HDMI_COLOR_RANGE_16_235)
  799. pipe_config->limited_color_range = true;
  800. pipe_config->base.adjusted_mode.flags |= flags;
  801. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  802. dotclock = pipe_config->port_clock * 2 / 3;
  803. else
  804. dotclock = pipe_config->port_clock;
  805. if (pipe_config->pixel_multiplier)
  806. dotclock /= pipe_config->pixel_multiplier;
  807. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  808. pipe_config->lane_count = 4;
  809. }
  810. static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
  811. {
  812. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  813. WARN_ON(!crtc->config->has_hdmi_sink);
  814. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  815. pipe_name(crtc->pipe));
  816. intel_audio_codec_enable(encoder);
  817. }
  818. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  819. struct intel_crtc_state *pipe_config,
  820. struct drm_connector_state *conn_state)
  821. {
  822. struct drm_device *dev = encoder->base.dev;
  823. struct drm_i915_private *dev_priv = to_i915(dev);
  824. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  825. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  826. u32 temp;
  827. temp = I915_READ(intel_hdmi->hdmi_reg);
  828. temp |= SDVO_ENABLE;
  829. if (crtc->config->has_audio)
  830. temp |= SDVO_AUDIO_ENABLE;
  831. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  832. POSTING_READ(intel_hdmi->hdmi_reg);
  833. if (crtc->config->has_audio)
  834. intel_enable_hdmi_audio(encoder);
  835. }
  836. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  837. struct intel_crtc_state *pipe_config,
  838. struct drm_connector_state *conn_state)
  839. {
  840. struct drm_device *dev = encoder->base.dev;
  841. struct drm_i915_private *dev_priv = to_i915(dev);
  842. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  843. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  844. u32 temp;
  845. temp = I915_READ(intel_hdmi->hdmi_reg);
  846. temp |= SDVO_ENABLE;
  847. if (crtc->config->has_audio)
  848. temp |= SDVO_AUDIO_ENABLE;
  849. /*
  850. * HW workaround, need to write this twice for issue
  851. * that may result in first write getting masked.
  852. */
  853. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  854. POSTING_READ(intel_hdmi->hdmi_reg);
  855. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  856. POSTING_READ(intel_hdmi->hdmi_reg);
  857. /*
  858. * HW workaround, need to toggle enable bit off and on
  859. * for 12bpc with pixel repeat.
  860. *
  861. * FIXME: BSpec says this should be done at the end of
  862. * of the modeset sequence, so not sure if this isn't too soon.
  863. */
  864. if (crtc->config->pipe_bpp > 24 &&
  865. crtc->config->pixel_multiplier > 1) {
  866. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  867. POSTING_READ(intel_hdmi->hdmi_reg);
  868. /*
  869. * HW workaround, need to write this twice for issue
  870. * that may result in first write getting masked.
  871. */
  872. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  873. POSTING_READ(intel_hdmi->hdmi_reg);
  874. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  875. POSTING_READ(intel_hdmi->hdmi_reg);
  876. }
  877. if (crtc->config->has_audio)
  878. intel_enable_hdmi_audio(encoder);
  879. }
  880. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  881. struct intel_crtc_state *pipe_config,
  882. struct drm_connector_state *conn_state)
  883. {
  884. struct drm_device *dev = encoder->base.dev;
  885. struct drm_i915_private *dev_priv = to_i915(dev);
  886. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  887. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  888. enum pipe pipe = crtc->pipe;
  889. u32 temp;
  890. temp = I915_READ(intel_hdmi->hdmi_reg);
  891. temp |= SDVO_ENABLE;
  892. if (crtc->config->has_audio)
  893. temp |= SDVO_AUDIO_ENABLE;
  894. /*
  895. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  896. *
  897. * The procedure for 12bpc is as follows:
  898. * 1. disable HDMI clock gating
  899. * 2. enable HDMI with 8bpc
  900. * 3. enable HDMI with 12bpc
  901. * 4. enable HDMI clock gating
  902. */
  903. if (crtc->config->pipe_bpp > 24) {
  904. I915_WRITE(TRANS_CHICKEN1(pipe),
  905. I915_READ(TRANS_CHICKEN1(pipe)) |
  906. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  907. temp &= ~SDVO_COLOR_FORMAT_MASK;
  908. temp |= SDVO_COLOR_FORMAT_8bpc;
  909. }
  910. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  911. POSTING_READ(intel_hdmi->hdmi_reg);
  912. if (crtc->config->pipe_bpp > 24) {
  913. temp &= ~SDVO_COLOR_FORMAT_MASK;
  914. temp |= HDMI_COLOR_FORMAT_12bpc;
  915. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  916. POSTING_READ(intel_hdmi->hdmi_reg);
  917. I915_WRITE(TRANS_CHICKEN1(pipe),
  918. I915_READ(TRANS_CHICKEN1(pipe)) &
  919. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  920. }
  921. if (crtc->config->has_audio)
  922. intel_enable_hdmi_audio(encoder);
  923. }
  924. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  925. struct intel_crtc_state *pipe_config,
  926. struct drm_connector_state *conn_state)
  927. {
  928. }
  929. static void intel_disable_hdmi(struct intel_encoder *encoder,
  930. struct intel_crtc_state *old_crtc_state,
  931. struct drm_connector_state *old_conn_state)
  932. {
  933. struct drm_device *dev = encoder->base.dev;
  934. struct drm_i915_private *dev_priv = to_i915(dev);
  935. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  936. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  937. u32 temp;
  938. temp = I915_READ(intel_hdmi->hdmi_reg);
  939. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  940. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  941. POSTING_READ(intel_hdmi->hdmi_reg);
  942. /*
  943. * HW workaround for IBX, we need to move the port
  944. * to transcoder A after disabling it to allow the
  945. * matching DP port to be enabled on transcoder A.
  946. */
  947. if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
  948. /*
  949. * We get CPU/PCH FIFO underruns on the other pipe when
  950. * doing the workaround. Sweep them under the rug.
  951. */
  952. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  953. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  954. temp &= ~SDVO_PIPE_B_SELECT;
  955. temp |= SDVO_ENABLE;
  956. /*
  957. * HW workaround, need to write this twice for issue
  958. * that may result in first write getting masked.
  959. */
  960. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  961. POSTING_READ(intel_hdmi->hdmi_reg);
  962. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  963. POSTING_READ(intel_hdmi->hdmi_reg);
  964. temp &= ~SDVO_ENABLE;
  965. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  966. POSTING_READ(intel_hdmi->hdmi_reg);
  967. intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
  968. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  969. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  970. }
  971. intel_hdmi->set_infoframes(&encoder->base, false, NULL);
  972. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  973. }
  974. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  975. struct intel_crtc_state *old_crtc_state,
  976. struct drm_connector_state *old_conn_state)
  977. {
  978. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  979. if (crtc->config->has_audio)
  980. intel_audio_codec_disable(encoder);
  981. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  982. }
  983. static void pch_disable_hdmi(struct intel_encoder *encoder,
  984. struct intel_crtc_state *old_crtc_state,
  985. struct drm_connector_state *old_conn_state)
  986. {
  987. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  988. if (crtc->config->has_audio)
  989. intel_audio_codec_disable(encoder);
  990. }
  991. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  992. struct intel_crtc_state *old_crtc_state,
  993. struct drm_connector_state *old_conn_state)
  994. {
  995. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  996. }
  997. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  998. {
  999. if (IS_G4X(dev_priv))
  1000. return 165000;
  1001. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  1002. return 300000;
  1003. else
  1004. return 225000;
  1005. }
  1006. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1007. bool respect_downstream_limits)
  1008. {
  1009. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1010. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  1011. if (respect_downstream_limits) {
  1012. if (hdmi->dp_dual_mode.max_tmds_clock)
  1013. max_tmds_clock = min(max_tmds_clock,
  1014. hdmi->dp_dual_mode.max_tmds_clock);
  1015. if (!hdmi->has_hdmi_sink)
  1016. max_tmds_clock = min(max_tmds_clock, 165000);
  1017. }
  1018. return max_tmds_clock;
  1019. }
  1020. static enum drm_mode_status
  1021. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1022. int clock, bool respect_downstream_limits)
  1023. {
  1024. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1025. if (clock < 25000)
  1026. return MODE_CLOCK_LOW;
  1027. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
  1028. return MODE_CLOCK_HIGH;
  1029. /* BXT DPLL can't generate 223-240 MHz */
  1030. if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
  1031. return MODE_CLOCK_RANGE;
  1032. /* CHV DPLL can't generate 216-240 MHz */
  1033. if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
  1034. return MODE_CLOCK_RANGE;
  1035. return MODE_OK;
  1036. }
  1037. static enum drm_mode_status
  1038. intel_hdmi_mode_valid(struct drm_connector *connector,
  1039. struct drm_display_mode *mode)
  1040. {
  1041. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1042. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1043. enum drm_mode_status status;
  1044. int clock;
  1045. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1046. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1047. return MODE_NO_DBLESCAN;
  1048. clock = mode->clock;
  1049. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1050. clock *= 2;
  1051. if (clock > max_dotclk)
  1052. return MODE_CLOCK_HIGH;
  1053. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1054. clock *= 2;
  1055. /* check if we can do 8bpc */
  1056. status = hdmi_port_clock_valid(hdmi, clock, true);
  1057. /* if we can't do 8bpc we may still be able to do 12bpc */
  1058. if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
  1059. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1060. return status;
  1061. }
  1062. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1063. {
  1064. struct drm_device *dev = crtc_state->base.crtc->dev;
  1065. if (HAS_GMCH_DISPLAY(dev))
  1066. return false;
  1067. /*
  1068. * HDMI 12bpc affects the clocks, so it's only possible
  1069. * when not cloning with other encoder types.
  1070. */
  1071. return crtc_state->output_types == 1 << INTEL_OUTPUT_HDMI;
  1072. }
  1073. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1074. struct intel_crtc_state *pipe_config)
  1075. {
  1076. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1077. struct drm_device *dev = encoder->base.dev;
  1078. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1079. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1080. int clock_12bpc = clock_8bpc * 3 / 2;
  1081. int desired_bpp;
  1082. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1083. if (pipe_config->has_hdmi_sink)
  1084. pipe_config->has_infoframe = true;
  1085. if (intel_hdmi->color_range_auto) {
  1086. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1087. pipe_config->limited_color_range =
  1088. pipe_config->has_hdmi_sink &&
  1089. drm_match_cea_mode(adjusted_mode) > 1;
  1090. } else {
  1091. pipe_config->limited_color_range =
  1092. intel_hdmi->limited_color_range;
  1093. }
  1094. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1095. pipe_config->pixel_multiplier = 2;
  1096. clock_8bpc *= 2;
  1097. clock_12bpc *= 2;
  1098. }
  1099. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  1100. pipe_config->has_pch_encoder = true;
  1101. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1102. pipe_config->has_audio = true;
  1103. /*
  1104. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1105. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1106. * outputs. We also need to check that the higher clock still fits
  1107. * within limits.
  1108. */
  1109. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1110. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
  1111. hdmi_12bpc_possible(pipe_config)) {
  1112. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1113. desired_bpp = 12*3;
  1114. /* Need to adjust the port link by 1.5x for 12bpc. */
  1115. pipe_config->port_clock = clock_12bpc;
  1116. } else {
  1117. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1118. desired_bpp = 8*3;
  1119. pipe_config->port_clock = clock_8bpc;
  1120. }
  1121. if (!pipe_config->bw_constrained) {
  1122. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1123. pipe_config->pipe_bpp = desired_bpp;
  1124. }
  1125. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1126. false) != MODE_OK) {
  1127. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1128. return false;
  1129. }
  1130. /* Set user selected PAR to incoming mode's member */
  1131. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1132. pipe_config->lane_count = 4;
  1133. return true;
  1134. }
  1135. static void
  1136. intel_hdmi_unset_edid(struct drm_connector *connector)
  1137. {
  1138. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1139. intel_hdmi->has_hdmi_sink = false;
  1140. intel_hdmi->has_audio = false;
  1141. intel_hdmi->rgb_quant_range_selectable = false;
  1142. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1143. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1144. kfree(to_intel_connector(connector)->detect_edid);
  1145. to_intel_connector(connector)->detect_edid = NULL;
  1146. }
  1147. static void
  1148. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1149. {
  1150. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1151. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1152. enum port port = hdmi_to_dig_port(hdmi)->port;
  1153. struct i2c_adapter *adapter =
  1154. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1155. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1156. /*
  1157. * Type 1 DVI adaptors are not required to implement any
  1158. * registers, so we can't always detect their presence.
  1159. * Ideally we should be able to check the state of the
  1160. * CONFIG1 pin, but no such luck on our hardware.
  1161. *
  1162. * The only method left to us is to check the VBT to see
  1163. * if the port is a dual mode capable DP port. But let's
  1164. * only do that when we sucesfully read the EDID, to avoid
  1165. * confusing log messages about DP dual mode adaptors when
  1166. * there's nothing connected to the port.
  1167. */
  1168. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1169. if (has_edid &&
  1170. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1171. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1172. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1173. } else {
  1174. type = DRM_DP_DUAL_MODE_NONE;
  1175. }
  1176. }
  1177. if (type == DRM_DP_DUAL_MODE_NONE)
  1178. return;
  1179. hdmi->dp_dual_mode.type = type;
  1180. hdmi->dp_dual_mode.max_tmds_clock =
  1181. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1182. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1183. drm_dp_get_dual_mode_type_name(type),
  1184. hdmi->dp_dual_mode.max_tmds_clock);
  1185. }
  1186. static bool
  1187. intel_hdmi_set_edid(struct drm_connector *connector, bool force)
  1188. {
  1189. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1190. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1191. struct edid *edid = NULL;
  1192. bool connected = false;
  1193. if (force) {
  1194. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1195. edid = drm_get_edid(connector,
  1196. intel_gmbus_get_adapter(dev_priv,
  1197. intel_hdmi->ddc_bus));
  1198. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1199. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1200. }
  1201. to_intel_connector(connector)->detect_edid = edid;
  1202. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1203. intel_hdmi->rgb_quant_range_selectable =
  1204. drm_rgb_quant_range_selectable(edid);
  1205. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1206. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1207. intel_hdmi->has_audio =
  1208. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1209. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1210. intel_hdmi->has_hdmi_sink =
  1211. drm_detect_hdmi_monitor(edid);
  1212. connected = true;
  1213. }
  1214. return connected;
  1215. }
  1216. static enum drm_connector_status
  1217. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1218. {
  1219. enum drm_connector_status status;
  1220. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1221. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1222. bool live_status = false;
  1223. unsigned int try;
  1224. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1225. connector->base.id, connector->name);
  1226. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1227. for (try = 0; !live_status && try < 9; try++) {
  1228. if (try)
  1229. msleep(10);
  1230. live_status = intel_digital_port_connected(dev_priv,
  1231. hdmi_to_dig_port(intel_hdmi));
  1232. }
  1233. if (!live_status) {
  1234. DRM_DEBUG_KMS("HDMI live status down\n");
  1235. /*
  1236. * Live status register is not reliable on all intel platforms.
  1237. * So consider live_status only for certain platforms, for
  1238. * others, read EDID to determine presence of sink.
  1239. */
  1240. if (INTEL_INFO(dev_priv)->gen < 7 || IS_IVYBRIDGE(dev_priv))
  1241. live_status = true;
  1242. }
  1243. intel_hdmi_unset_edid(connector);
  1244. if (intel_hdmi_set_edid(connector, live_status)) {
  1245. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1246. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1247. status = connector_status_connected;
  1248. } else
  1249. status = connector_status_disconnected;
  1250. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1251. return status;
  1252. }
  1253. static void
  1254. intel_hdmi_force(struct drm_connector *connector)
  1255. {
  1256. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1257. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1258. connector->base.id, connector->name);
  1259. intel_hdmi_unset_edid(connector);
  1260. if (connector->status != connector_status_connected)
  1261. return;
  1262. intel_hdmi_set_edid(connector, true);
  1263. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1264. }
  1265. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1266. {
  1267. struct edid *edid;
  1268. edid = to_intel_connector(connector)->detect_edid;
  1269. if (edid == NULL)
  1270. return 0;
  1271. return intel_connector_update_modes(connector, edid);
  1272. }
  1273. static bool
  1274. intel_hdmi_detect_audio(struct drm_connector *connector)
  1275. {
  1276. bool has_audio = false;
  1277. struct edid *edid;
  1278. edid = to_intel_connector(connector)->detect_edid;
  1279. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1280. has_audio = drm_detect_monitor_audio(edid);
  1281. return has_audio;
  1282. }
  1283. static int
  1284. intel_hdmi_set_property(struct drm_connector *connector,
  1285. struct drm_property *property,
  1286. uint64_t val)
  1287. {
  1288. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1289. struct intel_digital_port *intel_dig_port =
  1290. hdmi_to_dig_port(intel_hdmi);
  1291. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1292. int ret;
  1293. ret = drm_object_property_set_value(&connector->base, property, val);
  1294. if (ret)
  1295. return ret;
  1296. if (property == dev_priv->force_audio_property) {
  1297. enum hdmi_force_audio i = val;
  1298. bool has_audio;
  1299. if (i == intel_hdmi->force_audio)
  1300. return 0;
  1301. intel_hdmi->force_audio = i;
  1302. if (i == HDMI_AUDIO_AUTO)
  1303. has_audio = intel_hdmi_detect_audio(connector);
  1304. else
  1305. has_audio = (i == HDMI_AUDIO_ON);
  1306. if (i == HDMI_AUDIO_OFF_DVI)
  1307. intel_hdmi->has_hdmi_sink = 0;
  1308. intel_hdmi->has_audio = has_audio;
  1309. goto done;
  1310. }
  1311. if (property == dev_priv->broadcast_rgb_property) {
  1312. bool old_auto = intel_hdmi->color_range_auto;
  1313. bool old_range = intel_hdmi->limited_color_range;
  1314. switch (val) {
  1315. case INTEL_BROADCAST_RGB_AUTO:
  1316. intel_hdmi->color_range_auto = true;
  1317. break;
  1318. case INTEL_BROADCAST_RGB_FULL:
  1319. intel_hdmi->color_range_auto = false;
  1320. intel_hdmi->limited_color_range = false;
  1321. break;
  1322. case INTEL_BROADCAST_RGB_LIMITED:
  1323. intel_hdmi->color_range_auto = false;
  1324. intel_hdmi->limited_color_range = true;
  1325. break;
  1326. default:
  1327. return -EINVAL;
  1328. }
  1329. if (old_auto == intel_hdmi->color_range_auto &&
  1330. old_range == intel_hdmi->limited_color_range)
  1331. return 0;
  1332. goto done;
  1333. }
  1334. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1335. switch (val) {
  1336. case DRM_MODE_PICTURE_ASPECT_NONE:
  1337. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1338. break;
  1339. case DRM_MODE_PICTURE_ASPECT_4_3:
  1340. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1341. break;
  1342. case DRM_MODE_PICTURE_ASPECT_16_9:
  1343. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1344. break;
  1345. default:
  1346. return -EINVAL;
  1347. }
  1348. goto done;
  1349. }
  1350. return -EINVAL;
  1351. done:
  1352. if (intel_dig_port->base.base.crtc)
  1353. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1354. return 0;
  1355. }
  1356. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1357. struct intel_crtc_state *pipe_config,
  1358. struct drm_connector_state *conn_state)
  1359. {
  1360. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1361. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1362. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1363. intel_hdmi_prepare(encoder);
  1364. intel_hdmi->set_infoframes(&encoder->base,
  1365. intel_crtc->config->has_hdmi_sink,
  1366. adjusted_mode);
  1367. }
  1368. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1369. struct intel_crtc_state *pipe_config,
  1370. struct drm_connector_state *conn_state)
  1371. {
  1372. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1373. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1374. struct drm_device *dev = encoder->base.dev;
  1375. struct drm_i915_private *dev_priv = to_i915(dev);
  1376. struct intel_crtc *intel_crtc =
  1377. to_intel_crtc(encoder->base.crtc);
  1378. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1379. vlv_phy_pre_encoder_enable(encoder);
  1380. /* HDMI 1.0V-2dB */
  1381. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1382. 0x2b247878);
  1383. intel_hdmi->set_infoframes(&encoder->base,
  1384. intel_crtc->config->has_hdmi_sink,
  1385. adjusted_mode);
  1386. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1387. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1388. }
  1389. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1390. struct intel_crtc_state *pipe_config,
  1391. struct drm_connector_state *conn_state)
  1392. {
  1393. intel_hdmi_prepare(encoder);
  1394. vlv_phy_pre_pll_enable(encoder);
  1395. }
  1396. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1397. struct intel_crtc_state *pipe_config,
  1398. struct drm_connector_state *conn_state)
  1399. {
  1400. intel_hdmi_prepare(encoder);
  1401. chv_phy_pre_pll_enable(encoder);
  1402. }
  1403. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1404. struct intel_crtc_state *old_crtc_state,
  1405. struct drm_connector_state *old_conn_state)
  1406. {
  1407. chv_phy_post_pll_disable(encoder);
  1408. }
  1409. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1410. struct intel_crtc_state *old_crtc_state,
  1411. struct drm_connector_state *old_conn_state)
  1412. {
  1413. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1414. vlv_phy_reset_lanes(encoder);
  1415. }
  1416. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1417. struct intel_crtc_state *old_crtc_state,
  1418. struct drm_connector_state *old_conn_state)
  1419. {
  1420. struct drm_device *dev = encoder->base.dev;
  1421. struct drm_i915_private *dev_priv = to_i915(dev);
  1422. mutex_lock(&dev_priv->sb_lock);
  1423. /* Assert data lane reset */
  1424. chv_data_lane_soft_reset(encoder, true);
  1425. mutex_unlock(&dev_priv->sb_lock);
  1426. }
  1427. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1428. struct intel_crtc_state *pipe_config,
  1429. struct drm_connector_state *conn_state)
  1430. {
  1431. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1432. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1433. struct drm_device *dev = encoder->base.dev;
  1434. struct drm_i915_private *dev_priv = to_i915(dev);
  1435. struct intel_crtc *intel_crtc =
  1436. to_intel_crtc(encoder->base.crtc);
  1437. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1438. chv_phy_pre_encoder_enable(encoder);
  1439. /* FIXME: Program the support xxx V-dB */
  1440. /* Use 800mV-0dB */
  1441. chv_set_phy_signal_level(encoder, 128, 102, false);
  1442. intel_hdmi->set_infoframes(&encoder->base,
  1443. intel_crtc->config->has_hdmi_sink,
  1444. adjusted_mode);
  1445. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1446. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1447. /* Second common lane will stay alive on its own now */
  1448. chv_phy_release_cl2_override(encoder);
  1449. }
  1450. static void intel_hdmi_destroy(struct drm_connector *connector)
  1451. {
  1452. kfree(to_intel_connector(connector)->detect_edid);
  1453. drm_connector_cleanup(connector);
  1454. kfree(connector);
  1455. }
  1456. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1457. .dpms = drm_atomic_helper_connector_dpms,
  1458. .detect = intel_hdmi_detect,
  1459. .force = intel_hdmi_force,
  1460. .fill_modes = drm_helper_probe_single_connector_modes,
  1461. .set_property = intel_hdmi_set_property,
  1462. .atomic_get_property = intel_connector_atomic_get_property,
  1463. .late_register = intel_connector_register,
  1464. .early_unregister = intel_connector_unregister,
  1465. .destroy = intel_hdmi_destroy,
  1466. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1467. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1468. };
  1469. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1470. .get_modes = intel_hdmi_get_modes,
  1471. .mode_valid = intel_hdmi_mode_valid,
  1472. };
  1473. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1474. .destroy = intel_encoder_destroy,
  1475. };
  1476. static void
  1477. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1478. {
  1479. intel_attach_force_audio_property(connector);
  1480. intel_attach_broadcast_rgb_property(connector);
  1481. intel_hdmi->color_range_auto = true;
  1482. intel_attach_aspect_ratio_property(connector);
  1483. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1484. }
  1485. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1486. struct intel_connector *intel_connector)
  1487. {
  1488. struct drm_connector *connector = &intel_connector->base;
  1489. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1490. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1491. struct drm_device *dev = intel_encoder->base.dev;
  1492. struct drm_i915_private *dev_priv = to_i915(dev);
  1493. enum port port = intel_dig_port->port;
  1494. uint8_t alternate_ddc_pin;
  1495. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1496. port_name(port));
  1497. if (WARN(intel_dig_port->max_lanes < 4,
  1498. "Not enough lanes (%d) for HDMI on port %c\n",
  1499. intel_dig_port->max_lanes, port_name(port)))
  1500. return;
  1501. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1502. DRM_MODE_CONNECTOR_HDMIA);
  1503. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1504. connector->interlace_allowed = 1;
  1505. connector->doublescan_allowed = 0;
  1506. connector->stereo_allowed = 1;
  1507. switch (port) {
  1508. case PORT_B:
  1509. if (IS_BROXTON(dev_priv))
  1510. intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
  1511. else
  1512. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1513. /*
  1514. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1515. * interrupts to check the external panel connection.
  1516. */
  1517. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1518. intel_encoder->hpd_pin = HPD_PORT_A;
  1519. else
  1520. intel_encoder->hpd_pin = HPD_PORT_B;
  1521. break;
  1522. case PORT_C:
  1523. if (IS_BROXTON(dev_priv))
  1524. intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
  1525. else
  1526. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1527. intel_encoder->hpd_pin = HPD_PORT_C;
  1528. break;
  1529. case PORT_D:
  1530. if (WARN_ON(IS_BROXTON(dev_priv)))
  1531. intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
  1532. else if (IS_CHERRYVIEW(dev_priv))
  1533. intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
  1534. else
  1535. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1536. intel_encoder->hpd_pin = HPD_PORT_D;
  1537. break;
  1538. case PORT_E:
  1539. /* On SKL PORT E doesn't have seperate GMBUS pin
  1540. * We rely on VBT to set a proper alternate GMBUS pin. */
  1541. alternate_ddc_pin =
  1542. dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
  1543. switch (alternate_ddc_pin) {
  1544. case DDC_PIN_B:
  1545. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1546. break;
  1547. case DDC_PIN_C:
  1548. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1549. break;
  1550. case DDC_PIN_D:
  1551. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1552. break;
  1553. default:
  1554. MISSING_CASE(alternate_ddc_pin);
  1555. }
  1556. intel_encoder->hpd_pin = HPD_PORT_E;
  1557. break;
  1558. case PORT_A:
  1559. intel_encoder->hpd_pin = HPD_PORT_A;
  1560. /* Internal port only for eDP. */
  1561. default:
  1562. BUG();
  1563. }
  1564. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  1565. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1566. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1567. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1568. } else if (IS_G4X(dev)) {
  1569. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1570. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1571. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1572. } else if (HAS_DDI(dev)) {
  1573. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1574. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1575. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1576. } else if (HAS_PCH_IBX(dev)) {
  1577. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1578. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1579. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1580. } else {
  1581. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1582. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1583. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1584. }
  1585. if (HAS_DDI(dev))
  1586. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1587. else
  1588. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1589. intel_hdmi_add_properties(intel_hdmi, connector);
  1590. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1591. intel_hdmi->attached_connector = intel_connector;
  1592. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1593. * 0xd. Failure to do so will result in spurious interrupts being
  1594. * generated on the port when a cable is not attached.
  1595. */
  1596. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1597. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1598. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1599. }
  1600. }
  1601. void intel_hdmi_init(struct drm_device *dev,
  1602. i915_reg_t hdmi_reg, enum port port)
  1603. {
  1604. struct intel_digital_port *intel_dig_port;
  1605. struct intel_encoder *intel_encoder;
  1606. struct intel_connector *intel_connector;
  1607. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1608. if (!intel_dig_port)
  1609. return;
  1610. intel_connector = intel_connector_alloc();
  1611. if (!intel_connector) {
  1612. kfree(intel_dig_port);
  1613. return;
  1614. }
  1615. intel_encoder = &intel_dig_port->base;
  1616. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1617. DRM_MODE_ENCODER_TMDS, "HDMI %c", port_name(port));
  1618. intel_encoder->compute_config = intel_hdmi_compute_config;
  1619. if (HAS_PCH_SPLIT(dev)) {
  1620. intel_encoder->disable = pch_disable_hdmi;
  1621. intel_encoder->post_disable = pch_post_disable_hdmi;
  1622. } else {
  1623. intel_encoder->disable = g4x_disable_hdmi;
  1624. }
  1625. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1626. intel_encoder->get_config = intel_hdmi_get_config;
  1627. if (IS_CHERRYVIEW(dev)) {
  1628. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1629. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1630. intel_encoder->enable = vlv_enable_hdmi;
  1631. intel_encoder->post_disable = chv_hdmi_post_disable;
  1632. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1633. } else if (IS_VALLEYVIEW(dev)) {
  1634. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1635. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1636. intel_encoder->enable = vlv_enable_hdmi;
  1637. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1638. } else {
  1639. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1640. if (HAS_PCH_CPT(dev))
  1641. intel_encoder->enable = cpt_enable_hdmi;
  1642. else if (HAS_PCH_IBX(dev))
  1643. intel_encoder->enable = ibx_enable_hdmi;
  1644. else
  1645. intel_encoder->enable = g4x_enable_hdmi;
  1646. }
  1647. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1648. if (IS_CHERRYVIEW(dev)) {
  1649. if (port == PORT_D)
  1650. intel_encoder->crtc_mask = 1 << 2;
  1651. else
  1652. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1653. } else {
  1654. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1655. }
  1656. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1657. /*
  1658. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1659. * to work on real hardware. And since g4x can send infoframes to
  1660. * only one port anyway, nothing is lost by allowing it.
  1661. */
  1662. if (IS_G4X(dev))
  1663. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1664. intel_dig_port->port = port;
  1665. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1666. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1667. intel_dig_port->max_lanes = 4;
  1668. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1669. }