mcip.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/irqchip/chained_irq.h>
  13. #include <linux/spinlock.h>
  14. #include <soc/arc/mcip.h>
  15. #include <asm/irqflags-arcv2.h>
  16. #include <asm/setup.h>
  17. static DEFINE_RAW_SPINLOCK(mcip_lock);
  18. #ifdef CONFIG_SMP
  19. static char smp_cpuinfo_buf[128];
  20. static void mcip_setup_per_cpu(int cpu)
  21. {
  22. smp_ipi_irq_setup(cpu, IPI_IRQ);
  23. smp_ipi_irq_setup(cpu, SOFTIRQ_IRQ);
  24. }
  25. static void mcip_ipi_send(int cpu)
  26. {
  27. unsigned long flags;
  28. int ipi_was_pending;
  29. /* ARConnect can only send IPI to others */
  30. if (unlikely(cpu == raw_smp_processor_id())) {
  31. arc_softirq_trigger(SOFTIRQ_IRQ);
  32. return;
  33. }
  34. raw_spin_lock_irqsave(&mcip_lock, flags);
  35. /*
  36. * If receiver already has a pending interrupt, elide sending this one.
  37. * Linux cross core calling works well with concurrent IPIs
  38. * coalesced into one
  39. * see arch/arc/kernel/smp.c: ipi_send_msg_one()
  40. */
  41. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  42. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  43. if (!ipi_was_pending)
  44. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  45. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  46. }
  47. static void mcip_ipi_clear(int irq)
  48. {
  49. unsigned int cpu, c;
  50. unsigned long flags;
  51. if (unlikely(irq == SOFTIRQ_IRQ)) {
  52. arc_softirq_clear(irq);
  53. return;
  54. }
  55. raw_spin_lock_irqsave(&mcip_lock, flags);
  56. /* Who sent the IPI */
  57. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  58. cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  59. /*
  60. * In rare case, multiple concurrent IPIs sent to same target can
  61. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  62. * "vectored" (multiple bits sets) as opposed to typical single bit
  63. */
  64. do {
  65. c = __ffs(cpu); /* 0,1,2,3 */
  66. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  67. cpu &= ~(1U << c);
  68. } while (cpu);
  69. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  70. }
  71. static void mcip_probe_n_setup(void)
  72. {
  73. struct mcip_bcr mp;
  74. READ_BCR(ARC_REG_MCIP_BCR, mp);
  75. sprintf(smp_cpuinfo_buf,
  76. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s\n",
  77. mp.ver, mp.num_cores,
  78. IS_AVAIL1(mp.ipi, "IPI "),
  79. IS_AVAIL1(mp.idu, "IDU "),
  80. IS_AVAIL1(mp.dbg, "DEBUG "),
  81. IS_AVAIL1(mp.gfrc, "GFRC"));
  82. cpuinfo_arc700[0].extn.gfrc = mp.gfrc;
  83. if (mp.dbg) {
  84. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  85. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  86. }
  87. }
  88. struct plat_smp_ops plat_smp_ops = {
  89. .info = smp_cpuinfo_buf,
  90. .init_early_smp = mcip_probe_n_setup,
  91. .init_per_cpu = mcip_setup_per_cpu,
  92. .ipi_send = mcip_ipi_send,
  93. .ipi_clear = mcip_ipi_clear,
  94. };
  95. #endif
  96. /***************************************************************************
  97. * ARCv2 Interrupt Distribution Unit (IDU)
  98. *
  99. * Connects external "COMMON" IRQs to core intc, providing:
  100. * -dynamic routing (IRQ affinity)
  101. * -load balancing (Round Robin interrupt distribution)
  102. * -1:N distribution
  103. *
  104. * It physically resides in the MCIP hw block
  105. */
  106. #include <linux/irqchip.h>
  107. #include <linux/of.h>
  108. #include <linux/of_irq.h>
  109. /*
  110. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  111. */
  112. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  113. {
  114. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  115. }
  116. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  117. unsigned int distr)
  118. {
  119. union {
  120. unsigned int word;
  121. struct {
  122. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  123. };
  124. } data;
  125. data.distr = distr;
  126. data.lvl = lvl;
  127. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  128. }
  129. static void idu_irq_mask_raw(irq_hw_number_t hwirq)
  130. {
  131. unsigned long flags;
  132. raw_spin_lock_irqsave(&mcip_lock, flags);
  133. __mcip_cmd_data(CMD_IDU_SET_MASK, hwirq, 1);
  134. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  135. }
  136. static void idu_irq_mask(struct irq_data *data)
  137. {
  138. idu_irq_mask_raw(data->hwirq);
  139. }
  140. static void idu_irq_unmask(struct irq_data *data)
  141. {
  142. unsigned long flags;
  143. raw_spin_lock_irqsave(&mcip_lock, flags);
  144. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  145. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  146. }
  147. static int
  148. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  149. bool force)
  150. {
  151. unsigned long flags;
  152. cpumask_t online;
  153. unsigned int destination_bits;
  154. unsigned int distribution_mode;
  155. /* errout if no online cpu per @cpumask */
  156. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  157. return -EINVAL;
  158. raw_spin_lock_irqsave(&mcip_lock, flags);
  159. destination_bits = cpumask_bits(&online)[0];
  160. idu_set_dest(data->hwirq, destination_bits);
  161. if (ffs(destination_bits) == fls(destination_bits))
  162. distribution_mode = IDU_M_DISTRI_DEST;
  163. else
  164. distribution_mode = IDU_M_DISTRI_RR;
  165. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, distribution_mode);
  166. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  167. return IRQ_SET_MASK_OK;
  168. }
  169. static void idu_irq_enable(struct irq_data *data)
  170. {
  171. /*
  172. * By default send all common interrupts to all available online CPUs.
  173. * The affinity of common interrupts in IDU must be set manually since
  174. * in some cases the kernel will not call irq_set_affinity() by itself:
  175. * 1. When the kernel is not configured with support of SMP.
  176. * 2. When the kernel is configured with support of SMP but upper
  177. * interrupt controllers does not support setting of the affinity
  178. * and cannot propagate it to IDU.
  179. */
  180. idu_irq_set_affinity(data, cpu_online_mask, false);
  181. idu_irq_unmask(data);
  182. }
  183. static struct irq_chip idu_irq_chip = {
  184. .name = "MCIP IDU Intc",
  185. .irq_mask = idu_irq_mask,
  186. .irq_unmask = idu_irq_unmask,
  187. .irq_enable = idu_irq_enable,
  188. #ifdef CONFIG_SMP
  189. .irq_set_affinity = idu_irq_set_affinity,
  190. #endif
  191. };
  192. static void idu_cascade_isr(struct irq_desc *desc)
  193. {
  194. struct irq_domain *idu_domain = irq_desc_get_handler_data(desc);
  195. struct irq_chip *core_chip = irq_desc_get_chip(desc);
  196. irq_hw_number_t core_hwirq = irqd_to_hwirq(irq_desc_get_irq_data(desc));
  197. irq_hw_number_t idu_hwirq = core_hwirq - FIRST_EXT_IRQ;
  198. chained_irq_enter(core_chip, desc);
  199. generic_handle_irq(irq_find_mapping(idu_domain, idu_hwirq));
  200. chained_irq_exit(core_chip, desc);
  201. }
  202. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  203. {
  204. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  205. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  206. return 0;
  207. }
  208. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  209. const u32 *intspec, unsigned int intsize,
  210. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  211. {
  212. /*
  213. * Ignore value of interrupt distribution mode for common interrupts in
  214. * IDU which resides in intspec[1] since setting an affinity using value
  215. * from Device Tree is deprecated in ARC.
  216. */
  217. *out_hwirq = intspec[0];
  218. *out_type = IRQ_TYPE_NONE;
  219. return 0;
  220. }
  221. static const struct irq_domain_ops idu_irq_ops = {
  222. .xlate = idu_irq_xlate,
  223. .map = idu_irq_map,
  224. };
  225. /*
  226. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  227. * [24, 23+C]: If C > 0 then "C" common IRQs
  228. * [24+C, N]: Not statically assigned, private-per-core
  229. */
  230. static int __init
  231. idu_of_init(struct device_node *intc, struct device_node *parent)
  232. {
  233. struct irq_domain *domain;
  234. int nr_irqs;
  235. int i, virq;
  236. struct mcip_bcr mp;
  237. struct mcip_idu_bcr idu_bcr;
  238. READ_BCR(ARC_REG_MCIP_BCR, mp);
  239. if (!mp.idu)
  240. panic("IDU not detected, but DeviceTree using it");
  241. READ_BCR(ARC_REG_MCIP_IDU_BCR, idu_bcr);
  242. nr_irqs = mcip_idu_bcr_to_nr_irqs(idu_bcr);
  243. pr_info("MCIP: IDU supports %u common irqs\n", nr_irqs);
  244. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  245. /* Parent interrupts (core-intc) are already mapped */
  246. for (i = 0; i < nr_irqs; i++) {
  247. /* Mask all common interrupts by default */
  248. idu_irq_mask_raw(i);
  249. /*
  250. * Return parent uplink IRQs (towards core intc) 24,25,.....
  251. * this step has been done before already
  252. * however we need it to get the parent virq and set IDU handler
  253. * as first level isr
  254. */
  255. virq = irq_create_mapping(NULL, i + FIRST_EXT_IRQ);
  256. BUG_ON(!virq);
  257. irq_set_chained_handler_and_data(virq, idu_cascade_isr, domain);
  258. }
  259. __mcip_cmd(CMD_IDU_ENABLE, 0);
  260. return 0;
  261. }
  262. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);