asm-offsets.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * offset.c: Calculate pt_regs and task_struct offsets.
  3. *
  4. * Copyright (C) 1996 David S. Miller
  5. * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002, 2003 Ralf Baechle
  6. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  7. *
  8. * Kevin Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  9. * Copyright (C) 2000 MIPS Technologies, Inc.
  10. */
  11. #include <linux/compat.h>
  12. #include <linux/types.h>
  13. #include <linux/sched.h>
  14. #include <linux/mm.h>
  15. #include <linux/kbuild.h>
  16. #include <linux/suspend.h>
  17. #include <asm/pm.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/processor.h>
  20. #include <asm/smp-cps.h>
  21. #include <linux/kvm_host.h>
  22. void output_ptreg_defines(void)
  23. {
  24. COMMENT("MIPS pt_regs offsets.");
  25. OFFSET(PT_R0, pt_regs, regs[0]);
  26. OFFSET(PT_R1, pt_regs, regs[1]);
  27. OFFSET(PT_R2, pt_regs, regs[2]);
  28. OFFSET(PT_R3, pt_regs, regs[3]);
  29. OFFSET(PT_R4, pt_regs, regs[4]);
  30. OFFSET(PT_R5, pt_regs, regs[5]);
  31. OFFSET(PT_R6, pt_regs, regs[6]);
  32. OFFSET(PT_R7, pt_regs, regs[7]);
  33. OFFSET(PT_R8, pt_regs, regs[8]);
  34. OFFSET(PT_R9, pt_regs, regs[9]);
  35. OFFSET(PT_R10, pt_regs, regs[10]);
  36. OFFSET(PT_R11, pt_regs, regs[11]);
  37. OFFSET(PT_R12, pt_regs, regs[12]);
  38. OFFSET(PT_R13, pt_regs, regs[13]);
  39. OFFSET(PT_R14, pt_regs, regs[14]);
  40. OFFSET(PT_R15, pt_regs, regs[15]);
  41. OFFSET(PT_R16, pt_regs, regs[16]);
  42. OFFSET(PT_R17, pt_regs, regs[17]);
  43. OFFSET(PT_R18, pt_regs, regs[18]);
  44. OFFSET(PT_R19, pt_regs, regs[19]);
  45. OFFSET(PT_R20, pt_regs, regs[20]);
  46. OFFSET(PT_R21, pt_regs, regs[21]);
  47. OFFSET(PT_R22, pt_regs, regs[22]);
  48. OFFSET(PT_R23, pt_regs, regs[23]);
  49. OFFSET(PT_R24, pt_regs, regs[24]);
  50. OFFSET(PT_R25, pt_regs, regs[25]);
  51. OFFSET(PT_R26, pt_regs, regs[26]);
  52. OFFSET(PT_R27, pt_regs, regs[27]);
  53. OFFSET(PT_R28, pt_regs, regs[28]);
  54. OFFSET(PT_R29, pt_regs, regs[29]);
  55. OFFSET(PT_R30, pt_regs, regs[30]);
  56. OFFSET(PT_R31, pt_regs, regs[31]);
  57. OFFSET(PT_LO, pt_regs, lo);
  58. OFFSET(PT_HI, pt_regs, hi);
  59. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  60. OFFSET(PT_ACX, pt_regs, acx);
  61. #endif
  62. OFFSET(PT_EPC, pt_regs, cp0_epc);
  63. OFFSET(PT_BVADDR, pt_regs, cp0_badvaddr);
  64. OFFSET(PT_STATUS, pt_regs, cp0_status);
  65. OFFSET(PT_CAUSE, pt_regs, cp0_cause);
  66. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  67. OFFSET(PT_MPL, pt_regs, mpl);
  68. OFFSET(PT_MTP, pt_regs, mtp);
  69. #endif /* CONFIG_CPU_CAVIUM_OCTEON */
  70. DEFINE(PT_SIZE, sizeof(struct pt_regs));
  71. BLANK();
  72. }
  73. void output_task_defines(void)
  74. {
  75. COMMENT("MIPS task_struct offsets.");
  76. OFFSET(TASK_STATE, task_struct, state);
  77. OFFSET(TASK_THREAD_INFO, task_struct, stack);
  78. OFFSET(TASK_FLAGS, task_struct, flags);
  79. OFFSET(TASK_MM, task_struct, mm);
  80. OFFSET(TASK_PID, task_struct, pid);
  81. #if defined(CONFIG_CC_STACKPROTECTOR)
  82. OFFSET(TASK_STACK_CANARY, task_struct, stack_canary);
  83. #endif
  84. DEFINE(TASK_STRUCT_SIZE, sizeof(struct task_struct));
  85. BLANK();
  86. }
  87. void output_thread_info_defines(void)
  88. {
  89. COMMENT("MIPS thread_info offsets.");
  90. OFFSET(TI_TASK, thread_info, task);
  91. OFFSET(TI_FLAGS, thread_info, flags);
  92. OFFSET(TI_TP_VALUE, thread_info, tp_value);
  93. OFFSET(TI_CPU, thread_info, cpu);
  94. OFFSET(TI_PRE_COUNT, thread_info, preempt_count);
  95. OFFSET(TI_R2_EMUL_RET, thread_info, r2_emul_return);
  96. OFFSET(TI_ADDR_LIMIT, thread_info, addr_limit);
  97. OFFSET(TI_REGS, thread_info, regs);
  98. DEFINE(_THREAD_SIZE, THREAD_SIZE);
  99. DEFINE(_THREAD_MASK, THREAD_MASK);
  100. BLANK();
  101. }
  102. void output_thread_defines(void)
  103. {
  104. COMMENT("MIPS specific thread_struct offsets.");
  105. OFFSET(THREAD_REG16, task_struct, thread.reg16);
  106. OFFSET(THREAD_REG17, task_struct, thread.reg17);
  107. OFFSET(THREAD_REG18, task_struct, thread.reg18);
  108. OFFSET(THREAD_REG19, task_struct, thread.reg19);
  109. OFFSET(THREAD_REG20, task_struct, thread.reg20);
  110. OFFSET(THREAD_REG21, task_struct, thread.reg21);
  111. OFFSET(THREAD_REG22, task_struct, thread.reg22);
  112. OFFSET(THREAD_REG23, task_struct, thread.reg23);
  113. OFFSET(THREAD_REG29, task_struct, thread.reg29);
  114. OFFSET(THREAD_REG30, task_struct, thread.reg30);
  115. OFFSET(THREAD_REG31, task_struct, thread.reg31);
  116. OFFSET(THREAD_STATUS, task_struct,
  117. thread.cp0_status);
  118. OFFSET(THREAD_FPU, task_struct, thread.fpu);
  119. OFFSET(THREAD_BVADDR, task_struct, \
  120. thread.cp0_badvaddr);
  121. OFFSET(THREAD_BUADDR, task_struct, \
  122. thread.cp0_baduaddr);
  123. OFFSET(THREAD_ECODE, task_struct, \
  124. thread.error_code);
  125. BLANK();
  126. }
  127. void output_thread_fpu_defines(void)
  128. {
  129. OFFSET(THREAD_FPR0, task_struct, thread.fpu.fpr[0]);
  130. OFFSET(THREAD_FPR1, task_struct, thread.fpu.fpr[1]);
  131. OFFSET(THREAD_FPR2, task_struct, thread.fpu.fpr[2]);
  132. OFFSET(THREAD_FPR3, task_struct, thread.fpu.fpr[3]);
  133. OFFSET(THREAD_FPR4, task_struct, thread.fpu.fpr[4]);
  134. OFFSET(THREAD_FPR5, task_struct, thread.fpu.fpr[5]);
  135. OFFSET(THREAD_FPR6, task_struct, thread.fpu.fpr[6]);
  136. OFFSET(THREAD_FPR7, task_struct, thread.fpu.fpr[7]);
  137. OFFSET(THREAD_FPR8, task_struct, thread.fpu.fpr[8]);
  138. OFFSET(THREAD_FPR9, task_struct, thread.fpu.fpr[9]);
  139. OFFSET(THREAD_FPR10, task_struct, thread.fpu.fpr[10]);
  140. OFFSET(THREAD_FPR11, task_struct, thread.fpu.fpr[11]);
  141. OFFSET(THREAD_FPR12, task_struct, thread.fpu.fpr[12]);
  142. OFFSET(THREAD_FPR13, task_struct, thread.fpu.fpr[13]);
  143. OFFSET(THREAD_FPR14, task_struct, thread.fpu.fpr[14]);
  144. OFFSET(THREAD_FPR15, task_struct, thread.fpu.fpr[15]);
  145. OFFSET(THREAD_FPR16, task_struct, thread.fpu.fpr[16]);
  146. OFFSET(THREAD_FPR17, task_struct, thread.fpu.fpr[17]);
  147. OFFSET(THREAD_FPR18, task_struct, thread.fpu.fpr[18]);
  148. OFFSET(THREAD_FPR19, task_struct, thread.fpu.fpr[19]);
  149. OFFSET(THREAD_FPR20, task_struct, thread.fpu.fpr[20]);
  150. OFFSET(THREAD_FPR21, task_struct, thread.fpu.fpr[21]);
  151. OFFSET(THREAD_FPR22, task_struct, thread.fpu.fpr[22]);
  152. OFFSET(THREAD_FPR23, task_struct, thread.fpu.fpr[23]);
  153. OFFSET(THREAD_FPR24, task_struct, thread.fpu.fpr[24]);
  154. OFFSET(THREAD_FPR25, task_struct, thread.fpu.fpr[25]);
  155. OFFSET(THREAD_FPR26, task_struct, thread.fpu.fpr[26]);
  156. OFFSET(THREAD_FPR27, task_struct, thread.fpu.fpr[27]);
  157. OFFSET(THREAD_FPR28, task_struct, thread.fpu.fpr[28]);
  158. OFFSET(THREAD_FPR29, task_struct, thread.fpu.fpr[29]);
  159. OFFSET(THREAD_FPR30, task_struct, thread.fpu.fpr[30]);
  160. OFFSET(THREAD_FPR31, task_struct, thread.fpu.fpr[31]);
  161. /* the least significant 64 bits of each FP register */
  162. OFFSET(THREAD_FPR0_LS64, task_struct,
  163. thread.fpu.fpr[0].val64[FPR_IDX(64, 0)]);
  164. OFFSET(THREAD_FPR1_LS64, task_struct,
  165. thread.fpu.fpr[1].val64[FPR_IDX(64, 0)]);
  166. OFFSET(THREAD_FPR2_LS64, task_struct,
  167. thread.fpu.fpr[2].val64[FPR_IDX(64, 0)]);
  168. OFFSET(THREAD_FPR3_LS64, task_struct,
  169. thread.fpu.fpr[3].val64[FPR_IDX(64, 0)]);
  170. OFFSET(THREAD_FPR4_LS64, task_struct,
  171. thread.fpu.fpr[4].val64[FPR_IDX(64, 0)]);
  172. OFFSET(THREAD_FPR5_LS64, task_struct,
  173. thread.fpu.fpr[5].val64[FPR_IDX(64, 0)]);
  174. OFFSET(THREAD_FPR6_LS64, task_struct,
  175. thread.fpu.fpr[6].val64[FPR_IDX(64, 0)]);
  176. OFFSET(THREAD_FPR7_LS64, task_struct,
  177. thread.fpu.fpr[7].val64[FPR_IDX(64, 0)]);
  178. OFFSET(THREAD_FPR8_LS64, task_struct,
  179. thread.fpu.fpr[8].val64[FPR_IDX(64, 0)]);
  180. OFFSET(THREAD_FPR9_LS64, task_struct,
  181. thread.fpu.fpr[9].val64[FPR_IDX(64, 0)]);
  182. OFFSET(THREAD_FPR10_LS64, task_struct,
  183. thread.fpu.fpr[10].val64[FPR_IDX(64, 0)]);
  184. OFFSET(THREAD_FPR11_LS64, task_struct,
  185. thread.fpu.fpr[11].val64[FPR_IDX(64, 0)]);
  186. OFFSET(THREAD_FPR12_LS64, task_struct,
  187. thread.fpu.fpr[12].val64[FPR_IDX(64, 0)]);
  188. OFFSET(THREAD_FPR13_LS64, task_struct,
  189. thread.fpu.fpr[13].val64[FPR_IDX(64, 0)]);
  190. OFFSET(THREAD_FPR14_LS64, task_struct,
  191. thread.fpu.fpr[14].val64[FPR_IDX(64, 0)]);
  192. OFFSET(THREAD_FPR15_LS64, task_struct,
  193. thread.fpu.fpr[15].val64[FPR_IDX(64, 0)]);
  194. OFFSET(THREAD_FPR16_LS64, task_struct,
  195. thread.fpu.fpr[16].val64[FPR_IDX(64, 0)]);
  196. OFFSET(THREAD_FPR17_LS64, task_struct,
  197. thread.fpu.fpr[17].val64[FPR_IDX(64, 0)]);
  198. OFFSET(THREAD_FPR18_LS64, task_struct,
  199. thread.fpu.fpr[18].val64[FPR_IDX(64, 0)]);
  200. OFFSET(THREAD_FPR19_LS64, task_struct,
  201. thread.fpu.fpr[19].val64[FPR_IDX(64, 0)]);
  202. OFFSET(THREAD_FPR20_LS64, task_struct,
  203. thread.fpu.fpr[20].val64[FPR_IDX(64, 0)]);
  204. OFFSET(THREAD_FPR21_LS64, task_struct,
  205. thread.fpu.fpr[21].val64[FPR_IDX(64, 0)]);
  206. OFFSET(THREAD_FPR22_LS64, task_struct,
  207. thread.fpu.fpr[22].val64[FPR_IDX(64, 0)]);
  208. OFFSET(THREAD_FPR23_LS64, task_struct,
  209. thread.fpu.fpr[23].val64[FPR_IDX(64, 0)]);
  210. OFFSET(THREAD_FPR24_LS64, task_struct,
  211. thread.fpu.fpr[24].val64[FPR_IDX(64, 0)]);
  212. OFFSET(THREAD_FPR25_LS64, task_struct,
  213. thread.fpu.fpr[25].val64[FPR_IDX(64, 0)]);
  214. OFFSET(THREAD_FPR26_LS64, task_struct,
  215. thread.fpu.fpr[26].val64[FPR_IDX(64, 0)]);
  216. OFFSET(THREAD_FPR27_LS64, task_struct,
  217. thread.fpu.fpr[27].val64[FPR_IDX(64, 0)]);
  218. OFFSET(THREAD_FPR28_LS64, task_struct,
  219. thread.fpu.fpr[28].val64[FPR_IDX(64, 0)]);
  220. OFFSET(THREAD_FPR29_LS64, task_struct,
  221. thread.fpu.fpr[29].val64[FPR_IDX(64, 0)]);
  222. OFFSET(THREAD_FPR30_LS64, task_struct,
  223. thread.fpu.fpr[30].val64[FPR_IDX(64, 0)]);
  224. OFFSET(THREAD_FPR31_LS64, task_struct,
  225. thread.fpu.fpr[31].val64[FPR_IDX(64, 0)]);
  226. OFFSET(THREAD_FCR31, task_struct, thread.fpu.fcr31);
  227. OFFSET(THREAD_MSA_CSR, task_struct, thread.fpu.msacsr);
  228. BLANK();
  229. }
  230. void output_mm_defines(void)
  231. {
  232. COMMENT("Size of struct page");
  233. DEFINE(STRUCT_PAGE_SIZE, sizeof(struct page));
  234. BLANK();
  235. COMMENT("Linux mm_struct offsets.");
  236. OFFSET(MM_USERS, mm_struct, mm_users);
  237. OFFSET(MM_PGD, mm_struct, pgd);
  238. OFFSET(MM_CONTEXT, mm_struct, context);
  239. BLANK();
  240. DEFINE(_PGD_T_SIZE, sizeof(pgd_t));
  241. DEFINE(_PMD_T_SIZE, sizeof(pmd_t));
  242. DEFINE(_PTE_T_SIZE, sizeof(pte_t));
  243. BLANK();
  244. DEFINE(_PGD_T_LOG2, PGD_T_LOG2);
  245. #ifndef __PAGETABLE_PMD_FOLDED
  246. DEFINE(_PMD_T_LOG2, PMD_T_LOG2);
  247. #endif
  248. DEFINE(_PTE_T_LOG2, PTE_T_LOG2);
  249. BLANK();
  250. DEFINE(_PGD_ORDER, PGD_ORDER);
  251. #ifndef __PAGETABLE_PMD_FOLDED
  252. DEFINE(_PMD_ORDER, PMD_ORDER);
  253. #endif
  254. DEFINE(_PTE_ORDER, PTE_ORDER);
  255. BLANK();
  256. DEFINE(_PMD_SHIFT, PMD_SHIFT);
  257. DEFINE(_PGDIR_SHIFT, PGDIR_SHIFT);
  258. BLANK();
  259. DEFINE(_PTRS_PER_PGD, PTRS_PER_PGD);
  260. DEFINE(_PTRS_PER_PMD, PTRS_PER_PMD);
  261. DEFINE(_PTRS_PER_PTE, PTRS_PER_PTE);
  262. BLANK();
  263. DEFINE(_PAGE_SHIFT, PAGE_SHIFT);
  264. DEFINE(_PAGE_SIZE, PAGE_SIZE);
  265. BLANK();
  266. }
  267. #ifdef CONFIG_32BIT
  268. void output_sc_defines(void)
  269. {
  270. COMMENT("Linux sigcontext offsets.");
  271. OFFSET(SC_REGS, sigcontext, sc_regs);
  272. OFFSET(SC_FPREGS, sigcontext, sc_fpregs);
  273. OFFSET(SC_ACX, sigcontext, sc_acx);
  274. OFFSET(SC_MDHI, sigcontext, sc_mdhi);
  275. OFFSET(SC_MDLO, sigcontext, sc_mdlo);
  276. OFFSET(SC_PC, sigcontext, sc_pc);
  277. OFFSET(SC_FPC_CSR, sigcontext, sc_fpc_csr);
  278. OFFSET(SC_FPC_EIR, sigcontext, sc_fpc_eir);
  279. OFFSET(SC_HI1, sigcontext, sc_hi1);
  280. OFFSET(SC_LO1, sigcontext, sc_lo1);
  281. OFFSET(SC_HI2, sigcontext, sc_hi2);
  282. OFFSET(SC_LO2, sigcontext, sc_lo2);
  283. OFFSET(SC_HI3, sigcontext, sc_hi3);
  284. OFFSET(SC_LO3, sigcontext, sc_lo3);
  285. BLANK();
  286. }
  287. #endif
  288. #ifdef CONFIG_64BIT
  289. void output_sc_defines(void)
  290. {
  291. COMMENT("Linux sigcontext offsets.");
  292. OFFSET(SC_REGS, sigcontext, sc_regs);
  293. OFFSET(SC_FPREGS, sigcontext, sc_fpregs);
  294. OFFSET(SC_MDHI, sigcontext, sc_mdhi);
  295. OFFSET(SC_MDLO, sigcontext, sc_mdlo);
  296. OFFSET(SC_PC, sigcontext, sc_pc);
  297. OFFSET(SC_FPC_CSR, sigcontext, sc_fpc_csr);
  298. BLANK();
  299. }
  300. #endif
  301. #ifdef CONFIG_MIPS32_COMPAT
  302. void output_sc32_defines(void)
  303. {
  304. COMMENT("Linux 32-bit sigcontext offsets.");
  305. OFFSET(SC32_FPREGS, sigcontext32, sc_fpregs);
  306. OFFSET(SC32_FPC_CSR, sigcontext32, sc_fpc_csr);
  307. OFFSET(SC32_FPC_EIR, sigcontext32, sc_fpc_eir);
  308. BLANK();
  309. }
  310. #endif
  311. void output_signal_defined(void)
  312. {
  313. COMMENT("Linux signal numbers.");
  314. DEFINE(_SIGHUP, SIGHUP);
  315. DEFINE(_SIGINT, SIGINT);
  316. DEFINE(_SIGQUIT, SIGQUIT);
  317. DEFINE(_SIGILL, SIGILL);
  318. DEFINE(_SIGTRAP, SIGTRAP);
  319. DEFINE(_SIGIOT, SIGIOT);
  320. DEFINE(_SIGABRT, SIGABRT);
  321. DEFINE(_SIGEMT, SIGEMT);
  322. DEFINE(_SIGFPE, SIGFPE);
  323. DEFINE(_SIGKILL, SIGKILL);
  324. DEFINE(_SIGBUS, SIGBUS);
  325. DEFINE(_SIGSEGV, SIGSEGV);
  326. DEFINE(_SIGSYS, SIGSYS);
  327. DEFINE(_SIGPIPE, SIGPIPE);
  328. DEFINE(_SIGALRM, SIGALRM);
  329. DEFINE(_SIGTERM, SIGTERM);
  330. DEFINE(_SIGUSR1, SIGUSR1);
  331. DEFINE(_SIGUSR2, SIGUSR2);
  332. DEFINE(_SIGCHLD, SIGCHLD);
  333. DEFINE(_SIGPWR, SIGPWR);
  334. DEFINE(_SIGWINCH, SIGWINCH);
  335. DEFINE(_SIGURG, SIGURG);
  336. DEFINE(_SIGIO, SIGIO);
  337. DEFINE(_SIGSTOP, SIGSTOP);
  338. DEFINE(_SIGTSTP, SIGTSTP);
  339. DEFINE(_SIGCONT, SIGCONT);
  340. DEFINE(_SIGTTIN, SIGTTIN);
  341. DEFINE(_SIGTTOU, SIGTTOU);
  342. DEFINE(_SIGVTALRM, SIGVTALRM);
  343. DEFINE(_SIGPROF, SIGPROF);
  344. DEFINE(_SIGXCPU, SIGXCPU);
  345. DEFINE(_SIGXFSZ, SIGXFSZ);
  346. BLANK();
  347. }
  348. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  349. void output_octeon_cop2_state_defines(void)
  350. {
  351. COMMENT("Octeon specific octeon_cop2_state offsets.");
  352. OFFSET(OCTEON_CP2_CRC_IV, octeon_cop2_state, cop2_crc_iv);
  353. OFFSET(OCTEON_CP2_CRC_LENGTH, octeon_cop2_state, cop2_crc_length);
  354. OFFSET(OCTEON_CP2_CRC_POLY, octeon_cop2_state, cop2_crc_poly);
  355. OFFSET(OCTEON_CP2_LLM_DAT, octeon_cop2_state, cop2_llm_dat);
  356. OFFSET(OCTEON_CP2_3DES_IV, octeon_cop2_state, cop2_3des_iv);
  357. OFFSET(OCTEON_CP2_3DES_KEY, octeon_cop2_state, cop2_3des_key);
  358. OFFSET(OCTEON_CP2_3DES_RESULT, octeon_cop2_state, cop2_3des_result);
  359. OFFSET(OCTEON_CP2_AES_INP0, octeon_cop2_state, cop2_aes_inp0);
  360. OFFSET(OCTEON_CP2_AES_IV, octeon_cop2_state, cop2_aes_iv);
  361. OFFSET(OCTEON_CP2_AES_KEY, octeon_cop2_state, cop2_aes_key);
  362. OFFSET(OCTEON_CP2_AES_KEYLEN, octeon_cop2_state, cop2_aes_keylen);
  363. OFFSET(OCTEON_CP2_AES_RESULT, octeon_cop2_state, cop2_aes_result);
  364. OFFSET(OCTEON_CP2_GFM_MULT, octeon_cop2_state, cop2_gfm_mult);
  365. OFFSET(OCTEON_CP2_GFM_POLY, octeon_cop2_state, cop2_gfm_poly);
  366. OFFSET(OCTEON_CP2_GFM_RESULT, octeon_cop2_state, cop2_gfm_result);
  367. OFFSET(OCTEON_CP2_HSH_DATW, octeon_cop2_state, cop2_hsh_datw);
  368. OFFSET(OCTEON_CP2_HSH_IVW, octeon_cop2_state, cop2_hsh_ivw);
  369. OFFSET(OCTEON_CP2_SHA3, octeon_cop2_state, cop2_sha3);
  370. OFFSET(THREAD_CP2, task_struct, thread.cp2);
  371. OFFSET(THREAD_CVMSEG, task_struct, thread.cvmseg.cvmseg);
  372. BLANK();
  373. }
  374. #endif
  375. #ifdef CONFIG_HIBERNATION
  376. void output_pbe_defines(void)
  377. {
  378. COMMENT(" Linux struct pbe offsets. ");
  379. OFFSET(PBE_ADDRESS, pbe, address);
  380. OFFSET(PBE_ORIG_ADDRESS, pbe, orig_address);
  381. OFFSET(PBE_NEXT, pbe, next);
  382. DEFINE(PBE_SIZE, sizeof(struct pbe));
  383. BLANK();
  384. }
  385. #endif
  386. #ifdef CONFIG_CPU_PM
  387. void output_pm_defines(void)
  388. {
  389. COMMENT(" PM offsets. ");
  390. #ifdef CONFIG_EVA
  391. OFFSET(SSS_SEGCTL0, mips_static_suspend_state, segctl[0]);
  392. OFFSET(SSS_SEGCTL1, mips_static_suspend_state, segctl[1]);
  393. OFFSET(SSS_SEGCTL2, mips_static_suspend_state, segctl[2]);
  394. #endif
  395. OFFSET(SSS_SP, mips_static_suspend_state, sp);
  396. BLANK();
  397. }
  398. #endif
  399. void output_kvm_defines(void)
  400. {
  401. COMMENT(" KVM/MIPS Specfic offsets. ");
  402. DEFINE(VCPU_ARCH_SIZE, sizeof(struct kvm_vcpu_arch));
  403. OFFSET(VCPU_RUN, kvm_vcpu, run);
  404. OFFSET(VCPU_HOST_ARCH, kvm_vcpu, arch);
  405. OFFSET(VCPU_HOST_EBASE, kvm_vcpu_arch, host_ebase);
  406. OFFSET(VCPU_GUEST_EBASE, kvm_vcpu_arch, guest_ebase);
  407. OFFSET(VCPU_HOST_STACK, kvm_vcpu_arch, host_stack);
  408. OFFSET(VCPU_HOST_GP, kvm_vcpu_arch, host_gp);
  409. OFFSET(VCPU_HOST_CP0_BADVADDR, kvm_vcpu_arch, host_cp0_badvaddr);
  410. OFFSET(VCPU_HOST_CP0_CAUSE, kvm_vcpu_arch, host_cp0_cause);
  411. OFFSET(VCPU_HOST_EPC, kvm_vcpu_arch, host_cp0_epc);
  412. OFFSET(VCPU_HOST_ENTRYHI, kvm_vcpu_arch, host_cp0_entryhi);
  413. OFFSET(VCPU_GUEST_INST, kvm_vcpu_arch, guest_inst);
  414. OFFSET(VCPU_R0, kvm_vcpu_arch, gprs[0]);
  415. OFFSET(VCPU_R1, kvm_vcpu_arch, gprs[1]);
  416. OFFSET(VCPU_R2, kvm_vcpu_arch, gprs[2]);
  417. OFFSET(VCPU_R3, kvm_vcpu_arch, gprs[3]);
  418. OFFSET(VCPU_R4, kvm_vcpu_arch, gprs[4]);
  419. OFFSET(VCPU_R5, kvm_vcpu_arch, gprs[5]);
  420. OFFSET(VCPU_R6, kvm_vcpu_arch, gprs[6]);
  421. OFFSET(VCPU_R7, kvm_vcpu_arch, gprs[7]);
  422. OFFSET(VCPU_R8, kvm_vcpu_arch, gprs[8]);
  423. OFFSET(VCPU_R9, kvm_vcpu_arch, gprs[9]);
  424. OFFSET(VCPU_R10, kvm_vcpu_arch, gprs[10]);
  425. OFFSET(VCPU_R11, kvm_vcpu_arch, gprs[11]);
  426. OFFSET(VCPU_R12, kvm_vcpu_arch, gprs[12]);
  427. OFFSET(VCPU_R13, kvm_vcpu_arch, gprs[13]);
  428. OFFSET(VCPU_R14, kvm_vcpu_arch, gprs[14]);
  429. OFFSET(VCPU_R15, kvm_vcpu_arch, gprs[15]);
  430. OFFSET(VCPU_R16, kvm_vcpu_arch, gprs[16]);
  431. OFFSET(VCPU_R17, kvm_vcpu_arch, gprs[17]);
  432. OFFSET(VCPU_R18, kvm_vcpu_arch, gprs[18]);
  433. OFFSET(VCPU_R19, kvm_vcpu_arch, gprs[19]);
  434. OFFSET(VCPU_R20, kvm_vcpu_arch, gprs[20]);
  435. OFFSET(VCPU_R21, kvm_vcpu_arch, gprs[21]);
  436. OFFSET(VCPU_R22, kvm_vcpu_arch, gprs[22]);
  437. OFFSET(VCPU_R23, kvm_vcpu_arch, gprs[23]);
  438. OFFSET(VCPU_R24, kvm_vcpu_arch, gprs[24]);
  439. OFFSET(VCPU_R25, kvm_vcpu_arch, gprs[25]);
  440. OFFSET(VCPU_R26, kvm_vcpu_arch, gprs[26]);
  441. OFFSET(VCPU_R27, kvm_vcpu_arch, gprs[27]);
  442. OFFSET(VCPU_R28, kvm_vcpu_arch, gprs[28]);
  443. OFFSET(VCPU_R29, kvm_vcpu_arch, gprs[29]);
  444. OFFSET(VCPU_R30, kvm_vcpu_arch, gprs[30]);
  445. OFFSET(VCPU_R31, kvm_vcpu_arch, gprs[31]);
  446. OFFSET(VCPU_LO, kvm_vcpu_arch, lo);
  447. OFFSET(VCPU_HI, kvm_vcpu_arch, hi);
  448. OFFSET(VCPU_PC, kvm_vcpu_arch, pc);
  449. OFFSET(VCPU_COP0, kvm_vcpu_arch, cop0);
  450. OFFSET(VCPU_GUEST_KERNEL_ASID, kvm_vcpu_arch, guest_kernel_asid);
  451. OFFSET(VCPU_GUEST_USER_ASID, kvm_vcpu_arch, guest_user_asid);
  452. OFFSET(COP0_TLB_HI, mips_coproc, reg[MIPS_CP0_TLB_HI][0]);
  453. OFFSET(COP0_STATUS, mips_coproc, reg[MIPS_CP0_STATUS][0]);
  454. BLANK();
  455. }
  456. #ifdef CONFIG_MIPS_CPS
  457. void output_cps_defines(void)
  458. {
  459. COMMENT(" MIPS CPS offsets. ");
  460. OFFSET(COREBOOTCFG_VPEMASK, core_boot_config, vpe_mask);
  461. OFFSET(COREBOOTCFG_VPECONFIG, core_boot_config, vpe_config);
  462. DEFINE(COREBOOTCFG_SIZE, sizeof(struct core_boot_config));
  463. OFFSET(VPEBOOTCFG_PC, vpe_boot_config, pc);
  464. OFFSET(VPEBOOTCFG_SP, vpe_boot_config, sp);
  465. OFFSET(VPEBOOTCFG_GP, vpe_boot_config, gp);
  466. DEFINE(VPEBOOTCFG_SIZE, sizeof(struct vpe_boot_config));
  467. }
  468. #endif