gfx_v9_0.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  40. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  41. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  46. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  47. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  48. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  49. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  50. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  51. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  52. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  53. {
  54. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  55. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  56. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  57. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  58. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  59. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  60. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  61. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  86. };
  87. static const u32 golden_settings_gc_9_0[] =
  88. {
  89. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  90. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  91. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  92. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  93. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  94. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  95. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  96. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  97. };
  98. static const u32 golden_settings_gc_9_0_vg10[] =
  99. {
  100. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  101. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  102. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  103. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  105. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  106. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  107. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  108. };
  109. static const u32 golden_settings_gc_9_1[] =
  110. {
  111. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  112. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  113. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  114. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  115. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  116. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  117. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  118. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  119. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  120. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  121. };
  122. static const u32 golden_settings_gc_9_1_rv1[] =
  123. {
  124. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x26013042,
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x26013042,
  126. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x00048000,
  127. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  128. };
  129. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  130. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x26013042
  131. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  132. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  133. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  134. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  135. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  136. struct amdgpu_cu_info *cu_info);
  137. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  138. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  139. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  140. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  141. {
  142. switch (adev->asic_type) {
  143. case CHIP_VEGA10:
  144. amdgpu_program_register_sequence(adev,
  145. golden_settings_gc_9_0,
  146. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  147. amdgpu_program_register_sequence(adev,
  148. golden_settings_gc_9_0_vg10,
  149. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  150. break;
  151. case CHIP_RAVEN:
  152. amdgpu_program_register_sequence(adev,
  153. golden_settings_gc_9_1,
  154. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  155. amdgpu_program_register_sequence(adev,
  156. golden_settings_gc_9_1_rv1,
  157. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  158. break;
  159. default:
  160. break;
  161. }
  162. }
  163. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  164. {
  165. adev->gfx.scratch.num_reg = 7;
  166. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  167. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  168. }
  169. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  170. bool wc, uint32_t reg, uint32_t val)
  171. {
  172. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  173. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  174. WRITE_DATA_DST_SEL(0) |
  175. (wc ? WR_CONFIRM : 0));
  176. amdgpu_ring_write(ring, reg);
  177. amdgpu_ring_write(ring, 0);
  178. amdgpu_ring_write(ring, val);
  179. }
  180. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  181. int mem_space, int opt, uint32_t addr0,
  182. uint32_t addr1, uint32_t ref, uint32_t mask,
  183. uint32_t inv)
  184. {
  185. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  186. amdgpu_ring_write(ring,
  187. /* memory (1) or register (0) */
  188. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  189. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  190. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  191. WAIT_REG_MEM_ENGINE(eng_sel)));
  192. if (mem_space)
  193. BUG_ON(addr0 & 0x3); /* Dword align */
  194. amdgpu_ring_write(ring, addr0);
  195. amdgpu_ring_write(ring, addr1);
  196. amdgpu_ring_write(ring, ref);
  197. amdgpu_ring_write(ring, mask);
  198. amdgpu_ring_write(ring, inv); /* poll interval */
  199. }
  200. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  201. {
  202. struct amdgpu_device *adev = ring->adev;
  203. uint32_t scratch;
  204. uint32_t tmp = 0;
  205. unsigned i;
  206. int r;
  207. r = amdgpu_gfx_scratch_get(adev, &scratch);
  208. if (r) {
  209. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  210. return r;
  211. }
  212. WREG32(scratch, 0xCAFEDEAD);
  213. r = amdgpu_ring_alloc(ring, 3);
  214. if (r) {
  215. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  216. ring->idx, r);
  217. amdgpu_gfx_scratch_free(adev, scratch);
  218. return r;
  219. }
  220. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  221. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  222. amdgpu_ring_write(ring, 0xDEADBEEF);
  223. amdgpu_ring_commit(ring);
  224. for (i = 0; i < adev->usec_timeout; i++) {
  225. tmp = RREG32(scratch);
  226. if (tmp == 0xDEADBEEF)
  227. break;
  228. DRM_UDELAY(1);
  229. }
  230. if (i < adev->usec_timeout) {
  231. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  232. ring->idx, i);
  233. } else {
  234. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  235. ring->idx, scratch, tmp);
  236. r = -EINVAL;
  237. }
  238. amdgpu_gfx_scratch_free(adev, scratch);
  239. return r;
  240. }
  241. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  242. {
  243. struct amdgpu_device *adev = ring->adev;
  244. struct amdgpu_ib ib;
  245. struct dma_fence *f = NULL;
  246. uint32_t scratch;
  247. uint32_t tmp = 0;
  248. long r;
  249. r = amdgpu_gfx_scratch_get(adev, &scratch);
  250. if (r) {
  251. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  252. return r;
  253. }
  254. WREG32(scratch, 0xCAFEDEAD);
  255. memset(&ib, 0, sizeof(ib));
  256. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  257. if (r) {
  258. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  259. goto err1;
  260. }
  261. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  262. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  263. ib.ptr[2] = 0xDEADBEEF;
  264. ib.length_dw = 3;
  265. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  266. if (r)
  267. goto err2;
  268. r = dma_fence_wait_timeout(f, false, timeout);
  269. if (r == 0) {
  270. DRM_ERROR("amdgpu: IB test timed out.\n");
  271. r = -ETIMEDOUT;
  272. goto err2;
  273. } else if (r < 0) {
  274. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  275. goto err2;
  276. }
  277. tmp = RREG32(scratch);
  278. if (tmp == 0xDEADBEEF) {
  279. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  280. r = 0;
  281. } else {
  282. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  283. scratch, tmp);
  284. r = -EINVAL;
  285. }
  286. err2:
  287. amdgpu_ib_free(adev, &ib, NULL);
  288. dma_fence_put(f);
  289. err1:
  290. amdgpu_gfx_scratch_free(adev, scratch);
  291. return r;
  292. }
  293. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  294. {
  295. const char *chip_name;
  296. char fw_name[30];
  297. int err;
  298. struct amdgpu_firmware_info *info = NULL;
  299. const struct common_firmware_header *header = NULL;
  300. const struct gfx_firmware_header_v1_0 *cp_hdr;
  301. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  302. unsigned int *tmp = NULL;
  303. unsigned int i = 0;
  304. DRM_DEBUG("\n");
  305. switch (adev->asic_type) {
  306. case CHIP_VEGA10:
  307. chip_name = "vega10";
  308. break;
  309. case CHIP_RAVEN:
  310. chip_name = "raven";
  311. break;
  312. default:
  313. BUG();
  314. }
  315. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  316. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  317. if (err)
  318. goto out;
  319. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  320. if (err)
  321. goto out;
  322. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  323. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  324. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  325. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  326. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  327. if (err)
  328. goto out;
  329. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  330. if (err)
  331. goto out;
  332. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  333. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  334. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  335. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  336. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  337. if (err)
  338. goto out;
  339. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  340. if (err)
  341. goto out;
  342. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  343. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  344. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  345. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  346. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  347. if (err)
  348. goto out;
  349. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  350. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  351. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  352. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  353. adev->gfx.rlc.save_and_restore_offset =
  354. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  355. adev->gfx.rlc.clear_state_descriptor_offset =
  356. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  357. adev->gfx.rlc.avail_scratch_ram_locations =
  358. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  359. adev->gfx.rlc.reg_restore_list_size =
  360. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  361. adev->gfx.rlc.reg_list_format_start =
  362. le32_to_cpu(rlc_hdr->reg_list_format_start);
  363. adev->gfx.rlc.reg_list_format_separate_start =
  364. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  365. adev->gfx.rlc.starting_offsets_start =
  366. le32_to_cpu(rlc_hdr->starting_offsets_start);
  367. adev->gfx.rlc.reg_list_format_size_bytes =
  368. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  369. adev->gfx.rlc.reg_list_size_bytes =
  370. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  371. adev->gfx.rlc.register_list_format =
  372. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  373. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  374. if (!adev->gfx.rlc.register_list_format) {
  375. err = -ENOMEM;
  376. goto out;
  377. }
  378. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  379. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  380. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  381. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  382. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  383. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  384. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  385. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  386. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  387. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  388. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  389. if (err)
  390. goto out;
  391. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  392. if (err)
  393. goto out;
  394. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  395. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  396. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  397. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  398. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  399. if (!err) {
  400. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  401. if (err)
  402. goto out;
  403. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  404. adev->gfx.mec2_fw->data;
  405. adev->gfx.mec2_fw_version =
  406. le32_to_cpu(cp_hdr->header.ucode_version);
  407. adev->gfx.mec2_feature_version =
  408. le32_to_cpu(cp_hdr->ucode_feature_version);
  409. } else {
  410. err = 0;
  411. adev->gfx.mec2_fw = NULL;
  412. }
  413. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  414. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  415. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  416. info->fw = adev->gfx.pfp_fw;
  417. header = (const struct common_firmware_header *)info->fw->data;
  418. adev->firmware.fw_size +=
  419. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  420. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  421. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  422. info->fw = adev->gfx.me_fw;
  423. header = (const struct common_firmware_header *)info->fw->data;
  424. adev->firmware.fw_size +=
  425. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  426. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  427. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  428. info->fw = adev->gfx.ce_fw;
  429. header = (const struct common_firmware_header *)info->fw->data;
  430. adev->firmware.fw_size +=
  431. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  432. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  433. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  434. info->fw = adev->gfx.rlc_fw;
  435. header = (const struct common_firmware_header *)info->fw->data;
  436. adev->firmware.fw_size +=
  437. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  438. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  439. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  440. info->fw = adev->gfx.mec_fw;
  441. header = (const struct common_firmware_header *)info->fw->data;
  442. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  443. adev->firmware.fw_size +=
  444. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  445. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  446. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  447. info->fw = adev->gfx.mec_fw;
  448. adev->firmware.fw_size +=
  449. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  450. if (adev->gfx.mec2_fw) {
  451. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  452. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  453. info->fw = adev->gfx.mec2_fw;
  454. header = (const struct common_firmware_header *)info->fw->data;
  455. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  456. adev->firmware.fw_size +=
  457. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  458. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  459. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  460. info->fw = adev->gfx.mec2_fw;
  461. adev->firmware.fw_size +=
  462. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  463. }
  464. }
  465. out:
  466. if (err) {
  467. dev_err(adev->dev,
  468. "gfx9: Failed to load firmware \"%s\"\n",
  469. fw_name);
  470. release_firmware(adev->gfx.pfp_fw);
  471. adev->gfx.pfp_fw = NULL;
  472. release_firmware(adev->gfx.me_fw);
  473. adev->gfx.me_fw = NULL;
  474. release_firmware(adev->gfx.ce_fw);
  475. adev->gfx.ce_fw = NULL;
  476. release_firmware(adev->gfx.rlc_fw);
  477. adev->gfx.rlc_fw = NULL;
  478. release_firmware(adev->gfx.mec_fw);
  479. adev->gfx.mec_fw = NULL;
  480. release_firmware(adev->gfx.mec2_fw);
  481. adev->gfx.mec2_fw = NULL;
  482. }
  483. return err;
  484. }
  485. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  486. {
  487. int r;
  488. if (adev->gfx.mec.hpd_eop_obj) {
  489. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  490. if (unlikely(r != 0))
  491. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  492. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  493. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  494. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  495. adev->gfx.mec.hpd_eop_obj = NULL;
  496. }
  497. if (adev->gfx.mec.mec_fw_obj) {
  498. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  499. if (unlikely(r != 0))
  500. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  501. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  502. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  503. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  504. adev->gfx.mec.mec_fw_obj = NULL;
  505. }
  506. }
  507. #define MEC_HPD_SIZE 2048
  508. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  509. {
  510. int r;
  511. u32 *hpd;
  512. const __le32 *fw_data;
  513. unsigned fw_size;
  514. u32 *fw;
  515. const struct gfx_firmware_header_v1_0 *mec_hdr;
  516. /*
  517. * we assign only 1 pipe because all other pipes will
  518. * be handled by KFD
  519. */
  520. adev->gfx.mec.num_mec = 1;
  521. adev->gfx.mec.num_pipe = 1;
  522. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  523. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  524. r = amdgpu_bo_create(adev,
  525. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  526. PAGE_SIZE, true,
  527. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  528. &adev->gfx.mec.hpd_eop_obj);
  529. if (r) {
  530. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  531. return r;
  532. }
  533. }
  534. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  535. if (unlikely(r != 0)) {
  536. gfx_v9_0_mec_fini(adev);
  537. return r;
  538. }
  539. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  540. &adev->gfx.mec.hpd_eop_gpu_addr);
  541. if (r) {
  542. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  543. gfx_v9_0_mec_fini(adev);
  544. return r;
  545. }
  546. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  547. if (r) {
  548. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  549. gfx_v9_0_mec_fini(adev);
  550. return r;
  551. }
  552. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  553. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  554. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  555. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  556. fw_data = (const __le32 *)
  557. (adev->gfx.mec_fw->data +
  558. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  559. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  560. if (adev->gfx.mec.mec_fw_obj == NULL) {
  561. r = amdgpu_bo_create(adev,
  562. mec_hdr->header.ucode_size_bytes,
  563. PAGE_SIZE, true,
  564. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  565. &adev->gfx.mec.mec_fw_obj);
  566. if (r) {
  567. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  568. return r;
  569. }
  570. }
  571. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  572. if (unlikely(r != 0)) {
  573. gfx_v9_0_mec_fini(adev);
  574. return r;
  575. }
  576. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  577. &adev->gfx.mec.mec_fw_gpu_addr);
  578. if (r) {
  579. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  580. gfx_v9_0_mec_fini(adev);
  581. return r;
  582. }
  583. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  584. if (r) {
  585. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  586. gfx_v9_0_mec_fini(adev);
  587. return r;
  588. }
  589. memcpy(fw, fw_data, fw_size);
  590. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  591. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  592. return 0;
  593. }
  594. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  595. {
  596. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  597. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  598. }
  599. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  600. {
  601. int r;
  602. u32 *hpd;
  603. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  604. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  605. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  606. &kiq->eop_gpu_addr, (void **)&hpd);
  607. if (r) {
  608. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  609. return r;
  610. }
  611. memset(hpd, 0, MEC_HPD_SIZE);
  612. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  613. if (unlikely(r != 0))
  614. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  615. amdgpu_bo_kunmap(kiq->eop_obj);
  616. amdgpu_bo_unreserve(kiq->eop_obj);
  617. return 0;
  618. }
  619. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  620. struct amdgpu_ring *ring,
  621. struct amdgpu_irq_src *irq)
  622. {
  623. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  624. int r = 0;
  625. mutex_init(&kiq->ring_mutex);
  626. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  627. if (r)
  628. return r;
  629. ring->adev = NULL;
  630. ring->ring_obj = NULL;
  631. ring->use_doorbell = true;
  632. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  633. if (adev->gfx.mec2_fw) {
  634. ring->me = 2;
  635. ring->pipe = 0;
  636. } else {
  637. ring->me = 1;
  638. ring->pipe = 1;
  639. }
  640. ring->queue = 0;
  641. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  642. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  643. r = amdgpu_ring_init(adev, ring, 1024,
  644. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  645. if (r)
  646. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  647. return r;
  648. }
  649. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  650. struct amdgpu_irq_src *irq)
  651. {
  652. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  653. amdgpu_ring_fini(ring);
  654. }
  655. /* create MQD for each compute queue */
  656. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  657. {
  658. struct amdgpu_ring *ring = NULL;
  659. int r, i;
  660. /* create MQD for KIQ */
  661. ring = &adev->gfx.kiq.ring;
  662. if (!ring->mqd_obj) {
  663. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  664. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  665. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  666. if (r) {
  667. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  668. return r;
  669. }
  670. /* prepare MQD backup */
  671. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  672. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  673. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  674. }
  675. /* create MQD for each KCQ */
  676. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  677. ring = &adev->gfx.compute_ring[i];
  678. if (!ring->mqd_obj) {
  679. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  680. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  681. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  682. if (r) {
  683. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  684. return r;
  685. }
  686. /* prepare MQD backup */
  687. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  688. if (!adev->gfx.mec.mqd_backup[i])
  689. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  690. }
  691. }
  692. return 0;
  693. }
  694. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  695. {
  696. struct amdgpu_ring *ring = NULL;
  697. int i;
  698. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  699. ring = &adev->gfx.compute_ring[i];
  700. kfree(adev->gfx.mec.mqd_backup[i]);
  701. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  702. }
  703. ring = &adev->gfx.kiq.ring;
  704. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  705. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  706. }
  707. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  708. {
  709. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  710. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  711. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  712. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  713. (SQ_IND_INDEX__FORCE_READ_MASK));
  714. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  715. }
  716. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  717. uint32_t wave, uint32_t thread,
  718. uint32_t regno, uint32_t num, uint32_t *out)
  719. {
  720. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  721. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  722. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  723. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  724. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  725. (SQ_IND_INDEX__FORCE_READ_MASK) |
  726. (SQ_IND_INDEX__AUTO_INCR_MASK));
  727. while (num--)
  728. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  729. }
  730. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  731. {
  732. /* type 1 wave data */
  733. dst[(*no_fields)++] = 1;
  734. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  735. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  736. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  737. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  738. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  739. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  740. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  741. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  742. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  743. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  744. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  745. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  746. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  747. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  748. }
  749. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  750. uint32_t wave, uint32_t start,
  751. uint32_t size, uint32_t *dst)
  752. {
  753. wave_read_regs(
  754. adev, simd, wave, 0,
  755. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  756. }
  757. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  758. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  759. .select_se_sh = &gfx_v9_0_select_se_sh,
  760. .read_wave_data = &gfx_v9_0_read_wave_data,
  761. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  762. };
  763. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  764. {
  765. u32 gb_addr_config;
  766. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  767. switch (adev->asic_type) {
  768. case CHIP_VEGA10:
  769. adev->gfx.config.max_hw_contexts = 8;
  770. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  771. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  772. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  773. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  774. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  775. break;
  776. case CHIP_RAVEN:
  777. adev->gfx.config.max_hw_contexts = 8;
  778. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  779. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  780. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  781. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  782. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  783. break;
  784. default:
  785. BUG();
  786. break;
  787. }
  788. adev->gfx.config.gb_addr_config = gb_addr_config;
  789. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  790. REG_GET_FIELD(
  791. adev->gfx.config.gb_addr_config,
  792. GB_ADDR_CONFIG,
  793. NUM_PIPES);
  794. adev->gfx.config.max_tile_pipes =
  795. adev->gfx.config.gb_addr_config_fields.num_pipes;
  796. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  797. REG_GET_FIELD(
  798. adev->gfx.config.gb_addr_config,
  799. GB_ADDR_CONFIG,
  800. NUM_BANKS);
  801. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  802. REG_GET_FIELD(
  803. adev->gfx.config.gb_addr_config,
  804. GB_ADDR_CONFIG,
  805. MAX_COMPRESSED_FRAGS);
  806. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  807. REG_GET_FIELD(
  808. adev->gfx.config.gb_addr_config,
  809. GB_ADDR_CONFIG,
  810. NUM_RB_PER_SE);
  811. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  812. REG_GET_FIELD(
  813. adev->gfx.config.gb_addr_config,
  814. GB_ADDR_CONFIG,
  815. NUM_SHADER_ENGINES);
  816. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  817. REG_GET_FIELD(
  818. adev->gfx.config.gb_addr_config,
  819. GB_ADDR_CONFIG,
  820. PIPE_INTERLEAVE_SIZE));
  821. }
  822. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  823. struct amdgpu_ngg_buf *ngg_buf,
  824. int size_se,
  825. int default_size_se)
  826. {
  827. int r;
  828. if (size_se < 0) {
  829. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  830. return -EINVAL;
  831. }
  832. size_se = size_se ? size_se : default_size_se;
  833. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  834. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  835. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  836. &ngg_buf->bo,
  837. &ngg_buf->gpu_addr,
  838. NULL);
  839. if (r) {
  840. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  841. return r;
  842. }
  843. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  844. return r;
  845. }
  846. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  847. {
  848. int i;
  849. for (i = 0; i < NGG_BUF_MAX; i++)
  850. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  851. &adev->gfx.ngg.buf[i].gpu_addr,
  852. NULL);
  853. memset(&adev->gfx.ngg.buf[0], 0,
  854. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  855. adev->gfx.ngg.init = false;
  856. return 0;
  857. }
  858. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  859. {
  860. int r;
  861. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  862. return 0;
  863. /* GDS reserve memory: 64 bytes alignment */
  864. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  865. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  866. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  867. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  868. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  869. /* Primitive Buffer */
  870. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  871. amdgpu_prim_buf_per_se,
  872. 64 * 1024);
  873. if (r) {
  874. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  875. goto err;
  876. }
  877. /* Position Buffer */
  878. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  879. amdgpu_pos_buf_per_se,
  880. 256 * 1024);
  881. if (r) {
  882. dev_err(adev->dev, "Failed to create Position Buffer\n");
  883. goto err;
  884. }
  885. /* Control Sideband */
  886. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  887. amdgpu_cntl_sb_buf_per_se,
  888. 256);
  889. if (r) {
  890. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  891. goto err;
  892. }
  893. /* Parameter Cache, not created by default */
  894. if (amdgpu_param_buf_per_se <= 0)
  895. goto out;
  896. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  897. amdgpu_param_buf_per_se,
  898. 512 * 1024);
  899. if (r) {
  900. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  901. goto err;
  902. }
  903. out:
  904. adev->gfx.ngg.init = true;
  905. return 0;
  906. err:
  907. gfx_v9_0_ngg_fini(adev);
  908. return r;
  909. }
  910. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  911. {
  912. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  913. int r;
  914. u32 data;
  915. u32 size;
  916. u32 base;
  917. if (!amdgpu_ngg)
  918. return 0;
  919. /* Program buffer size */
  920. data = 0;
  921. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  922. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  923. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  924. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  925. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  926. data = 0;
  927. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  928. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  929. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  930. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  931. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  932. /* Program buffer base address */
  933. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  934. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  935. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  936. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  937. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  938. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  939. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  940. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  941. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  942. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  943. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  944. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  945. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  946. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  947. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  948. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  949. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  950. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  951. /* Clear GDS reserved memory */
  952. r = amdgpu_ring_alloc(ring, 17);
  953. if (r) {
  954. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  955. ring->idx, r);
  956. return r;
  957. }
  958. gfx_v9_0_write_data_to_reg(ring, 0, false,
  959. amdgpu_gds_reg_offset[0].mem_size,
  960. (adev->gds.mem.total_size +
  961. adev->gfx.ngg.gds_reserve_size) >>
  962. AMDGPU_GDS_SHIFT);
  963. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  964. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  965. PACKET3_DMA_DATA_SRC_SEL(2)));
  966. amdgpu_ring_write(ring, 0);
  967. amdgpu_ring_write(ring, 0);
  968. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  969. amdgpu_ring_write(ring, 0);
  970. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  971. gfx_v9_0_write_data_to_reg(ring, 0, false,
  972. amdgpu_gds_reg_offset[0].mem_size, 0);
  973. amdgpu_ring_commit(ring);
  974. return 0;
  975. }
  976. static int gfx_v9_0_sw_init(void *handle)
  977. {
  978. int i, r;
  979. struct amdgpu_ring *ring;
  980. struct amdgpu_kiq *kiq;
  981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  982. /* KIQ event */
  983. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  984. if (r)
  985. return r;
  986. /* EOP Event */
  987. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  988. if (r)
  989. return r;
  990. /* Privileged reg */
  991. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  992. &adev->gfx.priv_reg_irq);
  993. if (r)
  994. return r;
  995. /* Privileged inst */
  996. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  997. &adev->gfx.priv_inst_irq);
  998. if (r)
  999. return r;
  1000. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1001. gfx_v9_0_scratch_init(adev);
  1002. r = gfx_v9_0_init_microcode(adev);
  1003. if (r) {
  1004. DRM_ERROR("Failed to load gfx firmware!\n");
  1005. return r;
  1006. }
  1007. r = gfx_v9_0_mec_init(adev);
  1008. if (r) {
  1009. DRM_ERROR("Failed to init MEC BOs!\n");
  1010. return r;
  1011. }
  1012. /* set up the gfx ring */
  1013. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1014. ring = &adev->gfx.gfx_ring[i];
  1015. ring->ring_obj = NULL;
  1016. sprintf(ring->name, "gfx");
  1017. ring->use_doorbell = true;
  1018. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1019. r = amdgpu_ring_init(adev, ring, 1024,
  1020. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1021. if (r)
  1022. return r;
  1023. }
  1024. /* set up the compute queues */
  1025. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1026. unsigned irq_type;
  1027. /* max 32 queues per MEC */
  1028. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1029. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1030. break;
  1031. }
  1032. ring = &adev->gfx.compute_ring[i];
  1033. ring->ring_obj = NULL;
  1034. ring->use_doorbell = true;
  1035. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  1036. ring->me = 1; /* first MEC */
  1037. ring->pipe = i / 8;
  1038. ring->queue = i % 8;
  1039. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  1040. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1041. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1042. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1043. r = amdgpu_ring_init(adev, ring, 1024,
  1044. &adev->gfx.eop_irq, irq_type);
  1045. if (r)
  1046. return r;
  1047. }
  1048. if (amdgpu_sriov_vf(adev)) {
  1049. r = gfx_v9_0_kiq_init(adev);
  1050. if (r) {
  1051. DRM_ERROR("Failed to init KIQ BOs!\n");
  1052. return r;
  1053. }
  1054. kiq = &adev->gfx.kiq;
  1055. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1056. if (r)
  1057. return r;
  1058. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1059. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1060. if (r)
  1061. return r;
  1062. }
  1063. /* reserve GDS, GWS and OA resource for gfx */
  1064. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1065. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1066. &adev->gds.gds_gfx_bo, NULL, NULL);
  1067. if (r)
  1068. return r;
  1069. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1070. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1071. &adev->gds.gws_gfx_bo, NULL, NULL);
  1072. if (r)
  1073. return r;
  1074. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1075. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1076. &adev->gds.oa_gfx_bo, NULL, NULL);
  1077. if (r)
  1078. return r;
  1079. adev->gfx.ce_ram_size = 0x8000;
  1080. gfx_v9_0_gpu_early_init(adev);
  1081. r = gfx_v9_0_ngg_init(adev);
  1082. if (r)
  1083. return r;
  1084. return 0;
  1085. }
  1086. static int gfx_v9_0_sw_fini(void *handle)
  1087. {
  1088. int i;
  1089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1090. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1091. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1092. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1093. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1094. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1095. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1096. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1097. if (amdgpu_sriov_vf(adev)) {
  1098. gfx_v9_0_compute_mqd_sw_fini(adev);
  1099. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1100. gfx_v9_0_kiq_fini(adev);
  1101. }
  1102. gfx_v9_0_mec_fini(adev);
  1103. gfx_v9_0_ngg_fini(adev);
  1104. return 0;
  1105. }
  1106. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1107. {
  1108. /* TODO */
  1109. }
  1110. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1111. {
  1112. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1113. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1114. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1115. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1116. } else if (se_num == 0xffffffff) {
  1117. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1118. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1119. } else if (sh_num == 0xffffffff) {
  1120. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1121. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1122. } else {
  1123. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1124. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1125. }
  1126. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1127. }
  1128. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1129. {
  1130. return (u32)((1ULL << bit_width) - 1);
  1131. }
  1132. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1133. {
  1134. u32 data, mask;
  1135. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1136. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1137. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1138. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1139. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1140. adev->gfx.config.max_sh_per_se);
  1141. return (~data) & mask;
  1142. }
  1143. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1144. {
  1145. int i, j;
  1146. u32 data;
  1147. u32 active_rbs = 0;
  1148. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1149. adev->gfx.config.max_sh_per_se;
  1150. mutex_lock(&adev->grbm_idx_mutex);
  1151. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1152. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1153. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1154. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1155. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1156. rb_bitmap_width_per_sh);
  1157. }
  1158. }
  1159. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1160. mutex_unlock(&adev->grbm_idx_mutex);
  1161. adev->gfx.config.backend_enable_mask = active_rbs;
  1162. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1163. }
  1164. #define DEFAULT_SH_MEM_BASES (0x6000)
  1165. #define FIRST_COMPUTE_VMID (8)
  1166. #define LAST_COMPUTE_VMID (16)
  1167. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1168. {
  1169. int i;
  1170. uint32_t sh_mem_config;
  1171. uint32_t sh_mem_bases;
  1172. /*
  1173. * Configure apertures:
  1174. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1175. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1176. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1177. */
  1178. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1179. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1180. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1181. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1182. mutex_lock(&adev->srbm_mutex);
  1183. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1184. soc15_grbm_select(adev, 0, 0, 0, i);
  1185. /* CP and shaders */
  1186. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1187. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1188. }
  1189. soc15_grbm_select(adev, 0, 0, 0, 0);
  1190. mutex_unlock(&adev->srbm_mutex);
  1191. }
  1192. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1193. {
  1194. u32 tmp;
  1195. int i;
  1196. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1197. gfx_v9_0_tiling_mode_table_init(adev);
  1198. gfx_v9_0_setup_rb(adev);
  1199. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1200. /* XXX SH_MEM regs */
  1201. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1202. mutex_lock(&adev->srbm_mutex);
  1203. for (i = 0; i < 16; i++) {
  1204. soc15_grbm_select(adev, 0, 0, 0, i);
  1205. /* CP and shaders */
  1206. tmp = 0;
  1207. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1208. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1209. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1210. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1211. }
  1212. soc15_grbm_select(adev, 0, 0, 0, 0);
  1213. mutex_unlock(&adev->srbm_mutex);
  1214. gfx_v9_0_init_compute_vmid(adev);
  1215. mutex_lock(&adev->grbm_idx_mutex);
  1216. /*
  1217. * making sure that the following register writes will be broadcasted
  1218. * to all the shaders
  1219. */
  1220. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1221. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1222. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1223. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1224. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1225. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1226. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1227. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1228. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1229. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1230. mutex_unlock(&adev->grbm_idx_mutex);
  1231. }
  1232. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1233. {
  1234. u32 i, j, k;
  1235. u32 mask;
  1236. mutex_lock(&adev->grbm_idx_mutex);
  1237. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1238. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1239. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1240. for (k = 0; k < adev->usec_timeout; k++) {
  1241. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1242. break;
  1243. udelay(1);
  1244. }
  1245. }
  1246. }
  1247. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1248. mutex_unlock(&adev->grbm_idx_mutex);
  1249. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1250. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1251. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1252. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1253. for (k = 0; k < adev->usec_timeout; k++) {
  1254. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1255. break;
  1256. udelay(1);
  1257. }
  1258. }
  1259. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1260. bool enable)
  1261. {
  1262. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1263. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1264. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1265. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1266. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1267. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1268. }
  1269. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1270. {
  1271. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1272. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1273. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1274. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1275. gfx_v9_0_wait_for_rlc_serdes(adev);
  1276. }
  1277. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1278. {
  1279. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1280. udelay(50);
  1281. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1282. udelay(50);
  1283. }
  1284. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1285. {
  1286. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1287. u32 rlc_ucode_ver;
  1288. #endif
  1289. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1290. /* carrizo do enable cp interrupt after cp inited */
  1291. if (!(adev->flags & AMD_IS_APU))
  1292. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1293. udelay(50);
  1294. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1295. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1296. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1297. if(rlc_ucode_ver == 0x108) {
  1298. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1299. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1300. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1301. * default is 0x9C4 to create a 100us interval */
  1302. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1303. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1304. * to disable the page fault retry interrupts, default is
  1305. * 0x100 (256) */
  1306. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1307. }
  1308. #endif
  1309. }
  1310. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1311. {
  1312. const struct rlc_firmware_header_v2_0 *hdr;
  1313. const __le32 *fw_data;
  1314. unsigned i, fw_size;
  1315. if (!adev->gfx.rlc_fw)
  1316. return -EINVAL;
  1317. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1318. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1319. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1320. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1321. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1322. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1323. RLCG_UCODE_LOADING_START_ADDRESS);
  1324. for (i = 0; i < fw_size; i++)
  1325. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1326. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1327. return 0;
  1328. }
  1329. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1330. {
  1331. int r;
  1332. if (amdgpu_sriov_vf(adev))
  1333. return 0;
  1334. gfx_v9_0_rlc_stop(adev);
  1335. /* disable CG */
  1336. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1337. /* disable PG */
  1338. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1339. gfx_v9_0_rlc_reset(adev);
  1340. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1341. /* legacy rlc firmware loading */
  1342. r = gfx_v9_0_rlc_load_microcode(adev);
  1343. if (r)
  1344. return r;
  1345. }
  1346. gfx_v9_0_rlc_start(adev);
  1347. return 0;
  1348. }
  1349. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1350. {
  1351. int i;
  1352. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1353. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1354. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1355. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1356. if (!enable) {
  1357. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1358. adev->gfx.gfx_ring[i].ready = false;
  1359. }
  1360. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1361. udelay(50);
  1362. }
  1363. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1364. {
  1365. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1366. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1367. const struct gfx_firmware_header_v1_0 *me_hdr;
  1368. const __le32 *fw_data;
  1369. unsigned i, fw_size;
  1370. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1371. return -EINVAL;
  1372. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1373. adev->gfx.pfp_fw->data;
  1374. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1375. adev->gfx.ce_fw->data;
  1376. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1377. adev->gfx.me_fw->data;
  1378. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1379. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1380. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1381. gfx_v9_0_cp_gfx_enable(adev, false);
  1382. /* PFP */
  1383. fw_data = (const __le32 *)
  1384. (adev->gfx.pfp_fw->data +
  1385. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1386. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1387. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1388. for (i = 0; i < fw_size; i++)
  1389. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1390. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1391. /* CE */
  1392. fw_data = (const __le32 *)
  1393. (adev->gfx.ce_fw->data +
  1394. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1395. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1396. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1397. for (i = 0; i < fw_size; i++)
  1398. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1399. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1400. /* ME */
  1401. fw_data = (const __le32 *)
  1402. (adev->gfx.me_fw->data +
  1403. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1404. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1405. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1406. for (i = 0; i < fw_size; i++)
  1407. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1408. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1409. return 0;
  1410. }
  1411. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1412. {
  1413. u32 count = 0;
  1414. const struct cs_section_def *sect = NULL;
  1415. const struct cs_extent_def *ext = NULL;
  1416. /* begin clear state */
  1417. count += 2;
  1418. /* context control state */
  1419. count += 3;
  1420. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1421. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1422. if (sect->id == SECT_CONTEXT)
  1423. count += 2 + ext->reg_count;
  1424. else
  1425. return 0;
  1426. }
  1427. }
  1428. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1429. count += 4;
  1430. /* end clear state */
  1431. count += 2;
  1432. /* clear state */
  1433. count += 2;
  1434. return count;
  1435. }
  1436. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1437. {
  1438. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1439. const struct cs_section_def *sect = NULL;
  1440. const struct cs_extent_def *ext = NULL;
  1441. int r, i;
  1442. /* init the CP */
  1443. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1444. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1445. gfx_v9_0_cp_gfx_enable(adev, true);
  1446. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1447. if (r) {
  1448. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1449. return r;
  1450. }
  1451. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1452. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1453. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1454. amdgpu_ring_write(ring, 0x80000000);
  1455. amdgpu_ring_write(ring, 0x80000000);
  1456. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1457. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1458. if (sect->id == SECT_CONTEXT) {
  1459. amdgpu_ring_write(ring,
  1460. PACKET3(PACKET3_SET_CONTEXT_REG,
  1461. ext->reg_count));
  1462. amdgpu_ring_write(ring,
  1463. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1464. for (i = 0; i < ext->reg_count; i++)
  1465. amdgpu_ring_write(ring, ext->extent[i]);
  1466. }
  1467. }
  1468. }
  1469. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1470. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1471. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1472. amdgpu_ring_write(ring, 0);
  1473. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1474. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1475. amdgpu_ring_write(ring, 0x8000);
  1476. amdgpu_ring_write(ring, 0x8000);
  1477. amdgpu_ring_commit(ring);
  1478. return 0;
  1479. }
  1480. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1481. {
  1482. struct amdgpu_ring *ring;
  1483. u32 tmp;
  1484. u32 rb_bufsz;
  1485. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1486. /* Set the write pointer delay */
  1487. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1488. /* set the RB to use vmid 0 */
  1489. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1490. /* Set ring buffer size */
  1491. ring = &adev->gfx.gfx_ring[0];
  1492. rb_bufsz = order_base_2(ring->ring_size / 8);
  1493. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1494. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1495. #ifdef __BIG_ENDIAN
  1496. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1497. #endif
  1498. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1499. /* Initialize the ring buffer's write pointers */
  1500. ring->wptr = 0;
  1501. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1502. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1503. /* set the wb address wether it's enabled or not */
  1504. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1505. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1506. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1507. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1508. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1509. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1510. mdelay(1);
  1511. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1512. rb_addr = ring->gpu_addr >> 8;
  1513. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1514. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1515. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1516. if (ring->use_doorbell) {
  1517. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1518. DOORBELL_OFFSET, ring->doorbell_index);
  1519. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1520. DOORBELL_EN, 1);
  1521. } else {
  1522. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1523. }
  1524. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1525. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1526. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1527. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1528. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1529. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1530. /* start the ring */
  1531. gfx_v9_0_cp_gfx_start(adev);
  1532. ring->ready = true;
  1533. return 0;
  1534. }
  1535. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1536. {
  1537. int i;
  1538. if (enable) {
  1539. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1540. } else {
  1541. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1542. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1543. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1544. adev->gfx.compute_ring[i].ready = false;
  1545. adev->gfx.kiq.ring.ready = false;
  1546. }
  1547. udelay(50);
  1548. }
  1549. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1550. {
  1551. gfx_v9_0_cp_compute_enable(adev, true);
  1552. return 0;
  1553. }
  1554. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1555. {
  1556. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1557. const __le32 *fw_data;
  1558. unsigned i;
  1559. u32 tmp;
  1560. if (!adev->gfx.mec_fw)
  1561. return -EINVAL;
  1562. gfx_v9_0_cp_compute_enable(adev, false);
  1563. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1564. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1565. fw_data = (const __le32 *)
  1566. (adev->gfx.mec_fw->data +
  1567. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1568. tmp = 0;
  1569. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1570. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1571. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1572. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1573. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1574. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1575. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1576. /* MEC1 */
  1577. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1578. mec_hdr->jt_offset);
  1579. for (i = 0; i < mec_hdr->jt_size; i++)
  1580. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1581. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1582. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1583. adev->gfx.mec_fw_version);
  1584. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1585. return 0;
  1586. }
  1587. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1588. {
  1589. int i, r;
  1590. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1591. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1592. if (ring->mqd_obj) {
  1593. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  1594. if (unlikely(r != 0))
  1595. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1596. amdgpu_bo_unpin(ring->mqd_obj);
  1597. amdgpu_bo_unreserve(ring->mqd_obj);
  1598. amdgpu_bo_unref(&ring->mqd_obj);
  1599. ring->mqd_obj = NULL;
  1600. }
  1601. }
  1602. }
  1603. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1604. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1605. {
  1606. int i, r;
  1607. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1608. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1609. if (gfx_v9_0_init_queue(ring))
  1610. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1611. }
  1612. r = gfx_v9_0_cp_compute_start(adev);
  1613. if (r)
  1614. return r;
  1615. return 0;
  1616. }
  1617. /* KIQ functions */
  1618. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1619. {
  1620. uint32_t tmp;
  1621. struct amdgpu_device *adev = ring->adev;
  1622. /* tell RLC which is KIQ queue */
  1623. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1624. tmp &= 0xffffff00;
  1625. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1626. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1627. tmp |= 0x80;
  1628. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1629. }
  1630. static int gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1631. {
  1632. struct amdgpu_device *adev = ring->adev;
  1633. uint32_t scratch, tmp = 0;
  1634. int r, i;
  1635. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1636. if (r) {
  1637. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  1638. return r;
  1639. }
  1640. WREG32(scratch, 0xCAFEDEAD);
  1641. r = amdgpu_ring_alloc(ring, 8);
  1642. if (r) {
  1643. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  1644. amdgpu_gfx_scratch_free(adev, scratch);
  1645. return r;
  1646. }
  1647. amdgpu_ring_alloc(ring, 11);
  1648. /* set resources */
  1649. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1650. amdgpu_ring_write(ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  1651. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  1652. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1653. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1654. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1655. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1656. amdgpu_ring_write(ring, 0); /* oac mask */
  1657. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1658. /* write to scratch for completion */
  1659. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1660. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1661. amdgpu_ring_write(ring, 0xDEADBEEF);
  1662. amdgpu_ring_commit(ring);
  1663. for (i = 0; i < adev->usec_timeout; i++) {
  1664. tmp = RREG32(scratch);
  1665. if (tmp == 0xDEADBEEF)
  1666. break;
  1667. DRM_UDELAY(1);
  1668. }
  1669. if (i >= adev->usec_timeout) {
  1670. DRM_ERROR("KIQ enable failed (scratch(0x%04X)=0x%08X)\n",
  1671. scratch, tmp);
  1672. r = -EINVAL;
  1673. }
  1674. amdgpu_gfx_scratch_free(adev, scratch);
  1675. return r;
  1676. }
  1677. static int gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1678. struct amdgpu_ring *ring)
  1679. {
  1680. struct amdgpu_device *adev = kiq_ring->adev;
  1681. uint64_t mqd_addr, wptr_addr;
  1682. uint32_t scratch, tmp = 0;
  1683. int r, i;
  1684. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1685. if (r) {
  1686. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  1687. return r;
  1688. }
  1689. WREG32(scratch, 0xCAFEDEAD);
  1690. r = amdgpu_ring_alloc(kiq_ring, 10);
  1691. if (r) {
  1692. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  1693. amdgpu_gfx_scratch_free(adev, scratch);
  1694. return r;
  1695. }
  1696. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1697. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1698. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1699. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1700. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1701. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  1702. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  1703. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  1704. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  1705. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  1706. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  1707. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  1708. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  1709. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  1710. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  1711. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1712. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1713. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1714. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1715. /* write to scratch for completion */
  1716. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1717. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1718. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  1719. amdgpu_ring_commit(kiq_ring);
  1720. for (i = 0; i < adev->usec_timeout; i++) {
  1721. tmp = RREG32(scratch);
  1722. if (tmp == 0xDEADBEEF)
  1723. break;
  1724. DRM_UDELAY(1);
  1725. }
  1726. if (i >= adev->usec_timeout) {
  1727. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  1728. scratch, tmp);
  1729. r = -EINVAL;
  1730. }
  1731. amdgpu_gfx_scratch_free(adev, scratch);
  1732. return r;
  1733. }
  1734. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1735. {
  1736. struct amdgpu_device *adev = ring->adev;
  1737. struct v9_mqd *mqd = ring->mqd_ptr;
  1738. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1739. uint32_t tmp;
  1740. mqd->header = 0xC0310800;
  1741. mqd->compute_pipelinestat_enable = 0x00000001;
  1742. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1743. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1744. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1745. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1746. mqd->compute_misc_reserved = 0x00000003;
  1747. eop_base_addr = ring->eop_gpu_addr >> 8;
  1748. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1749. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1750. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1751. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  1752. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1753. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1754. mqd->cp_hqd_eop_control = tmp;
  1755. /* enable doorbell? */
  1756. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1757. if (ring->use_doorbell) {
  1758. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1759. DOORBELL_OFFSET, ring->doorbell_index);
  1760. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1761. DOORBELL_EN, 1);
  1762. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1763. DOORBELL_SOURCE, 0);
  1764. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1765. DOORBELL_HIT, 0);
  1766. }
  1767. else
  1768. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1769. DOORBELL_EN, 0);
  1770. mqd->cp_hqd_pq_doorbell_control = tmp;
  1771. /* disable the queue if it's active */
  1772. ring->wptr = 0;
  1773. mqd->cp_hqd_dequeue_request = 0;
  1774. mqd->cp_hqd_pq_rptr = 0;
  1775. mqd->cp_hqd_pq_wptr_lo = 0;
  1776. mqd->cp_hqd_pq_wptr_hi = 0;
  1777. /* set the pointer to the MQD */
  1778. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1779. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1780. /* set MQD vmid to 0 */
  1781. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  1782. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1783. mqd->cp_mqd_control = tmp;
  1784. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1785. hqd_gpu_addr = ring->gpu_addr >> 8;
  1786. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1787. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1788. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1789. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  1790. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1791. (order_base_2(ring->ring_size / 4) - 1));
  1792. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1793. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1794. #ifdef __BIG_ENDIAN
  1795. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1796. #endif
  1797. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1798. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1799. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1800. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1801. mqd->cp_hqd_pq_control = tmp;
  1802. /* set the wb address whether it's enabled or not */
  1803. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1804. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1805. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1806. upper_32_bits(wb_gpu_addr) & 0xffff;
  1807. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1808. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1809. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1810. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1811. tmp = 0;
  1812. /* enable the doorbell if requested */
  1813. if (ring->use_doorbell) {
  1814. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1815. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1816. DOORBELL_OFFSET, ring->doorbell_index);
  1817. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1818. DOORBELL_EN, 1);
  1819. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1820. DOORBELL_SOURCE, 0);
  1821. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1822. DOORBELL_HIT, 0);
  1823. }
  1824. mqd->cp_hqd_pq_doorbell_control = tmp;
  1825. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1826. ring->wptr = 0;
  1827. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  1828. /* set the vmid for the queue */
  1829. mqd->cp_hqd_vmid = 0;
  1830. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  1831. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1832. mqd->cp_hqd_persistent_state = tmp;
  1833. /* set MIN_IB_AVAIL_SIZE */
  1834. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  1835. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  1836. mqd->cp_hqd_ib_control = tmp;
  1837. /* activate the queue */
  1838. mqd->cp_hqd_active = 1;
  1839. return 0;
  1840. }
  1841. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1842. {
  1843. struct amdgpu_device *adev = ring->adev;
  1844. struct v9_mqd *mqd = ring->mqd_ptr;
  1845. int j;
  1846. /* disable wptr polling */
  1847. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1848. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  1849. mqd->cp_hqd_eop_base_addr_lo);
  1850. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  1851. mqd->cp_hqd_eop_base_addr_hi);
  1852. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1853. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  1854. mqd->cp_hqd_eop_control);
  1855. /* enable doorbell? */
  1856. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1857. mqd->cp_hqd_pq_doorbell_control);
  1858. /* disable the queue if it's active */
  1859. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  1860. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  1861. for (j = 0; j < adev->usec_timeout; j++) {
  1862. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  1863. break;
  1864. udelay(1);
  1865. }
  1866. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  1867. mqd->cp_hqd_dequeue_request);
  1868. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  1869. mqd->cp_hqd_pq_rptr);
  1870. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1871. mqd->cp_hqd_pq_wptr_lo);
  1872. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1873. mqd->cp_hqd_pq_wptr_hi);
  1874. }
  1875. /* set the pointer to the MQD */
  1876. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  1877. mqd->cp_mqd_base_addr_lo);
  1878. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  1879. mqd->cp_mqd_base_addr_hi);
  1880. /* set MQD vmid to 0 */
  1881. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  1882. mqd->cp_mqd_control);
  1883. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1884. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  1885. mqd->cp_hqd_pq_base_lo);
  1886. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  1887. mqd->cp_hqd_pq_base_hi);
  1888. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1889. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  1890. mqd->cp_hqd_pq_control);
  1891. /* set the wb address whether it's enabled or not */
  1892. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  1893. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1894. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  1895. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1896. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1897. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  1898. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1899. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  1900. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1901. /* enable the doorbell if requested */
  1902. if (ring->use_doorbell) {
  1903. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  1904. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1905. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  1906. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1907. }
  1908. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1909. mqd->cp_hqd_pq_doorbell_control);
  1910. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1911. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1912. mqd->cp_hqd_pq_wptr_lo);
  1913. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1914. mqd->cp_hqd_pq_wptr_hi);
  1915. /* set the vmid for the queue */
  1916. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  1917. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  1918. mqd->cp_hqd_persistent_state);
  1919. /* activate the queue */
  1920. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  1921. mqd->cp_hqd_active);
  1922. if (ring->use_doorbell)
  1923. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1924. return 0;
  1925. }
  1926. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1927. {
  1928. struct amdgpu_device *adev = ring->adev;
  1929. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1930. struct v9_mqd *mqd = ring->mqd_ptr;
  1931. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1932. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1933. int r;
  1934. if (is_kiq) {
  1935. gfx_v9_0_kiq_setting(&kiq->ring);
  1936. } else {
  1937. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1938. }
  1939. if (!adev->gfx.in_reset) {
  1940. memset((void *)mqd, 0, sizeof(*mqd));
  1941. mutex_lock(&adev->srbm_mutex);
  1942. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1943. gfx_v9_0_mqd_init(ring);
  1944. if (is_kiq)
  1945. gfx_v9_0_kiq_init_register(ring);
  1946. soc15_grbm_select(adev, 0, 0, 0, 0);
  1947. mutex_unlock(&adev->srbm_mutex);
  1948. if (adev->gfx.mec.mqd_backup[mqd_idx])
  1949. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  1950. } else { /* for GPU_RESET case */
  1951. /* reset MQD to a clean status */
  1952. if (adev->gfx.mec.mqd_backup[mqd_idx])
  1953. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  1954. /* reset ring buffer */
  1955. ring->wptr = 0;
  1956. amdgpu_ring_clear_ring(ring);
  1957. if (is_kiq) {
  1958. mutex_lock(&adev->srbm_mutex);
  1959. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1960. gfx_v9_0_kiq_init_register(ring);
  1961. soc15_grbm_select(adev, 0, 0, 0, 0);
  1962. mutex_unlock(&adev->srbm_mutex);
  1963. }
  1964. }
  1965. if (is_kiq)
  1966. r = gfx_v9_0_kiq_enable(ring);
  1967. else
  1968. r = gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1969. return r;
  1970. }
  1971. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1972. {
  1973. struct amdgpu_ring *ring = NULL;
  1974. int r = 0, i;
  1975. gfx_v9_0_cp_compute_enable(adev, true);
  1976. ring = &adev->gfx.kiq.ring;
  1977. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1978. if (unlikely(r != 0))
  1979. goto done;
  1980. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1981. if (!r) {
  1982. r = gfx_v9_0_kiq_init_queue(ring);
  1983. amdgpu_bo_kunmap(ring->mqd_obj);
  1984. ring->mqd_ptr = NULL;
  1985. }
  1986. amdgpu_bo_unreserve(ring->mqd_obj);
  1987. if (r)
  1988. goto done;
  1989. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1990. ring = &adev->gfx.compute_ring[i];
  1991. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1992. if (unlikely(r != 0))
  1993. goto done;
  1994. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1995. if (!r) {
  1996. r = gfx_v9_0_kiq_init_queue(ring);
  1997. amdgpu_bo_kunmap(ring->mqd_obj);
  1998. ring->mqd_ptr = NULL;
  1999. }
  2000. amdgpu_bo_unreserve(ring->mqd_obj);
  2001. if (r)
  2002. goto done;
  2003. }
  2004. done:
  2005. return r;
  2006. }
  2007. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2008. {
  2009. int r,i;
  2010. struct amdgpu_ring *ring;
  2011. if (!(adev->flags & AMD_IS_APU))
  2012. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2013. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2014. /* legacy firmware loading */
  2015. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2016. if (r)
  2017. return r;
  2018. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2019. if (r)
  2020. return r;
  2021. }
  2022. r = gfx_v9_0_cp_gfx_resume(adev);
  2023. if (r)
  2024. return r;
  2025. if (amdgpu_sriov_vf(adev))
  2026. r = gfx_v9_0_kiq_resume(adev);
  2027. else
  2028. r = gfx_v9_0_cp_compute_resume(adev);
  2029. if (r)
  2030. return r;
  2031. ring = &adev->gfx.gfx_ring[0];
  2032. r = amdgpu_ring_test_ring(ring);
  2033. if (r) {
  2034. ring->ready = false;
  2035. return r;
  2036. }
  2037. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2038. ring = &adev->gfx.compute_ring[i];
  2039. ring->ready = true;
  2040. r = amdgpu_ring_test_ring(ring);
  2041. if (r)
  2042. ring->ready = false;
  2043. }
  2044. if (amdgpu_sriov_vf(adev)) {
  2045. ring = &adev->gfx.kiq.ring;
  2046. ring->ready = true;
  2047. r = amdgpu_ring_test_ring(ring);
  2048. if (r)
  2049. ring->ready = false;
  2050. }
  2051. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2052. return 0;
  2053. }
  2054. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2055. {
  2056. gfx_v9_0_cp_gfx_enable(adev, enable);
  2057. gfx_v9_0_cp_compute_enable(adev, enable);
  2058. }
  2059. static int gfx_v9_0_hw_init(void *handle)
  2060. {
  2061. int r;
  2062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2063. gfx_v9_0_init_golden_registers(adev);
  2064. gfx_v9_0_gpu_init(adev);
  2065. r = gfx_v9_0_rlc_resume(adev);
  2066. if (r)
  2067. return r;
  2068. r = gfx_v9_0_cp_resume(adev);
  2069. if (r)
  2070. return r;
  2071. r = gfx_v9_0_ngg_en(adev);
  2072. if (r)
  2073. return r;
  2074. return r;
  2075. }
  2076. static int gfx_v9_0_hw_fini(void *handle)
  2077. {
  2078. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2079. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2080. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2081. if (amdgpu_sriov_vf(adev)) {
  2082. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2083. return 0;
  2084. }
  2085. gfx_v9_0_cp_enable(adev, false);
  2086. gfx_v9_0_rlc_stop(adev);
  2087. gfx_v9_0_cp_compute_fini(adev);
  2088. return 0;
  2089. }
  2090. static int gfx_v9_0_suspend(void *handle)
  2091. {
  2092. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2093. return gfx_v9_0_hw_fini(adev);
  2094. }
  2095. static int gfx_v9_0_resume(void *handle)
  2096. {
  2097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2098. return gfx_v9_0_hw_init(adev);
  2099. }
  2100. static bool gfx_v9_0_is_idle(void *handle)
  2101. {
  2102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2103. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2104. GRBM_STATUS, GUI_ACTIVE))
  2105. return false;
  2106. else
  2107. return true;
  2108. }
  2109. static int gfx_v9_0_wait_for_idle(void *handle)
  2110. {
  2111. unsigned i;
  2112. u32 tmp;
  2113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2114. for (i = 0; i < adev->usec_timeout; i++) {
  2115. /* read MC_STATUS */
  2116. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2117. GRBM_STATUS__GUI_ACTIVE_MASK;
  2118. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2119. return 0;
  2120. udelay(1);
  2121. }
  2122. return -ETIMEDOUT;
  2123. }
  2124. static int gfx_v9_0_soft_reset(void *handle)
  2125. {
  2126. u32 grbm_soft_reset = 0;
  2127. u32 tmp;
  2128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2129. /* GRBM_STATUS */
  2130. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2131. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2132. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2133. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2134. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2135. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2136. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2137. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2138. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2139. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2140. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2141. }
  2142. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2143. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2144. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2145. }
  2146. /* GRBM_STATUS2 */
  2147. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2148. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2149. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2150. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2151. if (grbm_soft_reset) {
  2152. /* stop the rlc */
  2153. gfx_v9_0_rlc_stop(adev);
  2154. /* Disable GFX parsing/prefetching */
  2155. gfx_v9_0_cp_gfx_enable(adev, false);
  2156. /* Disable MEC parsing/prefetching */
  2157. gfx_v9_0_cp_compute_enable(adev, false);
  2158. if (grbm_soft_reset) {
  2159. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2160. tmp |= grbm_soft_reset;
  2161. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2162. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2163. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2164. udelay(50);
  2165. tmp &= ~grbm_soft_reset;
  2166. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2167. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2168. }
  2169. /* Wait a little for things to settle down */
  2170. udelay(50);
  2171. }
  2172. return 0;
  2173. }
  2174. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2175. {
  2176. uint64_t clock;
  2177. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2178. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2179. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2180. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2181. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2182. return clock;
  2183. }
  2184. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2185. uint32_t vmid,
  2186. uint32_t gds_base, uint32_t gds_size,
  2187. uint32_t gws_base, uint32_t gws_size,
  2188. uint32_t oa_base, uint32_t oa_size)
  2189. {
  2190. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2191. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2192. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2193. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2194. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2195. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2196. /* GDS Base */
  2197. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2198. amdgpu_gds_reg_offset[vmid].mem_base,
  2199. gds_base);
  2200. /* GDS Size */
  2201. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2202. amdgpu_gds_reg_offset[vmid].mem_size,
  2203. gds_size);
  2204. /* GWS */
  2205. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2206. amdgpu_gds_reg_offset[vmid].gws,
  2207. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2208. /* OA */
  2209. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2210. amdgpu_gds_reg_offset[vmid].oa,
  2211. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2212. }
  2213. static int gfx_v9_0_early_init(void *handle)
  2214. {
  2215. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2216. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2217. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2218. gfx_v9_0_set_ring_funcs(adev);
  2219. gfx_v9_0_set_irq_funcs(adev);
  2220. gfx_v9_0_set_gds_init(adev);
  2221. gfx_v9_0_set_rlc_funcs(adev);
  2222. return 0;
  2223. }
  2224. static int gfx_v9_0_late_init(void *handle)
  2225. {
  2226. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2227. int r;
  2228. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2229. if (r)
  2230. return r;
  2231. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2232. if (r)
  2233. return r;
  2234. return 0;
  2235. }
  2236. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2237. {
  2238. uint32_t rlc_setting, data;
  2239. unsigned i;
  2240. if (adev->gfx.rlc.in_safe_mode)
  2241. return;
  2242. /* if RLC is not enabled, do nothing */
  2243. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2244. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2245. return;
  2246. if (adev->cg_flags &
  2247. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2248. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2249. data = RLC_SAFE_MODE__CMD_MASK;
  2250. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2251. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2252. /* wait for RLC_SAFE_MODE */
  2253. for (i = 0; i < adev->usec_timeout; i++) {
  2254. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2255. break;
  2256. udelay(1);
  2257. }
  2258. adev->gfx.rlc.in_safe_mode = true;
  2259. }
  2260. }
  2261. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2262. {
  2263. uint32_t rlc_setting, data;
  2264. if (!adev->gfx.rlc.in_safe_mode)
  2265. return;
  2266. /* if RLC is not enabled, do nothing */
  2267. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2268. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2269. return;
  2270. if (adev->cg_flags &
  2271. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2272. /*
  2273. * Try to exit safe mode only if it is already in safe
  2274. * mode.
  2275. */
  2276. data = RLC_SAFE_MODE__CMD_MASK;
  2277. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2278. adev->gfx.rlc.in_safe_mode = false;
  2279. }
  2280. }
  2281. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2282. bool enable)
  2283. {
  2284. uint32_t data, def;
  2285. /* It is disabled by HW by default */
  2286. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2287. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2288. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2289. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2290. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2291. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2292. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2293. /* only for Vega10 & Raven1 */
  2294. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2295. if (def != data)
  2296. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2297. /* MGLS is a global flag to control all MGLS in GFX */
  2298. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2299. /* 2 - RLC memory Light sleep */
  2300. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2301. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2302. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2303. if (def != data)
  2304. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2305. }
  2306. /* 3 - CP memory Light sleep */
  2307. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2308. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2309. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2310. if (def != data)
  2311. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2312. }
  2313. }
  2314. } else {
  2315. /* 1 - MGCG_OVERRIDE */
  2316. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2317. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2318. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2319. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2320. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2321. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2322. if (def != data)
  2323. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2324. /* 2 - disable MGLS in RLC */
  2325. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2326. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2327. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2328. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2329. }
  2330. /* 3 - disable MGLS in CP */
  2331. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2332. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2333. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2334. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2335. }
  2336. }
  2337. }
  2338. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2339. bool enable)
  2340. {
  2341. uint32_t data, def;
  2342. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2343. /* Enable 3D CGCG/CGLS */
  2344. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2345. /* write cmd to clear cgcg/cgls ov */
  2346. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2347. /* unset CGCG override */
  2348. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2349. /* update CGCG and CGLS override bits */
  2350. if (def != data)
  2351. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2352. /* enable 3Dcgcg FSM(0x0020003f) */
  2353. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2354. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2355. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2356. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2357. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2358. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2359. if (def != data)
  2360. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2361. /* set IDLE_POLL_COUNT(0x00900100) */
  2362. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2363. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2364. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2365. if (def != data)
  2366. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2367. } else {
  2368. /* Disable CGCG/CGLS */
  2369. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2370. /* disable cgcg, cgls should be disabled */
  2371. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2372. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2373. /* disable cgcg and cgls in FSM */
  2374. if (def != data)
  2375. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2376. }
  2377. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2378. }
  2379. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2380. bool enable)
  2381. {
  2382. uint32_t def, data;
  2383. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2384. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2385. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2386. /* unset CGCG override */
  2387. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2388. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2389. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2390. else
  2391. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2392. /* update CGCG and CGLS override bits */
  2393. if (def != data)
  2394. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2395. /* enable cgcg FSM(0x0020003F) */
  2396. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2397. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2398. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2399. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2400. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2401. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2402. if (def != data)
  2403. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2404. /* set IDLE_POLL_COUNT(0x00900100) */
  2405. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2406. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2407. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2408. if (def != data)
  2409. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2410. } else {
  2411. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2412. /* reset CGCG/CGLS bits */
  2413. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2414. /* disable cgcg and cgls in FSM */
  2415. if (def != data)
  2416. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2417. }
  2418. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2419. }
  2420. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2421. bool enable)
  2422. {
  2423. if (enable) {
  2424. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2425. * === MGCG + MGLS ===
  2426. */
  2427. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2428. /* === CGCG /CGLS for GFX 3D Only === */
  2429. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2430. /* === CGCG + CGLS === */
  2431. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2432. } else {
  2433. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2434. * === CGCG + CGLS ===
  2435. */
  2436. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2437. /* === CGCG /CGLS for GFX 3D Only === */
  2438. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2439. /* === MGCG + MGLS === */
  2440. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2441. }
  2442. return 0;
  2443. }
  2444. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2445. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2446. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2447. };
  2448. static int gfx_v9_0_set_powergating_state(void *handle,
  2449. enum amd_powergating_state state)
  2450. {
  2451. return 0;
  2452. }
  2453. static int gfx_v9_0_set_clockgating_state(void *handle,
  2454. enum amd_clockgating_state state)
  2455. {
  2456. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2457. if (amdgpu_sriov_vf(adev))
  2458. return 0;
  2459. switch (adev->asic_type) {
  2460. case CHIP_VEGA10:
  2461. case CHIP_RAVEN:
  2462. gfx_v9_0_update_gfx_clock_gating(adev,
  2463. state == AMD_CG_STATE_GATE ? true : false);
  2464. break;
  2465. default:
  2466. break;
  2467. }
  2468. return 0;
  2469. }
  2470. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2471. {
  2472. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2473. int data;
  2474. if (amdgpu_sriov_vf(adev))
  2475. *flags = 0;
  2476. /* AMD_CG_SUPPORT_GFX_MGCG */
  2477. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2478. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2479. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2480. /* AMD_CG_SUPPORT_GFX_CGCG */
  2481. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2482. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2483. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2484. /* AMD_CG_SUPPORT_GFX_CGLS */
  2485. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2486. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2487. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2488. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2489. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2490. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2491. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2492. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2493. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2494. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2495. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2496. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2497. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2498. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2499. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2500. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2501. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2502. }
  2503. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2504. {
  2505. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2506. }
  2507. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2508. {
  2509. struct amdgpu_device *adev = ring->adev;
  2510. u64 wptr;
  2511. /* XXX check if swapping is necessary on BE */
  2512. if (ring->use_doorbell) {
  2513. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2514. } else {
  2515. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2516. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2517. }
  2518. return wptr;
  2519. }
  2520. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2521. {
  2522. struct amdgpu_device *adev = ring->adev;
  2523. if (ring->use_doorbell) {
  2524. /* XXX check if swapping is necessary on BE */
  2525. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2526. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2527. } else {
  2528. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2529. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2530. }
  2531. }
  2532. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2533. {
  2534. u32 ref_and_mask, reg_mem_engine;
  2535. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2536. if (ring->adev->asic_type == CHIP_VEGA10)
  2537. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2538. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2539. switch (ring->me) {
  2540. case 1:
  2541. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2542. break;
  2543. case 2:
  2544. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2545. break;
  2546. default:
  2547. return;
  2548. }
  2549. reg_mem_engine = 0;
  2550. } else {
  2551. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2552. reg_mem_engine = 1; /* pfp */
  2553. }
  2554. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2555. nbio_hf_reg->hdp_flush_req_offset,
  2556. nbio_hf_reg->hdp_flush_done_offset,
  2557. ref_and_mask, ref_and_mask, 0x20);
  2558. }
  2559. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2560. {
  2561. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2562. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2563. }
  2564. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2565. struct amdgpu_ib *ib,
  2566. unsigned vm_id, bool ctx_switch)
  2567. {
  2568. u32 header, control = 0;
  2569. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2570. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2571. else
  2572. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2573. control |= ib->length_dw | (vm_id << 24);
  2574. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2575. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2576. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2577. gfx_v9_0_ring_emit_de_meta(ring);
  2578. }
  2579. amdgpu_ring_write(ring, header);
  2580. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2581. amdgpu_ring_write(ring,
  2582. #ifdef __BIG_ENDIAN
  2583. (2 << 0) |
  2584. #endif
  2585. lower_32_bits(ib->gpu_addr));
  2586. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2587. amdgpu_ring_write(ring, control);
  2588. }
  2589. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2590. struct amdgpu_ib *ib,
  2591. unsigned vm_id, bool ctx_switch)
  2592. {
  2593. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2594. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2595. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2596. amdgpu_ring_write(ring,
  2597. #ifdef __BIG_ENDIAN
  2598. (2 << 0) |
  2599. #endif
  2600. lower_32_bits(ib->gpu_addr));
  2601. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2602. amdgpu_ring_write(ring, control);
  2603. }
  2604. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2605. u64 seq, unsigned flags)
  2606. {
  2607. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2608. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2609. /* RELEASE_MEM - flush caches, send int */
  2610. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2611. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2612. EOP_TC_ACTION_EN |
  2613. EOP_TC_WB_ACTION_EN |
  2614. EOP_TC_MD_ACTION_EN |
  2615. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2616. EVENT_INDEX(5)));
  2617. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2618. /*
  2619. * the address should be Qword aligned if 64bit write, Dword
  2620. * aligned if only send 32bit data low (discard data high)
  2621. */
  2622. if (write64bit)
  2623. BUG_ON(addr & 0x7);
  2624. else
  2625. BUG_ON(addr & 0x3);
  2626. amdgpu_ring_write(ring, lower_32_bits(addr));
  2627. amdgpu_ring_write(ring, upper_32_bits(addr));
  2628. amdgpu_ring_write(ring, lower_32_bits(seq));
  2629. amdgpu_ring_write(ring, upper_32_bits(seq));
  2630. amdgpu_ring_write(ring, 0);
  2631. }
  2632. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2633. {
  2634. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2635. uint32_t seq = ring->fence_drv.sync_seq;
  2636. uint64_t addr = ring->fence_drv.gpu_addr;
  2637. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2638. lower_32_bits(addr), upper_32_bits(addr),
  2639. seq, 0xffffffff, 4);
  2640. }
  2641. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2642. unsigned vm_id, uint64_t pd_addr)
  2643. {
  2644. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  2645. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2646. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  2647. unsigned eng = ring->vm_inv_eng;
  2648. pd_addr = pd_addr | 0x1; /* valid bit */
  2649. /* now only use physical base address of PDE and valid */
  2650. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2651. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2652. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  2653. lower_32_bits(pd_addr));
  2654. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2655. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  2656. upper_32_bits(pd_addr));
  2657. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2658. hub->vm_inv_eng0_req + eng, req);
  2659. /* wait for the invalidate to complete */
  2660. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2661. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2662. /* compute doesn't have PFP */
  2663. if (usepfp) {
  2664. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2665. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2666. amdgpu_ring_write(ring, 0x0);
  2667. }
  2668. }
  2669. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2670. {
  2671. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2672. }
  2673. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2674. {
  2675. u64 wptr;
  2676. /* XXX check if swapping is necessary on BE */
  2677. if (ring->use_doorbell)
  2678. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2679. else
  2680. BUG();
  2681. return wptr;
  2682. }
  2683. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2684. {
  2685. struct amdgpu_device *adev = ring->adev;
  2686. /* XXX check if swapping is necessary on BE */
  2687. if (ring->use_doorbell) {
  2688. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2689. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2690. } else{
  2691. BUG(); /* only DOORBELL method supported on gfx9 now */
  2692. }
  2693. }
  2694. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2695. u64 seq, unsigned int flags)
  2696. {
  2697. /* we only allocate 32bit for each seq wb address */
  2698. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2699. /* write fence seq to the "addr" */
  2700. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2701. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2702. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2703. amdgpu_ring_write(ring, lower_32_bits(addr));
  2704. amdgpu_ring_write(ring, upper_32_bits(addr));
  2705. amdgpu_ring_write(ring, lower_32_bits(seq));
  2706. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2707. /* set register to trigger INT */
  2708. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2709. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2710. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2711. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2712. amdgpu_ring_write(ring, 0);
  2713. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2714. }
  2715. }
  2716. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2717. {
  2718. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2719. amdgpu_ring_write(ring, 0);
  2720. }
  2721. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2722. {
  2723. static struct v9_ce_ib_state ce_payload = {0};
  2724. uint64_t csa_addr;
  2725. int cnt;
  2726. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2727. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2728. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2729. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2730. WRITE_DATA_DST_SEL(8) |
  2731. WR_CONFIRM) |
  2732. WRITE_DATA_CACHE_POLICY(0));
  2733. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2734. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2735. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2736. }
  2737. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2738. {
  2739. static struct v9_de_ib_state de_payload = {0};
  2740. uint64_t csa_addr, gds_addr;
  2741. int cnt;
  2742. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2743. gds_addr = csa_addr + 4096;
  2744. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2745. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2746. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2747. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2748. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2749. WRITE_DATA_DST_SEL(8) |
  2750. WR_CONFIRM) |
  2751. WRITE_DATA_CACHE_POLICY(0));
  2752. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2753. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2754. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2755. }
  2756. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2757. {
  2758. uint32_t dw2 = 0;
  2759. if (amdgpu_sriov_vf(ring->adev))
  2760. gfx_v9_0_ring_emit_ce_meta(ring);
  2761. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2762. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2763. /* set load_global_config & load_global_uconfig */
  2764. dw2 |= 0x8001;
  2765. /* set load_cs_sh_regs */
  2766. dw2 |= 0x01000000;
  2767. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2768. dw2 |= 0x10002;
  2769. /* set load_ce_ram if preamble presented */
  2770. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2771. dw2 |= 0x10000000;
  2772. } else {
  2773. /* still load_ce_ram if this is the first time preamble presented
  2774. * although there is no context switch happens.
  2775. */
  2776. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2777. dw2 |= 0x10000000;
  2778. }
  2779. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2780. amdgpu_ring_write(ring, dw2);
  2781. amdgpu_ring_write(ring, 0);
  2782. }
  2783. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2784. {
  2785. unsigned ret;
  2786. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2787. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2788. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2789. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2790. ret = ring->wptr & ring->buf_mask;
  2791. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2792. return ret;
  2793. }
  2794. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2795. {
  2796. unsigned cur;
  2797. BUG_ON(offset > ring->buf_mask);
  2798. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2799. cur = (ring->wptr & ring->buf_mask) - 1;
  2800. if (likely(cur > offset))
  2801. ring->ring[offset] = cur - offset;
  2802. else
  2803. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2804. }
  2805. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  2806. {
  2807. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  2808. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  2809. }
  2810. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2811. {
  2812. struct amdgpu_device *adev = ring->adev;
  2813. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2814. amdgpu_ring_write(ring, 0 | /* src: register*/
  2815. (5 << 8) | /* dst: memory */
  2816. (1 << 20)); /* write confirm */
  2817. amdgpu_ring_write(ring, reg);
  2818. amdgpu_ring_write(ring, 0);
  2819. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2820. adev->virt.reg_val_offs * 4));
  2821. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2822. adev->virt.reg_val_offs * 4));
  2823. }
  2824. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2825. uint32_t val)
  2826. {
  2827. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2828. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2829. amdgpu_ring_write(ring, reg);
  2830. amdgpu_ring_write(ring, 0);
  2831. amdgpu_ring_write(ring, val);
  2832. }
  2833. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2834. enum amdgpu_interrupt_state state)
  2835. {
  2836. switch (state) {
  2837. case AMDGPU_IRQ_STATE_DISABLE:
  2838. case AMDGPU_IRQ_STATE_ENABLE:
  2839. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2840. TIME_STAMP_INT_ENABLE,
  2841. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2842. break;
  2843. default:
  2844. break;
  2845. }
  2846. }
  2847. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2848. int me, int pipe,
  2849. enum amdgpu_interrupt_state state)
  2850. {
  2851. u32 mec_int_cntl, mec_int_cntl_reg;
  2852. /*
  2853. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2854. * handles the setting of interrupts for this specific pipe. All other
  2855. * pipes' interrupts are set by amdkfd.
  2856. */
  2857. if (me == 1) {
  2858. switch (pipe) {
  2859. case 0:
  2860. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2861. break;
  2862. default:
  2863. DRM_DEBUG("invalid pipe %d\n", pipe);
  2864. return;
  2865. }
  2866. } else {
  2867. DRM_DEBUG("invalid me %d\n", me);
  2868. return;
  2869. }
  2870. switch (state) {
  2871. case AMDGPU_IRQ_STATE_DISABLE:
  2872. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2873. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2874. TIME_STAMP_INT_ENABLE, 0);
  2875. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2876. break;
  2877. case AMDGPU_IRQ_STATE_ENABLE:
  2878. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2879. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2880. TIME_STAMP_INT_ENABLE, 1);
  2881. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2882. break;
  2883. default:
  2884. break;
  2885. }
  2886. }
  2887. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2888. struct amdgpu_irq_src *source,
  2889. unsigned type,
  2890. enum amdgpu_interrupt_state state)
  2891. {
  2892. switch (state) {
  2893. case AMDGPU_IRQ_STATE_DISABLE:
  2894. case AMDGPU_IRQ_STATE_ENABLE:
  2895. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2896. PRIV_REG_INT_ENABLE,
  2897. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2898. break;
  2899. default:
  2900. break;
  2901. }
  2902. return 0;
  2903. }
  2904. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2905. struct amdgpu_irq_src *source,
  2906. unsigned type,
  2907. enum amdgpu_interrupt_state state)
  2908. {
  2909. switch (state) {
  2910. case AMDGPU_IRQ_STATE_DISABLE:
  2911. case AMDGPU_IRQ_STATE_ENABLE:
  2912. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2913. PRIV_INSTR_INT_ENABLE,
  2914. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2915. default:
  2916. break;
  2917. }
  2918. return 0;
  2919. }
  2920. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2921. struct amdgpu_irq_src *src,
  2922. unsigned type,
  2923. enum amdgpu_interrupt_state state)
  2924. {
  2925. switch (type) {
  2926. case AMDGPU_CP_IRQ_GFX_EOP:
  2927. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2928. break;
  2929. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2930. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2931. break;
  2932. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2933. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2934. break;
  2935. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2936. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2937. break;
  2938. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2939. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2940. break;
  2941. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2942. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2943. break;
  2944. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2945. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2946. break;
  2947. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2948. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2949. break;
  2950. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  2951. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  2952. break;
  2953. default:
  2954. break;
  2955. }
  2956. return 0;
  2957. }
  2958. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  2959. struct amdgpu_irq_src *source,
  2960. struct amdgpu_iv_entry *entry)
  2961. {
  2962. int i;
  2963. u8 me_id, pipe_id, queue_id;
  2964. struct amdgpu_ring *ring;
  2965. DRM_DEBUG("IH: CP EOP\n");
  2966. me_id = (entry->ring_id & 0x0c) >> 2;
  2967. pipe_id = (entry->ring_id & 0x03) >> 0;
  2968. queue_id = (entry->ring_id & 0x70) >> 4;
  2969. switch (me_id) {
  2970. case 0:
  2971. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2972. break;
  2973. case 1:
  2974. case 2:
  2975. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2976. ring = &adev->gfx.compute_ring[i];
  2977. /* Per-queue interrupt is supported for MEC starting from VI.
  2978. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  2979. */
  2980. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  2981. amdgpu_fence_process(ring);
  2982. }
  2983. break;
  2984. }
  2985. return 0;
  2986. }
  2987. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  2988. struct amdgpu_irq_src *source,
  2989. struct amdgpu_iv_entry *entry)
  2990. {
  2991. DRM_ERROR("Illegal register access in command stream\n");
  2992. schedule_work(&adev->reset_work);
  2993. return 0;
  2994. }
  2995. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  2996. struct amdgpu_irq_src *source,
  2997. struct amdgpu_iv_entry *entry)
  2998. {
  2999. DRM_ERROR("Illegal instruction in command stream\n");
  3000. schedule_work(&adev->reset_work);
  3001. return 0;
  3002. }
  3003. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3004. struct amdgpu_irq_src *src,
  3005. unsigned int type,
  3006. enum amdgpu_interrupt_state state)
  3007. {
  3008. uint32_t tmp, target;
  3009. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3010. if (ring->me == 1)
  3011. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3012. else
  3013. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3014. target += ring->pipe;
  3015. switch (type) {
  3016. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3017. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3018. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3019. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3020. GENERIC2_INT_ENABLE, 0);
  3021. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3022. tmp = RREG32(target);
  3023. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3024. GENERIC2_INT_ENABLE, 0);
  3025. WREG32(target, tmp);
  3026. } else {
  3027. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3028. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3029. GENERIC2_INT_ENABLE, 1);
  3030. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3031. tmp = RREG32(target);
  3032. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3033. GENERIC2_INT_ENABLE, 1);
  3034. WREG32(target, tmp);
  3035. }
  3036. break;
  3037. default:
  3038. BUG(); /* kiq only support GENERIC2_INT now */
  3039. break;
  3040. }
  3041. return 0;
  3042. }
  3043. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3044. struct amdgpu_irq_src *source,
  3045. struct amdgpu_iv_entry *entry)
  3046. {
  3047. u8 me_id, pipe_id, queue_id;
  3048. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3049. me_id = (entry->ring_id & 0x0c) >> 2;
  3050. pipe_id = (entry->ring_id & 0x03) >> 0;
  3051. queue_id = (entry->ring_id & 0x70) >> 4;
  3052. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3053. me_id, pipe_id, queue_id);
  3054. amdgpu_fence_process(ring);
  3055. return 0;
  3056. }
  3057. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3058. .name = "gfx_v9_0",
  3059. .early_init = gfx_v9_0_early_init,
  3060. .late_init = gfx_v9_0_late_init,
  3061. .sw_init = gfx_v9_0_sw_init,
  3062. .sw_fini = gfx_v9_0_sw_fini,
  3063. .hw_init = gfx_v9_0_hw_init,
  3064. .hw_fini = gfx_v9_0_hw_fini,
  3065. .suspend = gfx_v9_0_suspend,
  3066. .resume = gfx_v9_0_resume,
  3067. .is_idle = gfx_v9_0_is_idle,
  3068. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3069. .soft_reset = gfx_v9_0_soft_reset,
  3070. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3071. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3072. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3073. };
  3074. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3075. .type = AMDGPU_RING_TYPE_GFX,
  3076. .align_mask = 0xff,
  3077. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3078. .support_64bit_ptrs = true,
  3079. .vmhub = AMDGPU_GFXHUB,
  3080. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3081. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3082. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3083. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3084. 5 + /* COND_EXEC */
  3085. 7 + /* PIPELINE_SYNC */
  3086. 24 + /* VM_FLUSH */
  3087. 8 + /* FENCE for VM_FLUSH */
  3088. 20 + /* GDS switch */
  3089. 4 + /* double SWITCH_BUFFER,
  3090. the first COND_EXEC jump to the place just
  3091. prior to this double SWITCH_BUFFER */
  3092. 5 + /* COND_EXEC */
  3093. 7 + /* HDP_flush */
  3094. 4 + /* VGT_flush */
  3095. 14 + /* CE_META */
  3096. 31 + /* DE_META */
  3097. 3 + /* CNTX_CTRL */
  3098. 5 + /* HDP_INVL */
  3099. 8 + 8 + /* FENCE x2 */
  3100. 2, /* SWITCH_BUFFER */
  3101. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3102. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3103. .emit_fence = gfx_v9_0_ring_emit_fence,
  3104. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3105. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3106. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3107. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3108. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3109. .test_ring = gfx_v9_0_ring_test_ring,
  3110. .test_ib = gfx_v9_0_ring_test_ib,
  3111. .insert_nop = amdgpu_ring_insert_nop,
  3112. .pad_ib = amdgpu_ring_generic_pad_ib,
  3113. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3114. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3115. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3116. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3117. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3118. };
  3119. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3120. .type = AMDGPU_RING_TYPE_COMPUTE,
  3121. .align_mask = 0xff,
  3122. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3123. .support_64bit_ptrs = true,
  3124. .vmhub = AMDGPU_GFXHUB,
  3125. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3126. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3127. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3128. .emit_frame_size =
  3129. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3130. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3131. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3132. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3133. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3134. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3135. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3136. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3137. .emit_fence = gfx_v9_0_ring_emit_fence,
  3138. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3139. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3140. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3141. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3142. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3143. .test_ring = gfx_v9_0_ring_test_ring,
  3144. .test_ib = gfx_v9_0_ring_test_ib,
  3145. .insert_nop = amdgpu_ring_insert_nop,
  3146. .pad_ib = amdgpu_ring_generic_pad_ib,
  3147. };
  3148. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3149. .type = AMDGPU_RING_TYPE_KIQ,
  3150. .align_mask = 0xff,
  3151. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3152. .support_64bit_ptrs = true,
  3153. .vmhub = AMDGPU_GFXHUB,
  3154. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3155. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3156. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3157. .emit_frame_size =
  3158. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3159. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3160. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3161. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3162. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3163. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3164. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3165. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3166. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3167. .test_ring = gfx_v9_0_ring_test_ring,
  3168. .test_ib = gfx_v9_0_ring_test_ib,
  3169. .insert_nop = amdgpu_ring_insert_nop,
  3170. .pad_ib = amdgpu_ring_generic_pad_ib,
  3171. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3172. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3173. };
  3174. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3175. {
  3176. int i;
  3177. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3178. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3179. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3180. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3181. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3182. }
  3183. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3184. .set = gfx_v9_0_kiq_set_interrupt_state,
  3185. .process = gfx_v9_0_kiq_irq,
  3186. };
  3187. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3188. .set = gfx_v9_0_set_eop_interrupt_state,
  3189. .process = gfx_v9_0_eop_irq,
  3190. };
  3191. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3192. .set = gfx_v9_0_set_priv_reg_fault_state,
  3193. .process = gfx_v9_0_priv_reg_irq,
  3194. };
  3195. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3196. .set = gfx_v9_0_set_priv_inst_fault_state,
  3197. .process = gfx_v9_0_priv_inst_irq,
  3198. };
  3199. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3200. {
  3201. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3202. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3203. adev->gfx.priv_reg_irq.num_types = 1;
  3204. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3205. adev->gfx.priv_inst_irq.num_types = 1;
  3206. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3207. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3208. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3209. }
  3210. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3211. {
  3212. switch (adev->asic_type) {
  3213. case CHIP_VEGA10:
  3214. case CHIP_RAVEN:
  3215. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3216. break;
  3217. default:
  3218. break;
  3219. }
  3220. }
  3221. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3222. {
  3223. /* init asci gds info */
  3224. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3225. adev->gds.gws.total_size = 64;
  3226. adev->gds.oa.total_size = 16;
  3227. if (adev->gds.mem.total_size == 64 * 1024) {
  3228. adev->gds.mem.gfx_partition_size = 4096;
  3229. adev->gds.mem.cs_partition_size = 4096;
  3230. adev->gds.gws.gfx_partition_size = 4;
  3231. adev->gds.gws.cs_partition_size = 4;
  3232. adev->gds.oa.gfx_partition_size = 4;
  3233. adev->gds.oa.cs_partition_size = 1;
  3234. } else {
  3235. adev->gds.mem.gfx_partition_size = 1024;
  3236. adev->gds.mem.cs_partition_size = 1024;
  3237. adev->gds.gws.gfx_partition_size = 16;
  3238. adev->gds.gws.cs_partition_size = 16;
  3239. adev->gds.oa.gfx_partition_size = 4;
  3240. adev->gds.oa.cs_partition_size = 4;
  3241. }
  3242. }
  3243. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3244. {
  3245. u32 data, mask;
  3246. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3247. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3248. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3249. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3250. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3251. return (~data) & mask;
  3252. }
  3253. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3254. struct amdgpu_cu_info *cu_info)
  3255. {
  3256. int i, j, k, counter, active_cu_number = 0;
  3257. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3258. if (!adev || !cu_info)
  3259. return -EINVAL;
  3260. memset(cu_info, 0, sizeof(*cu_info));
  3261. mutex_lock(&adev->grbm_idx_mutex);
  3262. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3263. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3264. mask = 1;
  3265. ao_bitmap = 0;
  3266. counter = 0;
  3267. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3268. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3269. cu_info->bitmap[i][j] = bitmap;
  3270. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3271. if (bitmap & mask) {
  3272. if (counter < adev->gfx.config.max_cu_per_sh)
  3273. ao_bitmap |= mask;
  3274. counter ++;
  3275. }
  3276. mask <<= 1;
  3277. }
  3278. active_cu_number += counter;
  3279. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3280. }
  3281. }
  3282. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3283. mutex_unlock(&adev->grbm_idx_mutex);
  3284. cu_info->number = active_cu_number;
  3285. cu_info->ao_cu_mask = ao_cu_mask;
  3286. return 0;
  3287. }
  3288. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3289. {
  3290. int r, j;
  3291. u32 tmp;
  3292. bool use_doorbell = true;
  3293. u64 hqd_gpu_addr;
  3294. u64 mqd_gpu_addr;
  3295. u64 eop_gpu_addr;
  3296. u64 wb_gpu_addr;
  3297. u32 *buf;
  3298. struct v9_mqd *mqd;
  3299. struct amdgpu_device *adev;
  3300. adev = ring->adev;
  3301. if (ring->mqd_obj == NULL) {
  3302. r = amdgpu_bo_create(adev,
  3303. sizeof(struct v9_mqd),
  3304. PAGE_SIZE,true,
  3305. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3306. NULL, &ring->mqd_obj);
  3307. if (r) {
  3308. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3309. return r;
  3310. }
  3311. }
  3312. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3313. if (unlikely(r != 0)) {
  3314. gfx_v9_0_cp_compute_fini(adev);
  3315. return r;
  3316. }
  3317. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3318. &mqd_gpu_addr);
  3319. if (r) {
  3320. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3321. gfx_v9_0_cp_compute_fini(adev);
  3322. return r;
  3323. }
  3324. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3325. if (r) {
  3326. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3327. gfx_v9_0_cp_compute_fini(adev);
  3328. return r;
  3329. }
  3330. /* init the mqd struct */
  3331. memset(buf, 0, sizeof(struct v9_mqd));
  3332. mqd = (struct v9_mqd *)buf;
  3333. mqd->header = 0xC0310800;
  3334. mqd->compute_pipelinestat_enable = 0x00000001;
  3335. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3336. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3337. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3338. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3339. mqd->compute_misc_reserved = 0x00000003;
  3340. mutex_lock(&adev->srbm_mutex);
  3341. soc15_grbm_select(adev, ring->me,
  3342. ring->pipe,
  3343. ring->queue, 0);
  3344. /* disable wptr polling */
  3345. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3346. /* write the EOP addr */
  3347. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3348. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3349. eop_gpu_addr >>= 8;
  3350. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3351. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3352. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3353. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3354. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3355. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3356. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3357. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3358. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3359. /* enable doorbell? */
  3360. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3361. if (use_doorbell)
  3362. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3363. else
  3364. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3365. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3366. mqd->cp_hqd_pq_doorbell_control = tmp;
  3367. /* disable the queue if it's active */
  3368. ring->wptr = 0;
  3369. mqd->cp_hqd_dequeue_request = 0;
  3370. mqd->cp_hqd_pq_rptr = 0;
  3371. mqd->cp_hqd_pq_wptr_lo = 0;
  3372. mqd->cp_hqd_pq_wptr_hi = 0;
  3373. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3374. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3375. for (j = 0; j < adev->usec_timeout; j++) {
  3376. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3377. break;
  3378. udelay(1);
  3379. }
  3380. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3381. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3382. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3383. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3384. }
  3385. /* set the pointer to the MQD */
  3386. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3387. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3388. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3389. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3390. /* set MQD vmid to 0 */
  3391. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3392. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3393. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3394. mqd->cp_mqd_control = tmp;
  3395. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3396. hqd_gpu_addr = ring->gpu_addr >> 8;
  3397. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3398. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3399. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3400. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3401. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3402. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3403. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3404. (order_base_2(ring->ring_size / 4) - 1));
  3405. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3406. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3407. #ifdef __BIG_ENDIAN
  3408. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3409. #endif
  3410. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3411. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3412. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3413. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3414. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3415. mqd->cp_hqd_pq_control = tmp;
  3416. /* set the wb address wether it's enabled or not */
  3417. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3418. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3419. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3420. upper_32_bits(wb_gpu_addr) & 0xffff;
  3421. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3422. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3423. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3424. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3425. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3426. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3427. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3428. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3429. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3430. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3431. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3432. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3433. /* enable the doorbell if requested */
  3434. if (use_doorbell) {
  3435. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3436. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3437. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3438. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3439. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3440. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3441. DOORBELL_OFFSET, ring->doorbell_index);
  3442. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3443. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3444. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3445. mqd->cp_hqd_pq_doorbell_control = tmp;
  3446. } else {
  3447. mqd->cp_hqd_pq_doorbell_control = 0;
  3448. }
  3449. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3450. mqd->cp_hqd_pq_doorbell_control);
  3451. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3452. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3453. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3454. /* set the vmid for the queue */
  3455. mqd->cp_hqd_vmid = 0;
  3456. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3457. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3458. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3459. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3460. mqd->cp_hqd_persistent_state = tmp;
  3461. /* activate the queue */
  3462. mqd->cp_hqd_active = 1;
  3463. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3464. soc15_grbm_select(adev, 0, 0, 0, 0);
  3465. mutex_unlock(&adev->srbm_mutex);
  3466. amdgpu_bo_kunmap(ring->mqd_obj);
  3467. amdgpu_bo_unreserve(ring->mqd_obj);
  3468. if (use_doorbell)
  3469. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3470. return 0;
  3471. }
  3472. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3473. {
  3474. .type = AMD_IP_BLOCK_TYPE_GFX,
  3475. .major = 9,
  3476. .minor = 0,
  3477. .rev = 0,
  3478. .funcs = &gfx_v9_0_ip_funcs,
  3479. };