spi-xilinx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * Xilinx SPI controller driver (master mode only)
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright (c) 2010 Secret Lab Technologies, Ltd.
  8. * Copyright (c) 2009 Intel Corporation
  9. * 2002-2007 (c) MontaVista Software, Inc.
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/spi/spi_bitbang.h>
  20. #include <linux/spi/xilinx_spi.h>
  21. #include <linux/io.h>
  22. #define XILINX_SPI_NAME "xilinx_spi"
  23. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  24. * Product Specification", DS464
  25. */
  26. #define XSPI_CR_OFFSET 0x60 /* Control Register */
  27. #define XSPI_CR_LOOP 0x01
  28. #define XSPI_CR_ENABLE 0x02
  29. #define XSPI_CR_MASTER_MODE 0x04
  30. #define XSPI_CR_CPOL 0x08
  31. #define XSPI_CR_CPHA 0x10
  32. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
  33. XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
  34. #define XSPI_CR_TXFIFO_RESET 0x20
  35. #define XSPI_CR_RXFIFO_RESET 0x40
  36. #define XSPI_CR_MANUAL_SSELECT 0x80
  37. #define XSPI_CR_TRANS_INHIBIT 0x100
  38. #define XSPI_CR_LSB_FIRST 0x200
  39. #define XSPI_SR_OFFSET 0x64 /* Status Register */
  40. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  41. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  42. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  43. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  44. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  45. #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
  46. #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
  47. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  48. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  49. * IPIF registers are 32 bit
  50. */
  51. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  52. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  53. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  54. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  55. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  56. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  57. * disabled */
  58. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  59. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  60. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  61. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  62. #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
  63. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  64. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  65. struct xilinx_spi {
  66. /* bitbang has to be first */
  67. struct spi_bitbang bitbang;
  68. struct completion done;
  69. void __iomem *regs; /* virt. address of the control registers */
  70. int irq;
  71. u8 *rx_ptr; /* pointer in the Tx buffer */
  72. const u8 *tx_ptr; /* pointer in the Rx buffer */
  73. int remaining_bytes; /* the number of bytes left to transfer */
  74. u8 bits_per_word;
  75. int buffer_size; /* buffer size in words */
  76. u32 cs_inactive; /* Level of the CS pins when inactive*/
  77. unsigned int (*read_fn)(void __iomem *);
  78. void (*write_fn)(u32, void __iomem *);
  79. void (*tx_fn)(struct xilinx_spi *);
  80. void (*rx_fn)(struct xilinx_spi *);
  81. };
  82. static void xspi_write32(u32 val, void __iomem *addr)
  83. {
  84. iowrite32(val, addr);
  85. }
  86. static unsigned int xspi_read32(void __iomem *addr)
  87. {
  88. return ioread32(addr);
  89. }
  90. static void xspi_write32_be(u32 val, void __iomem *addr)
  91. {
  92. iowrite32be(val, addr);
  93. }
  94. static unsigned int xspi_read32_be(void __iomem *addr)
  95. {
  96. return ioread32be(addr);
  97. }
  98. static void xspi_tx8(struct xilinx_spi *xspi)
  99. {
  100. xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
  101. xspi->tx_ptr++;
  102. }
  103. static void xspi_tx16(struct xilinx_spi *xspi)
  104. {
  105. xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  106. xspi->tx_ptr += 2;
  107. }
  108. static void xspi_tx32(struct xilinx_spi *xspi)
  109. {
  110. xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  111. xspi->tx_ptr += 4;
  112. }
  113. static void xspi_rx8(struct xilinx_spi *xspi)
  114. {
  115. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  116. if (xspi->rx_ptr) {
  117. *xspi->rx_ptr = data & 0xff;
  118. xspi->rx_ptr++;
  119. }
  120. }
  121. static void xspi_rx16(struct xilinx_spi *xspi)
  122. {
  123. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  124. if (xspi->rx_ptr) {
  125. *(u16 *)(xspi->rx_ptr) = data & 0xffff;
  126. xspi->rx_ptr += 2;
  127. }
  128. }
  129. static void xspi_rx32(struct xilinx_spi *xspi)
  130. {
  131. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  132. if (xspi->rx_ptr) {
  133. *(u32 *)(xspi->rx_ptr) = data;
  134. xspi->rx_ptr += 4;
  135. }
  136. }
  137. static void xspi_init_hw(struct xilinx_spi *xspi)
  138. {
  139. void __iomem *regs_base = xspi->regs;
  140. u32 inhibit;
  141. /* Reset the SPI device */
  142. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  143. regs_base + XIPIF_V123B_RESETR_OFFSET);
  144. /* Enable the transmit empty interrupt, which we use to determine
  145. * progress on the transmission.
  146. */
  147. xspi->write_fn(XSPI_INTR_TX_EMPTY,
  148. regs_base + XIPIF_V123B_IIER_OFFSET);
  149. /* Enable the global IPIF interrupt */
  150. if (xspi->irq >= 0) {
  151. xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
  152. regs_base + XIPIF_V123B_DGIER_OFFSET);
  153. inhibit = XSPI_CR_TRANS_INHIBIT;
  154. } else {
  155. xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
  156. inhibit = 0;
  157. }
  158. /* Deselect the slave on the SPI bus */
  159. xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
  160. /* Disable the transmitter, enable Manual Slave Select Assertion,
  161. * put SPI controller into master mode, and enable it */
  162. xspi->write_fn(inhibit | XSPI_CR_MANUAL_SSELECT |
  163. XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
  164. XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
  165. }
  166. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  167. {
  168. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  169. u16 cr;
  170. u32 cs;
  171. if (is_on == BITBANG_CS_INACTIVE) {
  172. /* Deselect the slave on the SPI bus */
  173. xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET);
  174. return;
  175. }
  176. /* Set the SPI clock phase and polarity */
  177. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK;
  178. if (spi->mode & SPI_CPHA)
  179. cr |= XSPI_CR_CPHA;
  180. if (spi->mode & SPI_CPOL)
  181. cr |= XSPI_CR_CPOL;
  182. if (spi->mode & SPI_LSB_FIRST)
  183. cr |= XSPI_CR_LSB_FIRST;
  184. if (spi->mode & SPI_LOOP)
  185. cr |= XSPI_CR_LOOP;
  186. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  187. /* We do not check spi->max_speed_hz here as the SPI clock
  188. * frequency is not software programmable (the IP block design
  189. * parameter)
  190. */
  191. cs = xspi->cs_inactive;
  192. cs ^= BIT(spi->chip_select);
  193. /* Activate the chip select */
  194. xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET);
  195. }
  196. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  197. * custom txrx_bufs().
  198. */
  199. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  200. struct spi_transfer *t)
  201. {
  202. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  203. if (spi->mode & SPI_CS_HIGH)
  204. xspi->cs_inactive &= ~BIT(spi->chip_select);
  205. else
  206. xspi->cs_inactive |= BIT(spi->chip_select);
  207. return 0;
  208. }
  209. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi, int n_words)
  210. {
  211. xspi->remaining_bytes -= n_words * xspi->bits_per_word / 8;
  212. while (n_words--)
  213. if (xspi->tx_ptr)
  214. xspi->tx_fn(xspi);
  215. else
  216. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  217. return;
  218. }
  219. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  220. {
  221. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  222. /* We get here with transmitter inhibited */
  223. xspi->tx_ptr = t->tx_buf;
  224. xspi->rx_ptr = t->rx_buf;
  225. xspi->remaining_bytes = t->len;
  226. reinit_completion(&xspi->done);
  227. while (xspi->remaining_bytes) {
  228. u16 cr = 0;
  229. int n_words;
  230. n_words = (xspi->remaining_bytes * 8) / xspi->bits_per_word;
  231. n_words = min(n_words, xspi->buffer_size);
  232. xilinx_spi_fill_tx_fifo(xspi, n_words);
  233. /* Start the transfer by not inhibiting the transmitter any
  234. * longer
  235. */
  236. if (xspi->irq >= 0) {
  237. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
  238. ~XSPI_CR_TRANS_INHIBIT;
  239. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  240. wait_for_completion(&xspi->done);
  241. } else
  242. while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) &
  243. XSPI_SR_TX_EMPTY_MASK))
  244. ;
  245. /* A transmit has just completed. Process received data and
  246. * check for more data to transmit. Always inhibit the
  247. * transmitter while the Isr refills the transmit register/FIFO,
  248. * or make sure it is stopped if we're done.
  249. */
  250. if (xspi->irq >= 0)
  251. xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
  252. xspi->regs + XSPI_CR_OFFSET);
  253. /* Read out all the data from the Rx FIFO */
  254. while (n_words--)
  255. xspi->rx_fn(xspi);
  256. }
  257. return t->len - xspi->remaining_bytes;
  258. }
  259. /* This driver supports single master mode only. Hence Tx FIFO Empty
  260. * is the only interrupt we care about.
  261. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  262. * Fault are not to happen.
  263. */
  264. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  265. {
  266. struct xilinx_spi *xspi = dev_id;
  267. u32 ipif_isr;
  268. /* Get the IPIF interrupts, and clear them immediately */
  269. ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  270. xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
  271. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  272. complete(&xspi->done);
  273. }
  274. return IRQ_HANDLED;
  275. }
  276. static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
  277. {
  278. u8 sr;
  279. int n_words = 0;
  280. /*
  281. * Before the buffer_size detection we reset the core
  282. * to make sure we start with a clean state.
  283. */
  284. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  285. xspi->regs + XIPIF_V123B_RESETR_OFFSET);
  286. /* Fill the Tx FIFO with as many words as possible */
  287. do {
  288. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  289. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  290. n_words++;
  291. } while (!(sr & XSPI_SR_TX_FULL_MASK));
  292. return n_words;
  293. }
  294. static const struct of_device_id xilinx_spi_of_match[] = {
  295. { .compatible = "xlnx,xps-spi-2.00.a", },
  296. { .compatible = "xlnx,xps-spi-2.00.b", },
  297. {}
  298. };
  299. MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
  300. static int xilinx_spi_probe(struct platform_device *pdev)
  301. {
  302. struct xilinx_spi *xspi;
  303. struct xspi_platform_data *pdata;
  304. struct resource *res;
  305. int ret, num_cs = 0, bits_per_word = 8;
  306. struct spi_master *master;
  307. u32 tmp;
  308. u8 i;
  309. pdata = dev_get_platdata(&pdev->dev);
  310. if (pdata) {
  311. num_cs = pdata->num_chipselect;
  312. bits_per_word = pdata->bits_per_word;
  313. } else {
  314. of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
  315. &num_cs);
  316. }
  317. if (!num_cs) {
  318. dev_err(&pdev->dev,
  319. "Missing slave select configuration data\n");
  320. return -EINVAL;
  321. }
  322. master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
  323. if (!master)
  324. return -ENODEV;
  325. /* the spi->mode bits understood by this driver: */
  326. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP |
  327. SPI_CS_HIGH;
  328. xspi = spi_master_get_devdata(master);
  329. xspi->cs_inactive = 0xffffffff;
  330. xspi->bitbang.master = master;
  331. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  332. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  333. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  334. init_completion(&xspi->done);
  335. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  336. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  337. if (IS_ERR(xspi->regs)) {
  338. ret = PTR_ERR(xspi->regs);
  339. goto put_master;
  340. }
  341. master->bus_num = pdev->id;
  342. master->num_chipselect = num_cs;
  343. master->dev.of_node = pdev->dev.of_node;
  344. /*
  345. * Detect endianess on the IP via loop bit in CR. Detection
  346. * must be done before reset is sent because incorrect reset
  347. * value generates error interrupt.
  348. * Setup little endian helper functions first and try to use them
  349. * and check if bit was correctly setup or not.
  350. */
  351. xspi->read_fn = xspi_read32;
  352. xspi->write_fn = xspi_write32;
  353. xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
  354. tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  355. tmp &= XSPI_CR_LOOP;
  356. if (tmp != XSPI_CR_LOOP) {
  357. xspi->read_fn = xspi_read32_be;
  358. xspi->write_fn = xspi_write32_be;
  359. }
  360. master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
  361. xspi->bits_per_word = bits_per_word;
  362. if (xspi->bits_per_word == 8) {
  363. xspi->tx_fn = xspi_tx8;
  364. xspi->rx_fn = xspi_rx8;
  365. } else if (xspi->bits_per_word == 16) {
  366. xspi->tx_fn = xspi_tx16;
  367. xspi->rx_fn = xspi_rx16;
  368. } else if (xspi->bits_per_word == 32) {
  369. xspi->tx_fn = xspi_tx32;
  370. xspi->rx_fn = xspi_rx32;
  371. } else {
  372. ret = -EINVAL;
  373. goto put_master;
  374. }
  375. xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
  376. xspi->irq = platform_get_irq(pdev, 0);
  377. if (xspi->irq >= 0) {
  378. /* Register for SPI Interrupt */
  379. ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
  380. dev_name(&pdev->dev), xspi);
  381. if (ret)
  382. goto put_master;
  383. }
  384. /* SPI controller initializations */
  385. xspi_init_hw(xspi);
  386. ret = spi_bitbang_start(&xspi->bitbang);
  387. if (ret) {
  388. dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
  389. goto put_master;
  390. }
  391. dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
  392. (unsigned long long)res->start, xspi->regs, xspi->irq);
  393. if (pdata) {
  394. for (i = 0; i < pdata->num_devices; i++)
  395. spi_new_device(master, pdata->devices + i);
  396. }
  397. platform_set_drvdata(pdev, master);
  398. return 0;
  399. put_master:
  400. spi_master_put(master);
  401. return ret;
  402. }
  403. static int xilinx_spi_remove(struct platform_device *pdev)
  404. {
  405. struct spi_master *master = platform_get_drvdata(pdev);
  406. struct xilinx_spi *xspi = spi_master_get_devdata(master);
  407. void __iomem *regs_base = xspi->regs;
  408. spi_bitbang_stop(&xspi->bitbang);
  409. /* Disable all the interrupts just in case */
  410. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  411. /* Disable the global IPIF interrupt */
  412. xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
  413. spi_master_put(xspi->bitbang.master);
  414. return 0;
  415. }
  416. /* work with hotplug and coldplug */
  417. MODULE_ALIAS("platform:" XILINX_SPI_NAME);
  418. static struct platform_driver xilinx_spi_driver = {
  419. .probe = xilinx_spi_probe,
  420. .remove = xilinx_spi_remove,
  421. .driver = {
  422. .name = XILINX_SPI_NAME,
  423. .of_match_table = xilinx_spi_of_match,
  424. },
  425. };
  426. module_platform_driver(xilinx_spi_driver);
  427. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  428. MODULE_DESCRIPTION("Xilinx SPI driver");
  429. MODULE_LICENSE("GPL");