device.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #include <linux/mlx5/mlx5_ifc.h>
  37. #if defined(__LITTLE_ENDIAN)
  38. #define MLX5_SET_HOST_ENDIANNESS 0
  39. #elif defined(__BIG_ENDIAN)
  40. #define MLX5_SET_HOST_ENDIANNESS 0x80
  41. #else
  42. #error Host endianness not defined
  43. #endif
  44. /* helper macros */
  45. #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
  46. #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
  47. #define __mlx5_bit_off(typ, fld) ((unsigned)(unsigned long)(&(__mlx5_nullp(typ)->fld)))
  48. #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
  49. #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
  50. #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
  51. #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  52. #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
  53. #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
  54. #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
  55. #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
  56. #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
  57. #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
  58. #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
  59. #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
  60. #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
  61. /* insert a value to a struct */
  62. #define MLX5_SET(typ, p, fld, v) do { \
  63. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  64. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  65. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  66. (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \
  67. << __mlx5_dw_bit_off(typ, fld))); \
  68. } while (0)
  69. #define MLX5_SET_TO_ONES(typ, p, fld) do { \
  70. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  71. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  72. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  73. (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
  74. << __mlx5_dw_bit_off(typ, fld))); \
  75. } while (0)
  76. #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
  77. __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
  78. __mlx5_mask(typ, fld))
  79. #define MLX5_GET_PR(typ, p, fld) ({ \
  80. u32 ___t = MLX5_GET(typ, p, fld); \
  81. pr_debug(#fld " = 0x%x\n", ___t); \
  82. ___t; \
  83. })
  84. #define MLX5_SET64(typ, p, fld, v) do { \
  85. BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
  86. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  87. *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
  88. } while (0)
  89. #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
  90. #define MLX5_GET64_PR(typ, p, fld) ({ \
  91. u64 ___t = MLX5_GET64(typ, p, fld); \
  92. pr_debug(#fld " = 0x%llx\n", ___t); \
  93. ___t; \
  94. })
  95. enum {
  96. MLX5_MAX_COMMANDS = 32,
  97. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  98. MLX5_PCI_CMD_XPORT = 7,
  99. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  100. MLX5_MAX_PSVS = 4,
  101. };
  102. enum {
  103. MLX5_EXTENDED_UD_AV = 0x80000000,
  104. };
  105. enum {
  106. MLX5_CQ_STATE_ARMED = 9,
  107. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  108. MLX5_CQ_STATE_FIRED = 0xa,
  109. };
  110. enum {
  111. MLX5_STAT_RATE_OFFSET = 5,
  112. };
  113. enum {
  114. MLX5_INLINE_SEG = 0x80000000,
  115. };
  116. enum {
  117. MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
  118. };
  119. enum {
  120. MLX5_MIN_PKEY_TABLE_SIZE = 128,
  121. MLX5_MAX_LOG_PKEY_TABLE = 5,
  122. };
  123. enum {
  124. MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
  125. };
  126. enum {
  127. MLX5_PFAULT_SUBTYPE_WQE = 0,
  128. MLX5_PFAULT_SUBTYPE_RDMA = 1,
  129. };
  130. enum {
  131. MLX5_PERM_LOCAL_READ = 1 << 2,
  132. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  133. MLX5_PERM_REMOTE_READ = 1 << 4,
  134. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  135. MLX5_PERM_ATOMIC = 1 << 6,
  136. MLX5_PERM_UMR_EN = 1 << 7,
  137. };
  138. enum {
  139. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  140. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  141. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  142. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  143. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  144. };
  145. enum {
  146. MLX5_ACCESS_MODE_PA = 0,
  147. MLX5_ACCESS_MODE_MTT = 1,
  148. MLX5_ACCESS_MODE_KLM = 2
  149. };
  150. enum {
  151. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  152. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  153. MLX5_MKEY_BSF_EN = 1 << 30,
  154. MLX5_MKEY_LEN64 = 1 << 31,
  155. };
  156. enum {
  157. MLX5_EN_RD = (u64)1,
  158. MLX5_EN_WR = (u64)2
  159. };
  160. enum {
  161. MLX5_BF_REGS_PER_PAGE = 4,
  162. MLX5_MAX_UAR_PAGES = 1 << 8,
  163. MLX5_NON_FP_BF_REGS_PER_PAGE = 2,
  164. MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE,
  165. };
  166. enum {
  167. MLX5_MKEY_MASK_LEN = 1ull << 0,
  168. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  169. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  170. MLX5_MKEY_MASK_PD = 1ull << 7,
  171. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  172. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  173. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  174. MLX5_MKEY_MASK_KEY = 1ull << 13,
  175. MLX5_MKEY_MASK_QPN = 1ull << 14,
  176. MLX5_MKEY_MASK_LR = 1ull << 17,
  177. MLX5_MKEY_MASK_LW = 1ull << 18,
  178. MLX5_MKEY_MASK_RR = 1ull << 19,
  179. MLX5_MKEY_MASK_RW = 1ull << 20,
  180. MLX5_MKEY_MASK_A = 1ull << 21,
  181. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  182. MLX5_MKEY_MASK_FREE = 1ull << 29,
  183. };
  184. enum {
  185. MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
  186. MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
  187. MLX5_UMR_CHECK_FREE = (2 << 5),
  188. MLX5_UMR_INLINE = (1 << 7),
  189. };
  190. #define MLX5_UMR_MTT_ALIGNMENT 0x40
  191. #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
  192. #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
  193. #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
  194. enum {
  195. MLX5_EVENT_QUEUE_TYPE_QP = 0,
  196. MLX5_EVENT_QUEUE_TYPE_RQ = 1,
  197. MLX5_EVENT_QUEUE_TYPE_SQ = 2,
  198. };
  199. enum mlx5_event {
  200. MLX5_EVENT_TYPE_COMP = 0x0,
  201. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  202. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  203. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  204. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  205. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  206. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  207. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  208. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  209. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  210. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  211. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  212. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  213. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  214. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  215. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  216. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  217. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  218. MLX5_EVENT_TYPE_CMD = 0x0a,
  219. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  220. MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
  221. MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
  222. };
  223. enum {
  224. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  225. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  226. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  227. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  228. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  229. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  230. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  231. };
  232. enum {
  233. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  234. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  235. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  236. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  237. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  238. MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
  239. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  240. MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
  241. MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
  242. MLX5_DEV_CAP_FLAG_DCT = 1LL << 37,
  243. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  244. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
  245. };
  246. enum {
  247. MLX5_ROCE_VERSION_1 = 0,
  248. MLX5_ROCE_VERSION_2 = 2,
  249. };
  250. enum {
  251. MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
  252. MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
  253. };
  254. enum {
  255. MLX5_ROCE_L3_TYPE_IPV4 = 0,
  256. MLX5_ROCE_L3_TYPE_IPV6 = 1,
  257. };
  258. enum {
  259. MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
  260. MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
  261. };
  262. enum {
  263. MLX5_OPCODE_NOP = 0x00,
  264. MLX5_OPCODE_SEND_INVAL = 0x01,
  265. MLX5_OPCODE_RDMA_WRITE = 0x08,
  266. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  267. MLX5_OPCODE_SEND = 0x0a,
  268. MLX5_OPCODE_SEND_IMM = 0x0b,
  269. MLX5_OPCODE_LSO = 0x0e,
  270. MLX5_OPCODE_RDMA_READ = 0x10,
  271. MLX5_OPCODE_ATOMIC_CS = 0x11,
  272. MLX5_OPCODE_ATOMIC_FA = 0x12,
  273. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  274. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  275. MLX5_OPCODE_BIND_MW = 0x18,
  276. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  277. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  278. MLX5_RECV_OPCODE_SEND = 0x01,
  279. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  280. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  281. MLX5_CQE_OPCODE_ERROR = 0x1e,
  282. MLX5_CQE_OPCODE_RESIZE = 0x16,
  283. MLX5_OPCODE_SET_PSV = 0x20,
  284. MLX5_OPCODE_GET_PSV = 0x21,
  285. MLX5_OPCODE_CHECK_PSV = 0x22,
  286. MLX5_OPCODE_RGET_PSV = 0x26,
  287. MLX5_OPCODE_RCHECK_PSV = 0x27,
  288. MLX5_OPCODE_UMR = 0x25,
  289. };
  290. enum {
  291. MLX5_SET_PORT_RESET_QKEY = 0,
  292. MLX5_SET_PORT_GUID0 = 16,
  293. MLX5_SET_PORT_NODE_GUID = 17,
  294. MLX5_SET_PORT_SYS_GUID = 18,
  295. MLX5_SET_PORT_GID_TABLE = 19,
  296. MLX5_SET_PORT_PKEY_TABLE = 20,
  297. };
  298. enum {
  299. MLX5_BW_NO_LIMIT = 0,
  300. MLX5_100_MBPS_UNIT = 3,
  301. MLX5_GBPS_UNIT = 4,
  302. };
  303. enum {
  304. MLX5_MAX_PAGE_SHIFT = 31
  305. };
  306. enum {
  307. MLX5_ADAPTER_PAGE_SHIFT = 12,
  308. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  309. };
  310. enum {
  311. MLX5_CAP_OFF_CMDIF_CSUM = 46,
  312. };
  313. struct mlx5_inbox_hdr {
  314. __be16 opcode;
  315. u8 rsvd[4];
  316. __be16 opmod;
  317. };
  318. struct mlx5_outbox_hdr {
  319. u8 status;
  320. u8 rsvd[3];
  321. __be32 syndrome;
  322. };
  323. struct mlx5_cmd_query_adapter_mbox_in {
  324. struct mlx5_inbox_hdr hdr;
  325. u8 rsvd[8];
  326. };
  327. struct mlx5_cmd_query_adapter_mbox_out {
  328. struct mlx5_outbox_hdr hdr;
  329. u8 rsvd0[24];
  330. u8 intapin;
  331. u8 rsvd1[13];
  332. __be16 vsd_vendor_id;
  333. u8 vsd[208];
  334. u8 vsd_psid[16];
  335. };
  336. enum mlx5_odp_transport_cap_bits {
  337. MLX5_ODP_SUPPORT_SEND = 1 << 31,
  338. MLX5_ODP_SUPPORT_RECV = 1 << 30,
  339. MLX5_ODP_SUPPORT_WRITE = 1 << 29,
  340. MLX5_ODP_SUPPORT_READ = 1 << 28,
  341. };
  342. struct mlx5_odp_caps {
  343. char reserved[0x10];
  344. struct {
  345. __be32 rc_odp_caps;
  346. __be32 uc_odp_caps;
  347. __be32 ud_odp_caps;
  348. } per_transport_caps;
  349. char reserved2[0xe4];
  350. };
  351. struct mlx5_cmd_init_hca_mbox_in {
  352. struct mlx5_inbox_hdr hdr;
  353. u8 rsvd0[2];
  354. __be16 profile;
  355. u8 rsvd1[4];
  356. };
  357. struct mlx5_cmd_init_hca_mbox_out {
  358. struct mlx5_outbox_hdr hdr;
  359. u8 rsvd[8];
  360. };
  361. struct mlx5_cmd_teardown_hca_mbox_in {
  362. struct mlx5_inbox_hdr hdr;
  363. u8 rsvd0[2];
  364. __be16 profile;
  365. u8 rsvd1[4];
  366. };
  367. struct mlx5_cmd_teardown_hca_mbox_out {
  368. struct mlx5_outbox_hdr hdr;
  369. u8 rsvd[8];
  370. };
  371. struct mlx5_cmd_layout {
  372. u8 type;
  373. u8 rsvd0[3];
  374. __be32 inlen;
  375. __be64 in_ptr;
  376. __be32 in[4];
  377. __be32 out[4];
  378. __be64 out_ptr;
  379. __be32 outlen;
  380. u8 token;
  381. u8 sig;
  382. u8 rsvd1;
  383. u8 status_own;
  384. };
  385. struct health_buffer {
  386. __be32 assert_var[5];
  387. __be32 rsvd0[3];
  388. __be32 assert_exit_ptr;
  389. __be32 assert_callra;
  390. __be32 rsvd1[2];
  391. __be32 fw_ver;
  392. __be32 hw_id;
  393. __be32 rsvd2;
  394. u8 irisc_index;
  395. u8 synd;
  396. __be16 ext_synd;
  397. };
  398. struct mlx5_init_seg {
  399. __be32 fw_rev;
  400. __be32 cmdif_rev_fw_sub;
  401. __be32 rsvd0[2];
  402. __be32 cmdq_addr_h;
  403. __be32 cmdq_addr_l_sz;
  404. __be32 cmd_dbell;
  405. __be32 rsvd1[120];
  406. __be32 initializing;
  407. struct health_buffer health;
  408. __be32 rsvd2[880];
  409. __be32 internal_timer_h;
  410. __be32 internal_timer_l;
  411. __be32 rsvd3[2];
  412. __be32 health_counter;
  413. __be32 rsvd4[1019];
  414. __be64 ieee1588_clk;
  415. __be32 ieee1588_clk_type;
  416. __be32 clr_intx;
  417. };
  418. struct mlx5_eqe_comp {
  419. __be32 reserved[6];
  420. __be32 cqn;
  421. };
  422. struct mlx5_eqe_qp_srq {
  423. __be32 reserved1[5];
  424. u8 type;
  425. u8 reserved2[3];
  426. __be32 qp_srq_n;
  427. };
  428. struct mlx5_eqe_cq_err {
  429. __be32 cqn;
  430. u8 reserved1[7];
  431. u8 syndrome;
  432. };
  433. struct mlx5_eqe_port_state {
  434. u8 reserved0[8];
  435. u8 port;
  436. };
  437. struct mlx5_eqe_gpio {
  438. __be32 reserved0[2];
  439. __be64 gpio_event;
  440. };
  441. struct mlx5_eqe_congestion {
  442. u8 type;
  443. u8 rsvd0;
  444. u8 congestion_level;
  445. };
  446. struct mlx5_eqe_stall_vl {
  447. u8 rsvd0[3];
  448. u8 port_vl;
  449. };
  450. struct mlx5_eqe_cmd {
  451. __be32 vector;
  452. __be32 rsvd[6];
  453. };
  454. struct mlx5_eqe_page_req {
  455. u8 rsvd0[2];
  456. __be16 func_id;
  457. __be32 num_pages;
  458. __be32 rsvd1[5];
  459. };
  460. struct mlx5_eqe_page_fault {
  461. __be32 bytes_committed;
  462. union {
  463. struct {
  464. u16 reserved1;
  465. __be16 wqe_index;
  466. u16 reserved2;
  467. __be16 packet_length;
  468. u8 reserved3[12];
  469. } __packed wqe;
  470. struct {
  471. __be32 r_key;
  472. u16 reserved1;
  473. __be16 packet_length;
  474. __be32 rdma_op_len;
  475. __be64 rdma_va;
  476. } __packed rdma;
  477. } __packed;
  478. __be32 flags_qpn;
  479. } __packed;
  480. struct mlx5_eqe_vport_change {
  481. u8 rsvd0[2];
  482. __be16 vport_num;
  483. __be32 rsvd1[6];
  484. } __packed;
  485. union ev_data {
  486. __be32 raw[7];
  487. struct mlx5_eqe_cmd cmd;
  488. struct mlx5_eqe_comp comp;
  489. struct mlx5_eqe_qp_srq qp_srq;
  490. struct mlx5_eqe_cq_err cq_err;
  491. struct mlx5_eqe_port_state port;
  492. struct mlx5_eqe_gpio gpio;
  493. struct mlx5_eqe_congestion cong;
  494. struct mlx5_eqe_stall_vl stall_vl;
  495. struct mlx5_eqe_page_req req_pages;
  496. struct mlx5_eqe_page_fault page_fault;
  497. struct mlx5_eqe_vport_change vport_change;
  498. } __packed;
  499. struct mlx5_eqe {
  500. u8 rsvd0;
  501. u8 type;
  502. u8 rsvd1;
  503. u8 sub_type;
  504. __be32 rsvd2[7];
  505. union ev_data data;
  506. __be16 rsvd3;
  507. u8 signature;
  508. u8 owner;
  509. } __packed;
  510. struct mlx5_cmd_prot_block {
  511. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  512. u8 rsvd0[48];
  513. __be64 next;
  514. __be32 block_num;
  515. u8 rsvd1;
  516. u8 token;
  517. u8 ctrl_sig;
  518. u8 sig;
  519. };
  520. enum {
  521. MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
  522. };
  523. struct mlx5_err_cqe {
  524. u8 rsvd0[32];
  525. __be32 srqn;
  526. u8 rsvd1[18];
  527. u8 vendor_err_synd;
  528. u8 syndrome;
  529. __be32 s_wqe_opcode_qpn;
  530. __be16 wqe_counter;
  531. u8 signature;
  532. u8 op_own;
  533. };
  534. struct mlx5_cqe64 {
  535. u8 rsvd0[4];
  536. u8 lro_tcppsh_abort_dupack;
  537. u8 lro_min_ttl;
  538. __be16 lro_tcp_win;
  539. __be32 lro_ack_seq_num;
  540. __be32 rss_hash_result;
  541. u8 rss_hash_type;
  542. u8 ml_path;
  543. u8 rsvd20[2];
  544. __be16 check_sum;
  545. __be16 slid;
  546. __be32 flags_rqpn;
  547. u8 hds_ip_ext;
  548. u8 l4_hdr_type_etc;
  549. __be16 vlan_info;
  550. __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
  551. __be32 imm_inval_pkey;
  552. u8 rsvd40[4];
  553. __be32 byte_cnt;
  554. __be32 timestamp_h;
  555. __be32 timestamp_l;
  556. __be32 sop_drop_qpn;
  557. __be16 wqe_counter;
  558. u8 signature;
  559. u8 op_own;
  560. };
  561. static inline int get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
  562. {
  563. return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
  564. }
  565. static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
  566. {
  567. return (cqe->l4_hdr_type_etc >> 4) & 0x7;
  568. }
  569. static inline int cqe_has_vlan(struct mlx5_cqe64 *cqe)
  570. {
  571. return !!(cqe->l4_hdr_type_etc & 0x1);
  572. }
  573. static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
  574. {
  575. u32 hi, lo;
  576. hi = be32_to_cpu(cqe->timestamp_h);
  577. lo = be32_to_cpu(cqe->timestamp_l);
  578. return (u64)lo | ((u64)hi << 32);
  579. }
  580. enum {
  581. CQE_L4_HDR_TYPE_NONE = 0x0,
  582. CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
  583. CQE_L4_HDR_TYPE_UDP = 0x2,
  584. CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
  585. CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
  586. };
  587. enum {
  588. CQE_RSS_HTYPE_IP = 0x3 << 6,
  589. CQE_RSS_HTYPE_L4 = 0x3 << 2,
  590. };
  591. enum {
  592. MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
  593. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
  594. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
  595. };
  596. enum {
  597. CQE_L2_OK = 1 << 0,
  598. CQE_L3_OK = 1 << 1,
  599. CQE_L4_OK = 1 << 2,
  600. };
  601. struct mlx5_sig_err_cqe {
  602. u8 rsvd0[16];
  603. __be32 expected_trans_sig;
  604. __be32 actual_trans_sig;
  605. __be32 expected_reftag;
  606. __be32 actual_reftag;
  607. __be16 syndrome;
  608. u8 rsvd22[2];
  609. __be32 mkey;
  610. __be64 err_offset;
  611. u8 rsvd30[8];
  612. __be32 qpn;
  613. u8 rsvd38[2];
  614. u8 signature;
  615. u8 op_own;
  616. };
  617. struct mlx5_wqe_srq_next_seg {
  618. u8 rsvd0[2];
  619. __be16 next_wqe_index;
  620. u8 signature;
  621. u8 rsvd1[11];
  622. };
  623. union mlx5_ext_cqe {
  624. struct ib_grh grh;
  625. u8 inl[64];
  626. };
  627. struct mlx5_cqe128 {
  628. union mlx5_ext_cqe inl_grh;
  629. struct mlx5_cqe64 cqe64;
  630. };
  631. struct mlx5_srq_ctx {
  632. u8 state_log_sz;
  633. u8 rsvd0[3];
  634. __be32 flags_xrcd;
  635. __be32 pgoff_cqn;
  636. u8 rsvd1[4];
  637. u8 log_pg_sz;
  638. u8 rsvd2[7];
  639. __be32 pd;
  640. __be16 lwm;
  641. __be16 wqe_cnt;
  642. u8 rsvd3[8];
  643. __be64 db_record;
  644. };
  645. struct mlx5_create_srq_mbox_in {
  646. struct mlx5_inbox_hdr hdr;
  647. __be32 input_srqn;
  648. u8 rsvd0[4];
  649. struct mlx5_srq_ctx ctx;
  650. u8 rsvd1[208];
  651. __be64 pas[0];
  652. };
  653. struct mlx5_create_srq_mbox_out {
  654. struct mlx5_outbox_hdr hdr;
  655. __be32 srqn;
  656. u8 rsvd[4];
  657. };
  658. struct mlx5_destroy_srq_mbox_in {
  659. struct mlx5_inbox_hdr hdr;
  660. __be32 srqn;
  661. u8 rsvd[4];
  662. };
  663. struct mlx5_destroy_srq_mbox_out {
  664. struct mlx5_outbox_hdr hdr;
  665. u8 rsvd[8];
  666. };
  667. struct mlx5_query_srq_mbox_in {
  668. struct mlx5_inbox_hdr hdr;
  669. __be32 srqn;
  670. u8 rsvd0[4];
  671. };
  672. struct mlx5_query_srq_mbox_out {
  673. struct mlx5_outbox_hdr hdr;
  674. u8 rsvd0[8];
  675. struct mlx5_srq_ctx ctx;
  676. u8 rsvd1[32];
  677. __be64 pas[0];
  678. };
  679. struct mlx5_arm_srq_mbox_in {
  680. struct mlx5_inbox_hdr hdr;
  681. __be32 srqn;
  682. __be16 rsvd;
  683. __be16 lwm;
  684. };
  685. struct mlx5_arm_srq_mbox_out {
  686. struct mlx5_outbox_hdr hdr;
  687. u8 rsvd[8];
  688. };
  689. struct mlx5_cq_context {
  690. u8 status;
  691. u8 cqe_sz_flags;
  692. u8 st;
  693. u8 rsvd3;
  694. u8 rsvd4[6];
  695. __be16 page_offset;
  696. __be32 log_sz_usr_page;
  697. __be16 cq_period;
  698. __be16 cq_max_count;
  699. __be16 rsvd20;
  700. __be16 c_eqn;
  701. u8 log_pg_sz;
  702. u8 rsvd25[7];
  703. __be32 last_notified_index;
  704. __be32 solicit_producer_index;
  705. __be32 consumer_counter;
  706. __be32 producer_counter;
  707. u8 rsvd48[8];
  708. __be64 db_record_addr;
  709. };
  710. struct mlx5_create_cq_mbox_in {
  711. struct mlx5_inbox_hdr hdr;
  712. __be32 input_cqn;
  713. u8 rsvdx[4];
  714. struct mlx5_cq_context ctx;
  715. u8 rsvd6[192];
  716. __be64 pas[0];
  717. };
  718. struct mlx5_create_cq_mbox_out {
  719. struct mlx5_outbox_hdr hdr;
  720. __be32 cqn;
  721. u8 rsvd0[4];
  722. };
  723. struct mlx5_destroy_cq_mbox_in {
  724. struct mlx5_inbox_hdr hdr;
  725. __be32 cqn;
  726. u8 rsvd0[4];
  727. };
  728. struct mlx5_destroy_cq_mbox_out {
  729. struct mlx5_outbox_hdr hdr;
  730. u8 rsvd0[8];
  731. };
  732. struct mlx5_query_cq_mbox_in {
  733. struct mlx5_inbox_hdr hdr;
  734. __be32 cqn;
  735. u8 rsvd0[4];
  736. };
  737. struct mlx5_query_cq_mbox_out {
  738. struct mlx5_outbox_hdr hdr;
  739. u8 rsvd0[8];
  740. struct mlx5_cq_context ctx;
  741. u8 rsvd6[16];
  742. __be64 pas[0];
  743. };
  744. struct mlx5_modify_cq_mbox_in {
  745. struct mlx5_inbox_hdr hdr;
  746. __be32 cqn;
  747. __be32 field_select;
  748. struct mlx5_cq_context ctx;
  749. u8 rsvd[192];
  750. __be64 pas[0];
  751. };
  752. struct mlx5_modify_cq_mbox_out {
  753. struct mlx5_outbox_hdr hdr;
  754. u8 rsvd[8];
  755. };
  756. struct mlx5_enable_hca_mbox_in {
  757. struct mlx5_inbox_hdr hdr;
  758. u8 rsvd[8];
  759. };
  760. struct mlx5_enable_hca_mbox_out {
  761. struct mlx5_outbox_hdr hdr;
  762. u8 rsvd[8];
  763. };
  764. struct mlx5_disable_hca_mbox_in {
  765. struct mlx5_inbox_hdr hdr;
  766. u8 rsvd[8];
  767. };
  768. struct mlx5_disable_hca_mbox_out {
  769. struct mlx5_outbox_hdr hdr;
  770. u8 rsvd[8];
  771. };
  772. struct mlx5_eq_context {
  773. u8 status;
  774. u8 ec_oi;
  775. u8 st;
  776. u8 rsvd2[7];
  777. __be16 page_pffset;
  778. __be32 log_sz_usr_page;
  779. u8 rsvd3[7];
  780. u8 intr;
  781. u8 log_page_size;
  782. u8 rsvd4[15];
  783. __be32 consumer_counter;
  784. __be32 produser_counter;
  785. u8 rsvd5[16];
  786. };
  787. struct mlx5_create_eq_mbox_in {
  788. struct mlx5_inbox_hdr hdr;
  789. u8 rsvd0[3];
  790. u8 input_eqn;
  791. u8 rsvd1[4];
  792. struct mlx5_eq_context ctx;
  793. u8 rsvd2[8];
  794. __be64 events_mask;
  795. u8 rsvd3[176];
  796. __be64 pas[0];
  797. };
  798. struct mlx5_create_eq_mbox_out {
  799. struct mlx5_outbox_hdr hdr;
  800. u8 rsvd0[3];
  801. u8 eq_number;
  802. u8 rsvd1[4];
  803. };
  804. struct mlx5_destroy_eq_mbox_in {
  805. struct mlx5_inbox_hdr hdr;
  806. u8 rsvd0[3];
  807. u8 eqn;
  808. u8 rsvd1[4];
  809. };
  810. struct mlx5_destroy_eq_mbox_out {
  811. struct mlx5_outbox_hdr hdr;
  812. u8 rsvd[8];
  813. };
  814. struct mlx5_map_eq_mbox_in {
  815. struct mlx5_inbox_hdr hdr;
  816. __be64 mask;
  817. u8 mu;
  818. u8 rsvd0[2];
  819. u8 eqn;
  820. u8 rsvd1[24];
  821. };
  822. struct mlx5_map_eq_mbox_out {
  823. struct mlx5_outbox_hdr hdr;
  824. u8 rsvd[8];
  825. };
  826. struct mlx5_query_eq_mbox_in {
  827. struct mlx5_inbox_hdr hdr;
  828. u8 rsvd0[3];
  829. u8 eqn;
  830. u8 rsvd1[4];
  831. };
  832. struct mlx5_query_eq_mbox_out {
  833. struct mlx5_outbox_hdr hdr;
  834. u8 rsvd[8];
  835. struct mlx5_eq_context ctx;
  836. };
  837. enum {
  838. MLX5_MKEY_STATUS_FREE = 1 << 6,
  839. };
  840. struct mlx5_mkey_seg {
  841. /* This is a two bit field occupying bits 31-30.
  842. * bit 31 is always 0,
  843. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  844. */
  845. u8 status;
  846. u8 pcie_control;
  847. u8 flags;
  848. u8 version;
  849. __be32 qpn_mkey7_0;
  850. u8 rsvd1[4];
  851. __be32 flags_pd;
  852. __be64 start_addr;
  853. __be64 len;
  854. __be32 bsfs_octo_size;
  855. u8 rsvd2[16];
  856. __be32 xlt_oct_size;
  857. u8 rsvd3[3];
  858. u8 log2_page_size;
  859. u8 rsvd4[4];
  860. };
  861. struct mlx5_query_special_ctxs_mbox_in {
  862. struct mlx5_inbox_hdr hdr;
  863. u8 rsvd[8];
  864. };
  865. struct mlx5_query_special_ctxs_mbox_out {
  866. struct mlx5_outbox_hdr hdr;
  867. __be32 dump_fill_mkey;
  868. __be32 reserved_lkey;
  869. };
  870. struct mlx5_create_mkey_mbox_in {
  871. struct mlx5_inbox_hdr hdr;
  872. __be32 input_mkey_index;
  873. __be32 flags;
  874. struct mlx5_mkey_seg seg;
  875. u8 rsvd1[16];
  876. __be32 xlat_oct_act_size;
  877. __be32 rsvd2;
  878. u8 rsvd3[168];
  879. __be64 pas[0];
  880. };
  881. struct mlx5_create_mkey_mbox_out {
  882. struct mlx5_outbox_hdr hdr;
  883. __be32 mkey;
  884. u8 rsvd[4];
  885. };
  886. struct mlx5_destroy_mkey_mbox_in {
  887. struct mlx5_inbox_hdr hdr;
  888. __be32 mkey;
  889. u8 rsvd[4];
  890. };
  891. struct mlx5_destroy_mkey_mbox_out {
  892. struct mlx5_outbox_hdr hdr;
  893. u8 rsvd[8];
  894. };
  895. struct mlx5_query_mkey_mbox_in {
  896. struct mlx5_inbox_hdr hdr;
  897. __be32 mkey;
  898. };
  899. struct mlx5_query_mkey_mbox_out {
  900. struct mlx5_outbox_hdr hdr;
  901. __be64 pas[0];
  902. };
  903. struct mlx5_modify_mkey_mbox_in {
  904. struct mlx5_inbox_hdr hdr;
  905. __be32 mkey;
  906. __be64 pas[0];
  907. };
  908. struct mlx5_modify_mkey_mbox_out {
  909. struct mlx5_outbox_hdr hdr;
  910. u8 rsvd[8];
  911. };
  912. struct mlx5_dump_mkey_mbox_in {
  913. struct mlx5_inbox_hdr hdr;
  914. };
  915. struct mlx5_dump_mkey_mbox_out {
  916. struct mlx5_outbox_hdr hdr;
  917. __be32 mkey;
  918. };
  919. struct mlx5_mad_ifc_mbox_in {
  920. struct mlx5_inbox_hdr hdr;
  921. __be16 remote_lid;
  922. u8 rsvd0;
  923. u8 port;
  924. u8 rsvd1[4];
  925. u8 data[256];
  926. };
  927. struct mlx5_mad_ifc_mbox_out {
  928. struct mlx5_outbox_hdr hdr;
  929. u8 rsvd[8];
  930. u8 data[256];
  931. };
  932. struct mlx5_access_reg_mbox_in {
  933. struct mlx5_inbox_hdr hdr;
  934. u8 rsvd0[2];
  935. __be16 register_id;
  936. __be32 arg;
  937. __be32 data[0];
  938. };
  939. struct mlx5_access_reg_mbox_out {
  940. struct mlx5_outbox_hdr hdr;
  941. u8 rsvd[8];
  942. __be32 data[0];
  943. };
  944. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  945. enum {
  946. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  947. };
  948. struct mlx5_allocate_psv_in {
  949. struct mlx5_inbox_hdr hdr;
  950. __be32 npsv_pd;
  951. __be32 rsvd_psv0;
  952. };
  953. struct mlx5_allocate_psv_out {
  954. struct mlx5_outbox_hdr hdr;
  955. u8 rsvd[8];
  956. __be32 psv_idx[4];
  957. };
  958. struct mlx5_destroy_psv_in {
  959. struct mlx5_inbox_hdr hdr;
  960. __be32 psv_number;
  961. u8 rsvd[4];
  962. };
  963. struct mlx5_destroy_psv_out {
  964. struct mlx5_outbox_hdr hdr;
  965. u8 rsvd[8];
  966. };
  967. #define MLX5_CMD_OP_MAX 0x920
  968. enum {
  969. VPORT_STATE_DOWN = 0x0,
  970. VPORT_STATE_UP = 0x1,
  971. };
  972. enum {
  973. MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0,
  974. MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1,
  975. MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2,
  976. };
  977. enum {
  978. MLX5_L3_PROT_TYPE_IPV4 = 0,
  979. MLX5_L3_PROT_TYPE_IPV6 = 1,
  980. };
  981. enum {
  982. MLX5_L4_PROT_TYPE_TCP = 0,
  983. MLX5_L4_PROT_TYPE_UDP = 1,
  984. };
  985. enum {
  986. MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
  987. MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
  988. MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
  989. MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
  990. MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
  991. };
  992. enum {
  993. MLX5_MATCH_OUTER_HEADERS = 1 << 0,
  994. MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
  995. MLX5_MATCH_INNER_HEADERS = 1 << 2,
  996. };
  997. enum {
  998. MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
  999. MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
  1000. };
  1001. enum {
  1002. MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
  1003. MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
  1004. MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
  1005. };
  1006. enum mlx5_list_type {
  1007. MLX5_NVPRT_LIST_TYPE_UC = 0x0,
  1008. MLX5_NVPRT_LIST_TYPE_MC = 0x1,
  1009. MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
  1010. };
  1011. enum {
  1012. MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  1013. MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
  1014. };
  1015. enum mlx5_wol_mode {
  1016. MLX5_WOL_DISABLE = 0,
  1017. MLX5_WOL_SECURED_MAGIC = 1 << 1,
  1018. MLX5_WOL_MAGIC = 1 << 2,
  1019. MLX5_WOL_ARP = 1 << 3,
  1020. MLX5_WOL_BROADCAST = 1 << 4,
  1021. MLX5_WOL_MULTICAST = 1 << 5,
  1022. MLX5_WOL_UNICAST = 1 << 6,
  1023. MLX5_WOL_PHY_ACTIVITY = 1 << 7,
  1024. };
  1025. /* MLX5 DEV CAPs */
  1026. /* TODO: EAT.ME */
  1027. enum mlx5_cap_mode {
  1028. HCA_CAP_OPMOD_GET_MAX = 0,
  1029. HCA_CAP_OPMOD_GET_CUR = 1,
  1030. };
  1031. enum mlx5_cap_type {
  1032. MLX5_CAP_GENERAL = 0,
  1033. MLX5_CAP_ETHERNET_OFFLOADS,
  1034. MLX5_CAP_ODP,
  1035. MLX5_CAP_ATOMIC,
  1036. MLX5_CAP_ROCE,
  1037. MLX5_CAP_IPOIB_OFFLOADS,
  1038. MLX5_CAP_EOIB_OFFLOADS,
  1039. MLX5_CAP_FLOW_TABLE,
  1040. MLX5_CAP_ESWITCH_FLOW_TABLE,
  1041. MLX5_CAP_ESWITCH,
  1042. /* NUM OF CAP Types */
  1043. MLX5_CAP_NUM
  1044. };
  1045. /* GET Dev Caps macros */
  1046. #define MLX5_CAP_GEN(mdev, cap) \
  1047. MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap)
  1048. #define MLX5_CAP_GEN_MAX(mdev, cap) \
  1049. MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap)
  1050. #define MLX5_CAP_ETH(mdev, cap) \
  1051. MLX5_GET(per_protocol_networking_offload_caps,\
  1052. mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  1053. #define MLX5_CAP_ETH_MAX(mdev, cap) \
  1054. MLX5_GET(per_protocol_networking_offload_caps,\
  1055. mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  1056. #define MLX5_CAP_ROCE(mdev, cap) \
  1057. MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap)
  1058. #define MLX5_CAP_ROCE_MAX(mdev, cap) \
  1059. MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap)
  1060. #define MLX5_CAP_ATOMIC(mdev, cap) \
  1061. MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap)
  1062. #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
  1063. MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap)
  1064. #define MLX5_CAP_FLOWTABLE(mdev, cap) \
  1065. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap)
  1066. #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
  1067. MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap)
  1068. #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
  1069. MLX5_GET(flow_table_eswitch_cap, \
  1070. mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  1071. #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
  1072. MLX5_GET(flow_table_eswitch_cap, \
  1073. mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  1074. #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
  1075. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
  1076. #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
  1077. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
  1078. #define MLX5_CAP_ESW(mdev, cap) \
  1079. MLX5_GET(e_switch_cap, \
  1080. mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap)
  1081. #define MLX5_CAP_ESW_MAX(mdev, cap) \
  1082. MLX5_GET(e_switch_cap, \
  1083. mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap)
  1084. #define MLX5_CAP_ODP(mdev, cap)\
  1085. MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap)
  1086. enum {
  1087. MLX5_CMD_STAT_OK = 0x0,
  1088. MLX5_CMD_STAT_INT_ERR = 0x1,
  1089. MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
  1090. MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
  1091. MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
  1092. MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
  1093. MLX5_CMD_STAT_RES_BUSY = 0x6,
  1094. MLX5_CMD_STAT_LIM_ERR = 0x8,
  1095. MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
  1096. MLX5_CMD_STAT_IX_ERR = 0xa,
  1097. MLX5_CMD_STAT_NO_RES_ERR = 0xf,
  1098. MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
  1099. MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
  1100. MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
  1101. MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
  1102. MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
  1103. };
  1104. enum {
  1105. MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
  1106. MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
  1107. MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
  1108. MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
  1109. MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
  1110. MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
  1111. MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11
  1112. };
  1113. static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
  1114. {
  1115. if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
  1116. return 0;
  1117. return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
  1118. }
  1119. #define MLX5_BY_PASS_NUM_PRIOS 9
  1120. #endif /* MLX5_DEVICE_H */