radeon_pm.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  30. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  31. static void radeon_pm_idle_work_handler(struct work_struct *work);
  32. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  33. static const char *pm_state_names[4] = {
  34. "PM_STATE_DISABLED",
  35. "PM_STATE_MINIMUM",
  36. "PM_STATE_PAUSED",
  37. "PM_STATE_ACTIVE"
  38. };
  39. static const char *pm_state_types[5] = {
  40. "Default",
  41. "Powersave",
  42. "Battery",
  43. "Balanced",
  44. "Performance",
  45. };
  46. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  47. {
  48. int i, j;
  49. bool is_default;
  50. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  51. for (i = 0; i < rdev->pm.num_power_states; i++) {
  52. if (rdev->pm.default_power_state == &rdev->pm.power_state[i])
  53. is_default = true;
  54. else
  55. is_default = false;
  56. DRM_INFO("State %d %s %s\n", i,
  57. pm_state_types[rdev->pm.power_state[i].type],
  58. is_default ? "(default)" : "");
  59. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  60. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes);
  61. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  62. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  63. if (rdev->flags & RADEON_IS_IGP)
  64. DRM_INFO("\t\t%d engine: %d\n",
  65. j,
  66. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  67. else
  68. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  69. j,
  70. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  71. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  72. }
  73. }
  74. }
  75. static struct radeon_power_state * radeon_pick_power_state(struct radeon_device *rdev,
  76. enum radeon_pm_state_type type)
  77. {
  78. int i, j;
  79. enum radeon_pm_state_type wanted_types[2];
  80. int wanted_count;
  81. switch (type) {
  82. case POWER_STATE_TYPE_DEFAULT:
  83. default:
  84. return rdev->pm.default_power_state;
  85. case POWER_STATE_TYPE_POWERSAVE:
  86. wanted_types[0] = POWER_STATE_TYPE_POWERSAVE;
  87. wanted_types[1] = POWER_STATE_TYPE_BATTERY;
  88. wanted_count = 2;
  89. break;
  90. case POWER_STATE_TYPE_BATTERY:
  91. wanted_types[0] = POWER_STATE_TYPE_BATTERY;
  92. wanted_types[1] = POWER_STATE_TYPE_POWERSAVE;
  93. wanted_count = 2;
  94. break;
  95. case POWER_STATE_TYPE_BALANCED:
  96. case POWER_STATE_TYPE_PERFORMANCE:
  97. wanted_types[0] = type;
  98. wanted_count = 1;
  99. break;
  100. }
  101. for (i = 0; i < wanted_count; i++) {
  102. for (j = 0; j < rdev->pm.num_power_states; j++) {
  103. if (rdev->pm.power_state[j].type == wanted_types[i])
  104. return &rdev->pm.power_state[j];
  105. }
  106. }
  107. return rdev->pm.default_power_state;
  108. }
  109. static struct radeon_pm_clock_info * radeon_pick_clock_mode(struct radeon_device *rdev,
  110. struct radeon_power_state *power_state,
  111. enum radeon_pm_clock_mode_type type)
  112. {
  113. switch (type) {
  114. case POWER_MODE_TYPE_DEFAULT:
  115. default:
  116. return power_state->default_clock_mode;
  117. case POWER_MODE_TYPE_LOW:
  118. return &power_state->clock_info[0];
  119. case POWER_MODE_TYPE_MID:
  120. if (power_state->num_clock_modes > 2)
  121. return &power_state->clock_info[1];
  122. else
  123. return &power_state->clock_info[0];
  124. break;
  125. case POWER_MODE_TYPE_HIGH:
  126. return &power_state->clock_info[power_state->num_clock_modes - 1];
  127. }
  128. }
  129. static void radeon_get_power_state(struct radeon_device *rdev,
  130. enum radeon_pm_action action)
  131. {
  132. switch (action) {
  133. case PM_ACTION_NONE:
  134. default:
  135. rdev->pm.requested_power_state = rdev->pm.current_power_state;
  136. rdev->pm.requested_power_state->requested_clock_mode =
  137. rdev->pm.requested_power_state->current_clock_mode;
  138. break;
  139. case PM_ACTION_MINIMUM:
  140. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_BATTERY);
  141. rdev->pm.requested_power_state->requested_clock_mode =
  142. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_LOW);
  143. break;
  144. case PM_ACTION_DOWNCLOCK:
  145. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_POWERSAVE);
  146. rdev->pm.requested_power_state->requested_clock_mode =
  147. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_MID);
  148. break;
  149. case PM_ACTION_UPCLOCK:
  150. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_DEFAULT);
  151. rdev->pm.requested_power_state->requested_clock_mode =
  152. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_HIGH);
  153. break;
  154. }
  155. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  156. rdev->pm.requested_power_state->requested_clock_mode->sclk,
  157. rdev->pm.requested_power_state->requested_clock_mode->mclk,
  158. rdev->pm.requested_power_state->non_clock_info.pcie_lanes);
  159. }
  160. static void radeon_set_power_state(struct radeon_device *rdev)
  161. {
  162. if (rdev->pm.requested_power_state == rdev->pm.current_power_state)
  163. return;
  164. DRM_INFO("Setting: e: %d m: %d p: %d\n",
  165. rdev->pm.requested_power_state->requested_clock_mode->sclk,
  166. rdev->pm.requested_power_state->requested_clock_mode->mclk,
  167. rdev->pm.requested_power_state->non_clock_info.pcie_lanes);
  168. /* set pcie lanes */
  169. /* set voltage */
  170. /* set engine clock */
  171. radeon_set_engine_clock(rdev, rdev->pm.requested_power_state->requested_clock_mode->sclk);
  172. /* set memory clock */
  173. rdev->pm.current_power_state = rdev->pm.requested_power_state;
  174. }
  175. int radeon_pm_init(struct radeon_device *rdev)
  176. {
  177. rdev->pm.state = PM_STATE_DISABLED;
  178. rdev->pm.planned_action = PM_ACTION_NONE;
  179. rdev->pm.downclocked = false;
  180. if (rdev->bios) {
  181. if (rdev->is_atom_bios)
  182. radeon_atombios_get_power_modes(rdev);
  183. else
  184. radeon_combios_get_power_modes(rdev);
  185. radeon_print_power_mode_info(rdev);
  186. }
  187. if (radeon_debugfs_pm_init(rdev)) {
  188. DRM_ERROR("Failed to register debugfs file for PM!\n");
  189. }
  190. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  191. if (radeon_dynpm != -1 && radeon_dynpm) {
  192. rdev->pm.state = PM_STATE_PAUSED;
  193. DRM_INFO("radeon: dynamic power management enabled\n");
  194. }
  195. DRM_INFO("radeon: power management initialized\n");
  196. return 0;
  197. }
  198. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  199. {
  200. struct drm_device *ddev = rdev->ddev;
  201. struct drm_connector *connector;
  202. struct radeon_crtc *radeon_crtc;
  203. int count = 0;
  204. if (rdev->pm.state == PM_STATE_DISABLED)
  205. return;
  206. mutex_lock(&rdev->pm.mutex);
  207. rdev->pm.active_crtcs = 0;
  208. list_for_each_entry(connector,
  209. &ddev->mode_config.connector_list, head) {
  210. if (connector->encoder &&
  211. connector->dpms != DRM_MODE_DPMS_OFF) {
  212. radeon_crtc = to_radeon_crtc(connector->encoder->crtc);
  213. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  214. ++count;
  215. }
  216. }
  217. if (count > 1) {
  218. if (rdev->pm.state == PM_STATE_ACTIVE) {
  219. cancel_delayed_work(&rdev->pm.idle_work);
  220. rdev->pm.state = PM_STATE_PAUSED;
  221. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  222. if (rdev->pm.downclocked)
  223. radeon_pm_set_clocks(rdev);
  224. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  225. }
  226. } else if (count == 1) {
  227. /* TODO: Increase clocks if needed for current mode */
  228. if (rdev->pm.state == PM_STATE_MINIMUM) {
  229. rdev->pm.state = PM_STATE_ACTIVE;
  230. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  231. radeon_pm_set_clocks(rdev);
  232. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  233. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  234. }
  235. else if (rdev->pm.state == PM_STATE_PAUSED) {
  236. rdev->pm.state = PM_STATE_ACTIVE;
  237. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  238. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  239. DRM_DEBUG("radeon: dynamic power management activated\n");
  240. }
  241. }
  242. else { /* count == 0 */
  243. if (rdev->pm.state != PM_STATE_MINIMUM) {
  244. cancel_delayed_work(&rdev->pm.idle_work);
  245. rdev->pm.state = PM_STATE_MINIMUM;
  246. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  247. radeon_pm_set_clocks(rdev);
  248. }
  249. }
  250. mutex_unlock(&rdev->pm.mutex);
  251. }
  252. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  253. {
  254. u32 stat_crtc1 = 0, stat_crtc2 = 0;
  255. bool in_vbl = true;
  256. if (ASIC_IS_AVIVO(rdev)) {
  257. if (rdev->pm.active_crtcs & (1 << 0)) {
  258. stat_crtc1 = RREG32(D1CRTC_STATUS);
  259. if (!(stat_crtc1 & 1))
  260. in_vbl = false;
  261. }
  262. if (rdev->pm.active_crtcs & (1 << 1)) {
  263. stat_crtc2 = RREG32(D2CRTC_STATUS);
  264. if (!(stat_crtc2 & 1))
  265. in_vbl = false;
  266. }
  267. }
  268. if (in_vbl == false)
  269. DRM_INFO("not in vbl for pm change %08x %08x at %s\n", stat_crtc1,
  270. stat_crtc2, finish ? "exit" : "entry");
  271. return in_vbl;
  272. }
  273. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  274. {
  275. /*radeon_fence_wait_last(rdev);*/
  276. switch (rdev->pm.planned_action) {
  277. case PM_ACTION_UPCLOCK:
  278. rdev->pm.downclocked = false;
  279. break;
  280. case PM_ACTION_DOWNCLOCK:
  281. rdev->pm.downclocked = true;
  282. break;
  283. case PM_ACTION_MINIMUM:
  284. break;
  285. case PM_ACTION_NONE:
  286. DRM_ERROR("%s: PM_ACTION_NONE\n", __func__);
  287. break;
  288. }
  289. /* check if we are in vblank */
  290. radeon_pm_debug_check_in_vbl(rdev, false);
  291. radeon_set_power_state(rdev);
  292. radeon_pm_debug_check_in_vbl(rdev, true);
  293. rdev->pm.planned_action = PM_ACTION_NONE;
  294. }
  295. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  296. {
  297. radeon_get_power_state(rdev, rdev->pm.planned_action);
  298. mutex_lock(&rdev->cp.mutex);
  299. if (rdev->pm.active_crtcs & (1 << 0)) {
  300. rdev->pm.req_vblank |= (1 << 0);
  301. drm_vblank_get(rdev->ddev, 0);
  302. }
  303. if (rdev->pm.active_crtcs & (1 << 1)) {
  304. rdev->pm.req_vblank |= (1 << 1);
  305. drm_vblank_get(rdev->ddev, 1);
  306. }
  307. if (rdev->pm.active_crtcs)
  308. wait_event_interruptible_timeout(
  309. rdev->irq.vblank_queue, 0,
  310. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  311. if (rdev->pm.req_vblank & (1 << 0)) {
  312. rdev->pm.req_vblank &= ~(1 << 0);
  313. drm_vblank_put(rdev->ddev, 0);
  314. }
  315. if (rdev->pm.req_vblank & (1 << 1)) {
  316. rdev->pm.req_vblank &= ~(1 << 1);
  317. drm_vblank_put(rdev->ddev, 1);
  318. }
  319. radeon_pm_set_clocks_locked(rdev);
  320. mutex_unlock(&rdev->cp.mutex);
  321. }
  322. static void radeon_pm_idle_work_handler(struct work_struct *work)
  323. {
  324. struct radeon_device *rdev;
  325. rdev = container_of(work, struct radeon_device,
  326. pm.idle_work.work);
  327. mutex_lock(&rdev->pm.mutex);
  328. if (rdev->pm.state == PM_STATE_ACTIVE) {
  329. unsigned long irq_flags;
  330. int not_processed = 0;
  331. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  332. if (!list_empty(&rdev->fence_drv.emited)) {
  333. struct list_head *ptr;
  334. list_for_each(ptr, &rdev->fence_drv.emited) {
  335. /* count up to 3, that's enought info */
  336. if (++not_processed >= 3)
  337. break;
  338. }
  339. }
  340. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  341. if (not_processed >= 3) { /* should upclock */
  342. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  343. rdev->pm.planned_action = PM_ACTION_NONE;
  344. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  345. rdev->pm.downclocked) {
  346. rdev->pm.planned_action =
  347. PM_ACTION_UPCLOCK;
  348. rdev->pm.action_timeout = jiffies +
  349. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  350. }
  351. } else if (not_processed == 0) { /* should downclock */
  352. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  353. rdev->pm.planned_action = PM_ACTION_NONE;
  354. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  355. !rdev->pm.downclocked) {
  356. rdev->pm.planned_action =
  357. PM_ACTION_DOWNCLOCK;
  358. rdev->pm.action_timeout = jiffies +
  359. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  360. }
  361. }
  362. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  363. jiffies > rdev->pm.action_timeout) {
  364. radeon_pm_set_clocks(rdev);
  365. }
  366. }
  367. mutex_unlock(&rdev->pm.mutex);
  368. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  369. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  370. }
  371. /*
  372. * Debugfs info
  373. */
  374. #if defined(CONFIG_DEBUG_FS)
  375. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  376. {
  377. struct drm_info_node *node = (struct drm_info_node *) m->private;
  378. struct drm_device *dev = node->minor->dev;
  379. struct radeon_device *rdev = dev->dev_private;
  380. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  381. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  382. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  383. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  384. if (rdev->asic->get_memory_clock)
  385. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  386. return 0;
  387. }
  388. static struct drm_info_list radeon_pm_info_list[] = {
  389. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  390. };
  391. #endif
  392. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  393. {
  394. #if defined(CONFIG_DEBUG_FS)
  395. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  396. #else
  397. return 0;
  398. #endif
  399. }