hns_roce_hw_v2.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/acpi.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <net/addrconf.h>
  38. #include <rdma/ib_umem.h>
  39. #include "hnae3.h"
  40. #include "hns_roce_common.h"
  41. #include "hns_roce_device.h"
  42. #include "hns_roce_cmd.h"
  43. #include "hns_roce_hem.h"
  44. #include "hns_roce_hw_v2.h"
  45. static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
  46. struct ib_sge *sg)
  47. {
  48. dseg->lkey = cpu_to_le32(sg->lkey);
  49. dseg->addr = cpu_to_le64(sg->addr);
  50. dseg->len = cpu_to_le32(sg->length);
  51. }
  52. static void set_extend_sge(struct hns_roce_qp *qp, const struct ib_send_wr *wr,
  53. unsigned int *sge_ind)
  54. {
  55. struct hns_roce_v2_wqe_data_seg *dseg;
  56. struct ib_sge *sg;
  57. int num_in_wqe = 0;
  58. int extend_sge_num;
  59. int fi_sge_num;
  60. int se_sge_num;
  61. int shift;
  62. int i;
  63. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC)
  64. num_in_wqe = HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE;
  65. extend_sge_num = wr->num_sge - num_in_wqe;
  66. sg = wr->sg_list + num_in_wqe;
  67. shift = qp->hr_buf.page_shift;
  68. /*
  69. * Check whether wr->num_sge sges are in the same page. If not, we
  70. * should calculate how many sges in the first page and the second
  71. * page.
  72. */
  73. dseg = get_send_extend_sge(qp, (*sge_ind) & (qp->sge.sge_cnt - 1));
  74. fi_sge_num = (round_up((uintptr_t)dseg, 1 << shift) -
  75. (uintptr_t)dseg) /
  76. sizeof(struct hns_roce_v2_wqe_data_seg);
  77. if (extend_sge_num > fi_sge_num) {
  78. se_sge_num = extend_sge_num - fi_sge_num;
  79. for (i = 0; i < fi_sge_num; i++) {
  80. set_data_seg_v2(dseg++, sg + i);
  81. (*sge_ind)++;
  82. }
  83. dseg = get_send_extend_sge(qp,
  84. (*sge_ind) & (qp->sge.sge_cnt - 1));
  85. for (i = 0; i < se_sge_num; i++) {
  86. set_data_seg_v2(dseg++, sg + fi_sge_num + i);
  87. (*sge_ind)++;
  88. }
  89. } else {
  90. for (i = 0; i < extend_sge_num; i++) {
  91. set_data_seg_v2(dseg++, sg + i);
  92. (*sge_ind)++;
  93. }
  94. }
  95. }
  96. static int set_rwqe_data_seg(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  97. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
  98. void *wqe, unsigned int *sge_ind,
  99. struct ib_send_wr **bad_wr)
  100. {
  101. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  102. struct hns_roce_v2_wqe_data_seg *dseg = wqe;
  103. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  104. int i;
  105. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  106. if (le32_to_cpu(rc_sq_wqe->msg_len) >
  107. hr_dev->caps.max_sq_inline) {
  108. *bad_wr = wr;
  109. dev_err(hr_dev->dev, "inline len(1-%d)=%d, illegal",
  110. rc_sq_wqe->msg_len, hr_dev->caps.max_sq_inline);
  111. return -EINVAL;
  112. }
  113. if (wr->opcode == IB_WR_RDMA_READ) {
  114. dev_err(hr_dev->dev, "Not support inline data!\n");
  115. return -EINVAL;
  116. }
  117. for (i = 0; i < wr->num_sge; i++) {
  118. memcpy(wqe, ((void *)wr->sg_list[i].addr),
  119. wr->sg_list[i].length);
  120. wqe += wr->sg_list[i].length;
  121. }
  122. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S,
  123. 1);
  124. } else {
  125. if (wr->num_sge <= HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) {
  126. for (i = 0; i < wr->num_sge; i++) {
  127. if (likely(wr->sg_list[i].length)) {
  128. set_data_seg_v2(dseg, wr->sg_list + i);
  129. dseg++;
  130. }
  131. }
  132. } else {
  133. roce_set_field(rc_sq_wqe->byte_20,
  134. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  135. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  136. (*sge_ind) & (qp->sge.sge_cnt - 1));
  137. for (i = 0; i < HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE; i++) {
  138. if (likely(wr->sg_list[i].length)) {
  139. set_data_seg_v2(dseg, wr->sg_list + i);
  140. dseg++;
  141. }
  142. }
  143. set_extend_sge(qp, wr, sge_ind);
  144. }
  145. roce_set_field(rc_sq_wqe->byte_16,
  146. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  147. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, wr->num_sge);
  148. }
  149. return 0;
  150. }
  151. static int hns_roce_v2_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  152. struct ib_send_wr **bad_wr)
  153. {
  154. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  155. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  156. struct hns_roce_v2_ud_send_wqe *ud_sq_wqe;
  157. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe;
  158. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  159. struct device *dev = hr_dev->dev;
  160. struct hns_roce_v2_db sq_db;
  161. unsigned int sge_ind = 0;
  162. unsigned int owner_bit;
  163. unsigned long flags;
  164. unsigned int ind;
  165. void *wqe = NULL;
  166. bool loopback;
  167. u32 tmp_len;
  168. int ret = 0;
  169. u8 *smac;
  170. int nreq;
  171. int i;
  172. if (unlikely(ibqp->qp_type != IB_QPT_RC &&
  173. ibqp->qp_type != IB_QPT_GSI &&
  174. ibqp->qp_type != IB_QPT_UD)) {
  175. dev_err(dev, "Not supported QP(0x%x)type!\n", ibqp->qp_type);
  176. *bad_wr = wr;
  177. return -EOPNOTSUPP;
  178. }
  179. if (unlikely(qp->state == IB_QPS_RESET || qp->state == IB_QPS_INIT ||
  180. qp->state == IB_QPS_RTR)) {
  181. dev_err(dev, "Post WQE fail, QP state %d err!\n", qp->state);
  182. *bad_wr = wr;
  183. return -EINVAL;
  184. }
  185. spin_lock_irqsave(&qp->sq.lock, flags);
  186. ind = qp->sq_next_wqe;
  187. sge_ind = qp->next_sge;
  188. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  189. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  190. ret = -ENOMEM;
  191. *bad_wr = wr;
  192. goto out;
  193. }
  194. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  195. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  196. wr->num_sge, qp->sq.max_gs);
  197. ret = -EINVAL;
  198. *bad_wr = wr;
  199. goto out;
  200. }
  201. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  202. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  203. wr->wr_id;
  204. owner_bit =
  205. ~(((qp->sq.head + nreq) >> ilog2(qp->sq.wqe_cnt)) & 0x1);
  206. tmp_len = 0;
  207. /* Corresponding to the QP type, wqe process separately */
  208. if (ibqp->qp_type == IB_QPT_GSI) {
  209. ud_sq_wqe = wqe;
  210. memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
  211. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
  212. V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
  213. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
  214. V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
  215. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
  216. V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
  217. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
  218. V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
  219. roce_set_field(ud_sq_wqe->byte_48,
  220. V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
  221. V2_UD_SEND_WQE_BYTE_48_DMAC_4_S,
  222. ah->av.mac[4]);
  223. roce_set_field(ud_sq_wqe->byte_48,
  224. V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
  225. V2_UD_SEND_WQE_BYTE_48_DMAC_5_S,
  226. ah->av.mac[5]);
  227. /* MAC loopback */
  228. smac = (u8 *)hr_dev->dev_addr[qp->port];
  229. loopback = ether_addr_equal_unaligned(ah->av.mac,
  230. smac) ? 1 : 0;
  231. roce_set_bit(ud_sq_wqe->byte_40,
  232. V2_UD_SEND_WQE_BYTE_40_LBI_S, loopback);
  233. roce_set_field(ud_sq_wqe->byte_4,
  234. V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
  235. V2_UD_SEND_WQE_BYTE_4_OPCODE_S,
  236. HNS_ROCE_V2_WQE_OP_SEND);
  237. for (i = 0; i < wr->num_sge; i++)
  238. tmp_len += wr->sg_list[i].length;
  239. ud_sq_wqe->msg_len =
  240. cpu_to_le32(le32_to_cpu(ud_sq_wqe->msg_len) + tmp_len);
  241. switch (wr->opcode) {
  242. case IB_WR_SEND_WITH_IMM:
  243. case IB_WR_RDMA_WRITE_WITH_IMM:
  244. ud_sq_wqe->immtdata =
  245. cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
  246. break;
  247. default:
  248. ud_sq_wqe->immtdata = 0;
  249. break;
  250. }
  251. /* Set sig attr */
  252. roce_set_bit(ud_sq_wqe->byte_4,
  253. V2_UD_SEND_WQE_BYTE_4_CQE_S,
  254. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  255. /* Set se attr */
  256. roce_set_bit(ud_sq_wqe->byte_4,
  257. V2_UD_SEND_WQE_BYTE_4_SE_S,
  258. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  259. roce_set_bit(ud_sq_wqe->byte_4,
  260. V2_UD_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  261. roce_set_field(ud_sq_wqe->byte_16,
  262. V2_UD_SEND_WQE_BYTE_16_PD_M,
  263. V2_UD_SEND_WQE_BYTE_16_PD_S,
  264. to_hr_pd(ibqp->pd)->pdn);
  265. roce_set_field(ud_sq_wqe->byte_16,
  266. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
  267. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S,
  268. wr->num_sge);
  269. roce_set_field(ud_sq_wqe->byte_20,
  270. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  271. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  272. sge_ind & (qp->sge.sge_cnt - 1));
  273. roce_set_field(ud_sq_wqe->byte_24,
  274. V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
  275. V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, 0);
  276. ud_sq_wqe->qkey =
  277. cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
  278. qp->qkey : ud_wr(wr)->remote_qkey);
  279. roce_set_field(ud_sq_wqe->byte_32,
  280. V2_UD_SEND_WQE_BYTE_32_DQPN_M,
  281. V2_UD_SEND_WQE_BYTE_32_DQPN_S,
  282. ud_wr(wr)->remote_qpn);
  283. roce_set_field(ud_sq_wqe->byte_36,
  284. V2_UD_SEND_WQE_BYTE_36_VLAN_M,
  285. V2_UD_SEND_WQE_BYTE_36_VLAN_S,
  286. le16_to_cpu(ah->av.vlan));
  287. roce_set_field(ud_sq_wqe->byte_36,
  288. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
  289. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S,
  290. ah->av.hop_limit);
  291. roce_set_field(ud_sq_wqe->byte_36,
  292. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  293. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  294. 0);
  295. roce_set_field(ud_sq_wqe->byte_36,
  296. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  297. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  298. 0);
  299. roce_set_field(ud_sq_wqe->byte_40,
  300. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
  301. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S, 0);
  302. roce_set_field(ud_sq_wqe->byte_40,
  303. V2_UD_SEND_WQE_BYTE_40_SL_M,
  304. V2_UD_SEND_WQE_BYTE_40_SL_S,
  305. le32_to_cpu(ah->av.sl_tclass_flowlabel) >>
  306. HNS_ROCE_SL_SHIFT);
  307. roce_set_field(ud_sq_wqe->byte_40,
  308. V2_UD_SEND_WQE_BYTE_40_PORTN_M,
  309. V2_UD_SEND_WQE_BYTE_40_PORTN_S,
  310. qp->port);
  311. roce_set_field(ud_sq_wqe->byte_48,
  312. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
  313. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S,
  314. hns_get_gid_index(hr_dev, qp->phy_port,
  315. ah->av.gid_index));
  316. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0],
  317. GID_LEN_V2);
  318. set_extend_sge(qp, wr, &sge_ind);
  319. ind++;
  320. } else if (ibqp->qp_type == IB_QPT_RC) {
  321. rc_sq_wqe = wqe;
  322. memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
  323. for (i = 0; i < wr->num_sge; i++)
  324. tmp_len += wr->sg_list[i].length;
  325. rc_sq_wqe->msg_len =
  326. cpu_to_le32(le32_to_cpu(rc_sq_wqe->msg_len) + tmp_len);
  327. switch (wr->opcode) {
  328. case IB_WR_SEND_WITH_IMM:
  329. case IB_WR_RDMA_WRITE_WITH_IMM:
  330. rc_sq_wqe->immtdata =
  331. cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
  332. break;
  333. case IB_WR_SEND_WITH_INV:
  334. rc_sq_wqe->inv_key =
  335. cpu_to_le32(wr->ex.invalidate_rkey);
  336. break;
  337. default:
  338. rc_sq_wqe->immtdata = 0;
  339. break;
  340. }
  341. roce_set_bit(rc_sq_wqe->byte_4,
  342. V2_RC_SEND_WQE_BYTE_4_FENCE_S,
  343. (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
  344. roce_set_bit(rc_sq_wqe->byte_4,
  345. V2_RC_SEND_WQE_BYTE_4_SE_S,
  346. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  347. roce_set_bit(rc_sq_wqe->byte_4,
  348. V2_RC_SEND_WQE_BYTE_4_CQE_S,
  349. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  350. roce_set_bit(rc_sq_wqe->byte_4,
  351. V2_RC_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  352. switch (wr->opcode) {
  353. case IB_WR_RDMA_READ:
  354. roce_set_field(rc_sq_wqe->byte_4,
  355. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  356. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  357. HNS_ROCE_V2_WQE_OP_RDMA_READ);
  358. rc_sq_wqe->rkey =
  359. cpu_to_le32(rdma_wr(wr)->rkey);
  360. rc_sq_wqe->va =
  361. cpu_to_le64(rdma_wr(wr)->remote_addr);
  362. break;
  363. case IB_WR_RDMA_WRITE:
  364. roce_set_field(rc_sq_wqe->byte_4,
  365. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  366. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  367. HNS_ROCE_V2_WQE_OP_RDMA_WRITE);
  368. rc_sq_wqe->rkey =
  369. cpu_to_le32(rdma_wr(wr)->rkey);
  370. rc_sq_wqe->va =
  371. cpu_to_le64(rdma_wr(wr)->remote_addr);
  372. break;
  373. case IB_WR_RDMA_WRITE_WITH_IMM:
  374. roce_set_field(rc_sq_wqe->byte_4,
  375. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  376. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  377. HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM);
  378. rc_sq_wqe->rkey =
  379. cpu_to_le32(rdma_wr(wr)->rkey);
  380. rc_sq_wqe->va =
  381. cpu_to_le64(rdma_wr(wr)->remote_addr);
  382. break;
  383. case IB_WR_SEND:
  384. roce_set_field(rc_sq_wqe->byte_4,
  385. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  386. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  387. HNS_ROCE_V2_WQE_OP_SEND);
  388. break;
  389. case IB_WR_SEND_WITH_INV:
  390. roce_set_field(rc_sq_wqe->byte_4,
  391. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  392. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  393. HNS_ROCE_V2_WQE_OP_SEND_WITH_INV);
  394. break;
  395. case IB_WR_SEND_WITH_IMM:
  396. roce_set_field(rc_sq_wqe->byte_4,
  397. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  398. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  399. HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM);
  400. break;
  401. case IB_WR_LOCAL_INV:
  402. roce_set_field(rc_sq_wqe->byte_4,
  403. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  404. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  405. HNS_ROCE_V2_WQE_OP_LOCAL_INV);
  406. break;
  407. case IB_WR_ATOMIC_CMP_AND_SWP:
  408. roce_set_field(rc_sq_wqe->byte_4,
  409. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  410. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  411. HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP);
  412. break;
  413. case IB_WR_ATOMIC_FETCH_AND_ADD:
  414. roce_set_field(rc_sq_wqe->byte_4,
  415. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  416. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  417. HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD);
  418. break;
  419. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  420. roce_set_field(rc_sq_wqe->byte_4,
  421. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  422. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  423. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP);
  424. break;
  425. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  426. roce_set_field(rc_sq_wqe->byte_4,
  427. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  428. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  429. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD);
  430. break;
  431. default:
  432. roce_set_field(rc_sq_wqe->byte_4,
  433. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  434. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  435. HNS_ROCE_V2_WQE_OP_MASK);
  436. break;
  437. }
  438. wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
  439. ret = set_rwqe_data_seg(ibqp, wr, rc_sq_wqe, wqe,
  440. &sge_ind, bad_wr);
  441. if (ret)
  442. goto out;
  443. ind++;
  444. } else {
  445. dev_err(dev, "Illegal qp_type(0x%x)\n", ibqp->qp_type);
  446. spin_unlock_irqrestore(&qp->sq.lock, flags);
  447. *bad_wr = wr;
  448. return -EOPNOTSUPP;
  449. }
  450. }
  451. out:
  452. if (likely(nreq)) {
  453. qp->sq.head += nreq;
  454. /* Memory barrier */
  455. wmb();
  456. sq_db.byte_4 = 0;
  457. sq_db.parameter = 0;
  458. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  459. V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
  460. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  461. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
  462. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_IDX_M,
  463. V2_DB_PARAMETER_IDX_S,
  464. qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
  465. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
  466. V2_DB_PARAMETER_SL_S, qp->sl);
  467. hns_roce_write64_k((__le32 *)&sq_db, qp->sq.db_reg_l);
  468. qp->sq_next_wqe = ind;
  469. qp->next_sge = sge_ind;
  470. }
  471. spin_unlock_irqrestore(&qp->sq.lock, flags);
  472. return ret;
  473. }
  474. static int hns_roce_v2_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  475. struct ib_recv_wr **bad_wr)
  476. {
  477. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  478. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  479. struct hns_roce_v2_wqe_data_seg *dseg;
  480. struct hns_roce_rinl_sge *sge_list;
  481. struct device *dev = hr_dev->dev;
  482. unsigned long flags;
  483. void *wqe = NULL;
  484. int ret = 0;
  485. int nreq;
  486. int ind;
  487. int i;
  488. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  489. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  490. if (hr_qp->state == IB_QPS_RESET) {
  491. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  492. *bad_wr = wr;
  493. return -EINVAL;
  494. }
  495. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  496. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  497. hr_qp->ibqp.recv_cq)) {
  498. ret = -ENOMEM;
  499. *bad_wr = wr;
  500. goto out;
  501. }
  502. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  503. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  504. wr->num_sge, hr_qp->rq.max_gs);
  505. ret = -EINVAL;
  506. *bad_wr = wr;
  507. goto out;
  508. }
  509. wqe = get_recv_wqe(hr_qp, ind);
  510. dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
  511. for (i = 0; i < wr->num_sge; i++) {
  512. if (!wr->sg_list[i].length)
  513. continue;
  514. set_data_seg_v2(dseg, wr->sg_list + i);
  515. dseg++;
  516. }
  517. if (i < hr_qp->rq.max_gs) {
  518. dseg->lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
  519. dseg->addr = 0;
  520. }
  521. /* rq support inline data */
  522. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  523. sge_list = hr_qp->rq_inl_buf.wqe_list[ind].sg_list;
  524. hr_qp->rq_inl_buf.wqe_list[ind].sge_cnt =
  525. (u32)wr->num_sge;
  526. for (i = 0; i < wr->num_sge; i++) {
  527. sge_list[i].addr =
  528. (void *)(u64)wr->sg_list[i].addr;
  529. sge_list[i].len = wr->sg_list[i].length;
  530. }
  531. }
  532. hr_qp->rq.wrid[ind] = wr->wr_id;
  533. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  534. }
  535. out:
  536. if (likely(nreq)) {
  537. hr_qp->rq.head += nreq;
  538. /* Memory barrier */
  539. wmb();
  540. *hr_qp->rdb.db_record = hr_qp->rq.head & 0xffff;
  541. }
  542. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  543. return ret;
  544. }
  545. static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
  546. {
  547. int ntu = ring->next_to_use;
  548. int ntc = ring->next_to_clean;
  549. int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
  550. return ring->desc_num - used - 1;
  551. }
  552. static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
  553. struct hns_roce_v2_cmq_ring *ring)
  554. {
  555. int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
  556. ring->desc = kzalloc(size, GFP_KERNEL);
  557. if (!ring->desc)
  558. return -ENOMEM;
  559. ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
  560. DMA_BIDIRECTIONAL);
  561. if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
  562. ring->desc_dma_addr = 0;
  563. kfree(ring->desc);
  564. ring->desc = NULL;
  565. return -ENOMEM;
  566. }
  567. return 0;
  568. }
  569. static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
  570. struct hns_roce_v2_cmq_ring *ring)
  571. {
  572. dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
  573. ring->desc_num * sizeof(struct hns_roce_cmq_desc),
  574. DMA_BIDIRECTIONAL);
  575. ring->desc_dma_addr = 0;
  576. kfree(ring->desc);
  577. }
  578. static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
  579. {
  580. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  581. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  582. &priv->cmq.csq : &priv->cmq.crq;
  583. ring->flag = ring_type;
  584. ring->next_to_clean = 0;
  585. ring->next_to_use = 0;
  586. return hns_roce_alloc_cmq_desc(hr_dev, ring);
  587. }
  588. static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
  589. {
  590. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  591. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  592. &priv->cmq.csq : &priv->cmq.crq;
  593. dma_addr_t dma = ring->desc_dma_addr;
  594. if (ring_type == TYPE_CSQ) {
  595. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
  596. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
  597. upper_32_bits(dma));
  598. roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
  599. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  600. HNS_ROCE_CMQ_ENABLE);
  601. roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
  602. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
  603. } else {
  604. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
  605. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
  606. upper_32_bits(dma));
  607. roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
  608. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  609. HNS_ROCE_CMQ_ENABLE);
  610. roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
  611. roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
  612. }
  613. }
  614. static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
  615. {
  616. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  617. int ret;
  618. /* Setup the queue entries for command queue */
  619. priv->cmq.csq.desc_num = 1024;
  620. priv->cmq.crq.desc_num = 1024;
  621. /* Setup the lock for command queue */
  622. spin_lock_init(&priv->cmq.csq.lock);
  623. spin_lock_init(&priv->cmq.crq.lock);
  624. /* Setup Tx write back timeout */
  625. priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
  626. /* Init CSQ */
  627. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
  628. if (ret) {
  629. dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
  630. return ret;
  631. }
  632. /* Init CRQ */
  633. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
  634. if (ret) {
  635. dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
  636. goto err_crq;
  637. }
  638. /* Init CSQ REG */
  639. hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
  640. /* Init CRQ REG */
  641. hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
  642. return 0;
  643. err_crq:
  644. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  645. return ret;
  646. }
  647. static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
  648. {
  649. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  650. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  651. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
  652. }
  653. static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
  654. enum hns_roce_opcode_type opcode,
  655. bool is_read)
  656. {
  657. memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
  658. desc->opcode = cpu_to_le16(opcode);
  659. desc->flag =
  660. cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
  661. if (is_read)
  662. desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
  663. else
  664. desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
  665. }
  666. static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
  667. {
  668. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  669. u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  670. return head == priv->cmq.csq.next_to_use;
  671. }
  672. static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
  673. {
  674. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  675. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  676. struct hns_roce_cmq_desc *desc;
  677. u16 ntc = csq->next_to_clean;
  678. u32 head;
  679. int clean = 0;
  680. desc = &csq->desc[ntc];
  681. head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  682. while (head != ntc) {
  683. memset(desc, 0, sizeof(*desc));
  684. ntc++;
  685. if (ntc == csq->desc_num)
  686. ntc = 0;
  687. desc = &csq->desc[ntc];
  688. clean++;
  689. }
  690. csq->next_to_clean = ntc;
  691. return clean;
  692. }
  693. static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
  694. struct hns_roce_cmq_desc *desc, int num)
  695. {
  696. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  697. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  698. struct hns_roce_cmq_desc *desc_to_use;
  699. bool complete = false;
  700. u32 timeout = 0;
  701. int handle = 0;
  702. u16 desc_ret;
  703. int ret = 0;
  704. int ntc;
  705. if (hr_dev->is_reset)
  706. return 0;
  707. spin_lock_bh(&csq->lock);
  708. if (num > hns_roce_cmq_space(csq)) {
  709. spin_unlock_bh(&csq->lock);
  710. return -EBUSY;
  711. }
  712. /*
  713. * Record the location of desc in the cmq for this time
  714. * which will be use for hardware to write back
  715. */
  716. ntc = csq->next_to_use;
  717. while (handle < num) {
  718. desc_to_use = &csq->desc[csq->next_to_use];
  719. *desc_to_use = desc[handle];
  720. dev_dbg(hr_dev->dev, "set cmq desc:\n");
  721. csq->next_to_use++;
  722. if (csq->next_to_use == csq->desc_num)
  723. csq->next_to_use = 0;
  724. handle++;
  725. }
  726. /* Write to hardware */
  727. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
  728. /*
  729. * If the command is sync, wait for the firmware to write back,
  730. * if multi descriptors to be sent, use the first one to check
  731. */
  732. if ((desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
  733. do {
  734. if (hns_roce_cmq_csq_done(hr_dev))
  735. break;
  736. udelay(1);
  737. timeout++;
  738. } while (timeout < priv->cmq.tx_timeout);
  739. }
  740. if (hns_roce_cmq_csq_done(hr_dev)) {
  741. complete = true;
  742. handle = 0;
  743. while (handle < num) {
  744. /* get the result of hardware write back */
  745. desc_to_use = &csq->desc[ntc];
  746. desc[handle] = *desc_to_use;
  747. dev_dbg(hr_dev->dev, "Get cmq desc:\n");
  748. desc_ret = desc[handle].retval;
  749. if (desc_ret == CMD_EXEC_SUCCESS)
  750. ret = 0;
  751. else
  752. ret = -EIO;
  753. priv->cmq.last_status = desc_ret;
  754. ntc++;
  755. handle++;
  756. if (ntc == csq->desc_num)
  757. ntc = 0;
  758. }
  759. }
  760. if (!complete)
  761. ret = -EAGAIN;
  762. /* clean the command send queue */
  763. handle = hns_roce_cmq_csq_clean(hr_dev);
  764. if (handle != num)
  765. dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
  766. handle, num);
  767. spin_unlock_bh(&csq->lock);
  768. return ret;
  769. }
  770. static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
  771. {
  772. struct hns_roce_query_version *resp;
  773. struct hns_roce_cmq_desc desc;
  774. int ret;
  775. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
  776. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  777. if (ret)
  778. return ret;
  779. resp = (struct hns_roce_query_version *)desc.data;
  780. hr_dev->hw_rev = le32_to_cpu(resp->rocee_hw_version);
  781. hr_dev->vendor_id = le32_to_cpu(resp->rocee_vendor_id);
  782. return 0;
  783. }
  784. static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
  785. {
  786. struct hns_roce_cfg_global_param *req;
  787. struct hns_roce_cmq_desc desc;
  788. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
  789. false);
  790. req = (struct hns_roce_cfg_global_param *)desc.data;
  791. memset(req, 0, sizeof(*req));
  792. roce_set_field(req->time_cfg_udp_port,
  793. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
  794. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
  795. roce_set_field(req->time_cfg_udp_port,
  796. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
  797. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
  798. return hns_roce_cmq_send(hr_dev, &desc, 1);
  799. }
  800. static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
  801. {
  802. struct hns_roce_cmq_desc desc[2];
  803. struct hns_roce_pf_res_a *req_a;
  804. struct hns_roce_pf_res_b *req_b;
  805. int ret;
  806. int i;
  807. for (i = 0; i < 2; i++) {
  808. hns_roce_cmq_setup_basic_desc(&desc[i],
  809. HNS_ROCE_OPC_QUERY_PF_RES, true);
  810. if (i == 0)
  811. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  812. else
  813. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  814. }
  815. ret = hns_roce_cmq_send(hr_dev, desc, 2);
  816. if (ret)
  817. return ret;
  818. req_a = (struct hns_roce_pf_res_a *)desc[0].data;
  819. req_b = (struct hns_roce_pf_res_b *)desc[1].data;
  820. hr_dev->caps.qpc_bt_num = roce_get_field(req_a->qpc_bt_idx_num,
  821. PF_RES_DATA_1_PF_QPC_BT_NUM_M,
  822. PF_RES_DATA_1_PF_QPC_BT_NUM_S);
  823. hr_dev->caps.srqc_bt_num = roce_get_field(req_a->srqc_bt_idx_num,
  824. PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
  825. PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
  826. hr_dev->caps.cqc_bt_num = roce_get_field(req_a->cqc_bt_idx_num,
  827. PF_RES_DATA_3_PF_CQC_BT_NUM_M,
  828. PF_RES_DATA_3_PF_CQC_BT_NUM_S);
  829. hr_dev->caps.mpt_bt_num = roce_get_field(req_a->mpt_bt_idx_num,
  830. PF_RES_DATA_4_PF_MPT_BT_NUM_M,
  831. PF_RES_DATA_4_PF_MPT_BT_NUM_S);
  832. hr_dev->caps.sl_num = roce_get_field(req_b->qid_idx_sl_num,
  833. PF_RES_DATA_3_PF_SL_NUM_M,
  834. PF_RES_DATA_3_PF_SL_NUM_S);
  835. return 0;
  836. }
  837. static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
  838. {
  839. struct hns_roce_cmq_desc desc[2];
  840. struct hns_roce_vf_res_a *req_a;
  841. struct hns_roce_vf_res_b *req_b;
  842. int i;
  843. req_a = (struct hns_roce_vf_res_a *)desc[0].data;
  844. req_b = (struct hns_roce_vf_res_b *)desc[1].data;
  845. memset(req_a, 0, sizeof(*req_a));
  846. memset(req_b, 0, sizeof(*req_b));
  847. for (i = 0; i < 2; i++) {
  848. hns_roce_cmq_setup_basic_desc(&desc[i],
  849. HNS_ROCE_OPC_ALLOC_VF_RES, false);
  850. if (i == 0)
  851. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  852. else
  853. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  854. if (i == 0) {
  855. roce_set_field(req_a->vf_qpc_bt_idx_num,
  856. VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
  857. VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
  858. roce_set_field(req_a->vf_qpc_bt_idx_num,
  859. VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
  860. VF_RES_A_DATA_1_VF_QPC_BT_NUM_S,
  861. HNS_ROCE_VF_QPC_BT_NUM);
  862. roce_set_field(req_a->vf_srqc_bt_idx_num,
  863. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
  864. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
  865. roce_set_field(req_a->vf_srqc_bt_idx_num,
  866. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
  867. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
  868. HNS_ROCE_VF_SRQC_BT_NUM);
  869. roce_set_field(req_a->vf_cqc_bt_idx_num,
  870. VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
  871. VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
  872. roce_set_field(req_a->vf_cqc_bt_idx_num,
  873. VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
  874. VF_RES_A_DATA_3_VF_CQC_BT_NUM_S,
  875. HNS_ROCE_VF_CQC_BT_NUM);
  876. roce_set_field(req_a->vf_mpt_bt_idx_num,
  877. VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
  878. VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
  879. roce_set_field(req_a->vf_mpt_bt_idx_num,
  880. VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
  881. VF_RES_A_DATA_4_VF_MPT_BT_NUM_S,
  882. HNS_ROCE_VF_MPT_BT_NUM);
  883. roce_set_field(req_a->vf_eqc_bt_idx_num,
  884. VF_RES_A_DATA_5_VF_EQC_IDX_M,
  885. VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
  886. roce_set_field(req_a->vf_eqc_bt_idx_num,
  887. VF_RES_A_DATA_5_VF_EQC_NUM_M,
  888. VF_RES_A_DATA_5_VF_EQC_NUM_S,
  889. HNS_ROCE_VF_EQC_NUM);
  890. } else {
  891. roce_set_field(req_b->vf_smac_idx_num,
  892. VF_RES_B_DATA_1_VF_SMAC_IDX_M,
  893. VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
  894. roce_set_field(req_b->vf_smac_idx_num,
  895. VF_RES_B_DATA_1_VF_SMAC_NUM_M,
  896. VF_RES_B_DATA_1_VF_SMAC_NUM_S,
  897. HNS_ROCE_VF_SMAC_NUM);
  898. roce_set_field(req_b->vf_sgid_idx_num,
  899. VF_RES_B_DATA_2_VF_SGID_IDX_M,
  900. VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
  901. roce_set_field(req_b->vf_sgid_idx_num,
  902. VF_RES_B_DATA_2_VF_SGID_NUM_M,
  903. VF_RES_B_DATA_2_VF_SGID_NUM_S,
  904. HNS_ROCE_VF_SGID_NUM);
  905. roce_set_field(req_b->vf_qid_idx_sl_num,
  906. VF_RES_B_DATA_3_VF_QID_IDX_M,
  907. VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
  908. roce_set_field(req_b->vf_qid_idx_sl_num,
  909. VF_RES_B_DATA_3_VF_SL_NUM_M,
  910. VF_RES_B_DATA_3_VF_SL_NUM_S,
  911. HNS_ROCE_VF_SL_NUM);
  912. }
  913. }
  914. return hns_roce_cmq_send(hr_dev, desc, 2);
  915. }
  916. static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
  917. {
  918. u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
  919. u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
  920. u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
  921. u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
  922. struct hns_roce_cfg_bt_attr *req;
  923. struct hns_roce_cmq_desc desc;
  924. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
  925. req = (struct hns_roce_cfg_bt_attr *)desc.data;
  926. memset(req, 0, sizeof(*req));
  927. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
  928. CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
  929. hr_dev->caps.qpc_ba_pg_sz + PG_SHIFT_OFFSET);
  930. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
  931. CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
  932. hr_dev->caps.qpc_buf_pg_sz + PG_SHIFT_OFFSET);
  933. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
  934. CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
  935. qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
  936. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
  937. CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
  938. hr_dev->caps.srqc_ba_pg_sz + PG_SHIFT_OFFSET);
  939. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
  940. CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
  941. hr_dev->caps.srqc_buf_pg_sz + PG_SHIFT_OFFSET);
  942. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
  943. CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
  944. srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
  945. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
  946. CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
  947. hr_dev->caps.cqc_ba_pg_sz + PG_SHIFT_OFFSET);
  948. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
  949. CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
  950. hr_dev->caps.cqc_buf_pg_sz + PG_SHIFT_OFFSET);
  951. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
  952. CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
  953. cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
  954. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
  955. CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
  956. hr_dev->caps.mpt_ba_pg_sz + PG_SHIFT_OFFSET);
  957. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
  958. CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
  959. hr_dev->caps.mpt_buf_pg_sz + PG_SHIFT_OFFSET);
  960. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
  961. CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
  962. mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
  963. return hns_roce_cmq_send(hr_dev, &desc, 1);
  964. }
  965. static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
  966. {
  967. struct hns_roce_caps *caps = &hr_dev->caps;
  968. int ret;
  969. ret = hns_roce_cmq_query_hw_info(hr_dev);
  970. if (ret) {
  971. dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
  972. ret);
  973. return ret;
  974. }
  975. ret = hns_roce_config_global_param(hr_dev);
  976. if (ret) {
  977. dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
  978. ret);
  979. return ret;
  980. }
  981. /* Get pf resource owned by every pf */
  982. ret = hns_roce_query_pf_resource(hr_dev);
  983. if (ret) {
  984. dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
  985. ret);
  986. return ret;
  987. }
  988. ret = hns_roce_alloc_vf_resource(hr_dev);
  989. if (ret) {
  990. dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
  991. ret);
  992. return ret;
  993. }
  994. hr_dev->vendor_part_id = 0;
  995. hr_dev->sys_image_guid = 0;
  996. caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
  997. caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
  998. caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
  999. caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
  1000. caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
  1001. caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
  1002. caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
  1003. caps->num_uars = HNS_ROCE_V2_UAR_NUM;
  1004. caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
  1005. caps->num_aeq_vectors = HNS_ROCE_V2_AEQE_VEC_NUM;
  1006. caps->num_comp_vectors = HNS_ROCE_V2_COMP_VEC_NUM;
  1007. caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
  1008. caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
  1009. caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
  1010. caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
  1011. caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
  1012. caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
  1013. caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
  1014. caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
  1015. caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
  1016. caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
  1017. caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
  1018. caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
  1019. caps->trrl_entry_sz = HNS_ROCE_V2_TRRL_ENTRY_SZ;
  1020. caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
  1021. caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
  1022. caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
  1023. caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
  1024. caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
  1025. caps->reserved_lkey = 0;
  1026. caps->reserved_pds = 0;
  1027. caps->reserved_mrws = 1;
  1028. caps->reserved_uars = 0;
  1029. caps->reserved_cqs = 0;
  1030. caps->qpc_ba_pg_sz = 0;
  1031. caps->qpc_buf_pg_sz = 0;
  1032. caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1033. caps->srqc_ba_pg_sz = 0;
  1034. caps->srqc_buf_pg_sz = 0;
  1035. caps->srqc_hop_num = HNS_ROCE_HOP_NUM_0;
  1036. caps->cqc_ba_pg_sz = 0;
  1037. caps->cqc_buf_pg_sz = 0;
  1038. caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1039. caps->mpt_ba_pg_sz = 0;
  1040. caps->mpt_buf_pg_sz = 0;
  1041. caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1042. caps->pbl_ba_pg_sz = 0;
  1043. caps->pbl_buf_pg_sz = 0;
  1044. caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
  1045. caps->mtt_ba_pg_sz = 0;
  1046. caps->mtt_buf_pg_sz = 0;
  1047. caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
  1048. caps->cqe_ba_pg_sz = 0;
  1049. caps->cqe_buf_pg_sz = 0;
  1050. caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
  1051. caps->eqe_ba_pg_sz = 0;
  1052. caps->eqe_buf_pg_sz = 0;
  1053. caps->eqe_hop_num = HNS_ROCE_EQE_HOP_NUM;
  1054. caps->tsq_buf_pg_sz = 0;
  1055. caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
  1056. caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
  1057. HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
  1058. HNS_ROCE_CAP_FLAG_RQ_INLINE |
  1059. HNS_ROCE_CAP_FLAG_RECORD_DB;
  1060. caps->pkey_table_len[0] = 1;
  1061. caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
  1062. caps->ceqe_depth = HNS_ROCE_V2_COMP_EQE_NUM;
  1063. caps->aeqe_depth = HNS_ROCE_V2_ASYNC_EQE_NUM;
  1064. caps->local_ca_ack_delay = 0;
  1065. caps->max_mtu = IB_MTU_4096;
  1066. ret = hns_roce_v2_set_bt(hr_dev);
  1067. if (ret)
  1068. dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
  1069. ret);
  1070. return ret;
  1071. }
  1072. static int hns_roce_config_link_table(struct hns_roce_dev *hr_dev,
  1073. enum hns_roce_link_table_type type)
  1074. {
  1075. struct hns_roce_cmq_desc desc[2];
  1076. struct hns_roce_cfg_llm_a *req_a =
  1077. (struct hns_roce_cfg_llm_a *)desc[0].data;
  1078. struct hns_roce_cfg_llm_b *req_b =
  1079. (struct hns_roce_cfg_llm_b *)desc[1].data;
  1080. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1081. struct hns_roce_link_table *link_tbl;
  1082. struct hns_roce_link_table_entry *entry;
  1083. enum hns_roce_opcode_type opcode;
  1084. u32 page_num;
  1085. int i;
  1086. switch (type) {
  1087. case TSQ_LINK_TABLE:
  1088. link_tbl = &priv->tsq;
  1089. opcode = HNS_ROCE_OPC_CFG_EXT_LLM;
  1090. break;
  1091. case TPQ_LINK_TABLE:
  1092. link_tbl = &priv->tpq;
  1093. opcode = HNS_ROCE_OPC_CFG_TMOUT_LLM;
  1094. break;
  1095. default:
  1096. return -EINVAL;
  1097. }
  1098. page_num = link_tbl->npages;
  1099. entry = link_tbl->table.buf;
  1100. memset(req_a, 0, sizeof(*req_a));
  1101. memset(req_b, 0, sizeof(*req_b));
  1102. for (i = 0; i < 2; i++) {
  1103. hns_roce_cmq_setup_basic_desc(&desc[i], opcode, false);
  1104. if (i == 0)
  1105. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1106. else
  1107. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1108. if (i == 0) {
  1109. req_a->base_addr_l = link_tbl->table.map & 0xffffffff;
  1110. req_a->base_addr_h = (link_tbl->table.map >> 32) &
  1111. 0xffffffff;
  1112. roce_set_field(req_a->depth_pgsz_init_en,
  1113. CFG_LLM_QUE_DEPTH_M,
  1114. CFG_LLM_QUE_DEPTH_S,
  1115. link_tbl->npages);
  1116. roce_set_field(req_a->depth_pgsz_init_en,
  1117. CFG_LLM_QUE_PGSZ_M,
  1118. CFG_LLM_QUE_PGSZ_S,
  1119. link_tbl->pg_sz);
  1120. req_a->head_ba_l = entry[0].blk_ba0;
  1121. req_a->head_ba_h_nxtptr = entry[0].blk_ba1_nxt_ptr;
  1122. roce_set_field(req_a->head_ptr,
  1123. CFG_LLM_HEAD_PTR_M,
  1124. CFG_LLM_HEAD_PTR_S, 0);
  1125. } else {
  1126. req_b->tail_ba_l = entry[page_num - 1].blk_ba0;
  1127. roce_set_field(req_b->tail_ba_h,
  1128. CFG_LLM_TAIL_BA_H_M,
  1129. CFG_LLM_TAIL_BA_H_S,
  1130. entry[page_num - 1].blk_ba1_nxt_ptr &
  1131. HNS_ROCE_LINK_TABLE_BA1_M);
  1132. roce_set_field(req_b->tail_ptr,
  1133. CFG_LLM_TAIL_PTR_M,
  1134. CFG_LLM_TAIL_PTR_S,
  1135. (entry[page_num - 2].blk_ba1_nxt_ptr &
  1136. HNS_ROCE_LINK_TABLE_NXT_PTR_M) >>
  1137. HNS_ROCE_LINK_TABLE_NXT_PTR_S);
  1138. }
  1139. }
  1140. roce_set_field(req_a->depth_pgsz_init_en,
  1141. CFG_LLM_INIT_EN_M, CFG_LLM_INIT_EN_S, 1);
  1142. return hns_roce_cmq_send(hr_dev, desc, 2);
  1143. }
  1144. static int hns_roce_init_link_table(struct hns_roce_dev *hr_dev,
  1145. enum hns_roce_link_table_type type)
  1146. {
  1147. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1148. struct hns_roce_link_table *link_tbl;
  1149. struct hns_roce_link_table_entry *entry;
  1150. struct device *dev = hr_dev->dev;
  1151. u32 buf_chk_sz;
  1152. dma_addr_t t;
  1153. int func_num = 1;
  1154. int pg_num_a;
  1155. int pg_num_b;
  1156. int pg_num;
  1157. int size;
  1158. int i;
  1159. switch (type) {
  1160. case TSQ_LINK_TABLE:
  1161. link_tbl = &priv->tsq;
  1162. buf_chk_sz = 1 << (hr_dev->caps.tsq_buf_pg_sz + PAGE_SHIFT);
  1163. pg_num_a = hr_dev->caps.num_qps * 8 / buf_chk_sz;
  1164. pg_num_b = hr_dev->caps.sl_num * 4 + 2;
  1165. break;
  1166. case TPQ_LINK_TABLE:
  1167. link_tbl = &priv->tpq;
  1168. buf_chk_sz = 1 << (hr_dev->caps.tpq_buf_pg_sz + PAGE_SHIFT);
  1169. pg_num_a = hr_dev->caps.num_cqs * 4 / buf_chk_sz;
  1170. pg_num_b = 2 * 4 * func_num + 2;
  1171. break;
  1172. default:
  1173. return -EINVAL;
  1174. }
  1175. pg_num = max(pg_num_a, pg_num_b);
  1176. size = pg_num * sizeof(struct hns_roce_link_table_entry);
  1177. link_tbl->table.buf = dma_alloc_coherent(dev, size,
  1178. &link_tbl->table.map,
  1179. GFP_KERNEL);
  1180. if (!link_tbl->table.buf)
  1181. goto out;
  1182. link_tbl->pg_list = kcalloc(pg_num, sizeof(*link_tbl->pg_list),
  1183. GFP_KERNEL);
  1184. if (!link_tbl->pg_list)
  1185. goto err_kcalloc_failed;
  1186. entry = link_tbl->table.buf;
  1187. for (i = 0; i < pg_num; ++i) {
  1188. link_tbl->pg_list[i].buf = dma_alloc_coherent(dev, buf_chk_sz,
  1189. &t, GFP_KERNEL);
  1190. if (!link_tbl->pg_list[i].buf)
  1191. goto err_alloc_buf_failed;
  1192. link_tbl->pg_list[i].map = t;
  1193. memset(link_tbl->pg_list[i].buf, 0, buf_chk_sz);
  1194. entry[i].blk_ba0 = (t >> 12) & 0xffffffff;
  1195. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1196. HNS_ROCE_LINK_TABLE_BA1_M,
  1197. HNS_ROCE_LINK_TABLE_BA1_S,
  1198. t >> 44);
  1199. if (i < (pg_num - 1))
  1200. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1201. HNS_ROCE_LINK_TABLE_NXT_PTR_M,
  1202. HNS_ROCE_LINK_TABLE_NXT_PTR_S,
  1203. i + 1);
  1204. }
  1205. link_tbl->npages = pg_num;
  1206. link_tbl->pg_sz = buf_chk_sz;
  1207. return hns_roce_config_link_table(hr_dev, type);
  1208. err_alloc_buf_failed:
  1209. for (i -= 1; i >= 0; i--)
  1210. dma_free_coherent(dev, buf_chk_sz,
  1211. link_tbl->pg_list[i].buf,
  1212. link_tbl->pg_list[i].map);
  1213. kfree(link_tbl->pg_list);
  1214. err_kcalloc_failed:
  1215. dma_free_coherent(dev, size, link_tbl->table.buf,
  1216. link_tbl->table.map);
  1217. out:
  1218. return -ENOMEM;
  1219. }
  1220. static void hns_roce_free_link_table(struct hns_roce_dev *hr_dev,
  1221. struct hns_roce_link_table *link_tbl)
  1222. {
  1223. struct device *dev = hr_dev->dev;
  1224. int size;
  1225. int i;
  1226. size = link_tbl->npages * sizeof(struct hns_roce_link_table_entry);
  1227. for (i = 0; i < link_tbl->npages; ++i)
  1228. if (link_tbl->pg_list[i].buf)
  1229. dma_free_coherent(dev, link_tbl->pg_sz,
  1230. link_tbl->pg_list[i].buf,
  1231. link_tbl->pg_list[i].map);
  1232. kfree(link_tbl->pg_list);
  1233. dma_free_coherent(dev, size, link_tbl->table.buf,
  1234. link_tbl->table.map);
  1235. }
  1236. static int hns_roce_v2_init(struct hns_roce_dev *hr_dev)
  1237. {
  1238. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1239. int ret;
  1240. /* TSQ includes SQ doorbell and ack doorbell */
  1241. ret = hns_roce_init_link_table(hr_dev, TSQ_LINK_TABLE);
  1242. if (ret) {
  1243. dev_err(hr_dev->dev, "TSQ init failed, ret = %d.\n", ret);
  1244. return ret;
  1245. }
  1246. ret = hns_roce_init_link_table(hr_dev, TPQ_LINK_TABLE);
  1247. if (ret) {
  1248. dev_err(hr_dev->dev, "TPQ init failed, ret = %d.\n", ret);
  1249. goto err_tpq_init_failed;
  1250. }
  1251. return 0;
  1252. err_tpq_init_failed:
  1253. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1254. return ret;
  1255. }
  1256. static void hns_roce_v2_exit(struct hns_roce_dev *hr_dev)
  1257. {
  1258. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1259. hns_roce_free_link_table(hr_dev, &priv->tpq);
  1260. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1261. }
  1262. static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
  1263. {
  1264. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1265. return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
  1266. }
  1267. static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
  1268. {
  1269. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1270. return status & HNS_ROCE_HW_MB_STATUS_MASK;
  1271. }
  1272. static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
  1273. u64 out_param, u32 in_modifier, u8 op_modifier,
  1274. u16 op, u16 token, int event)
  1275. {
  1276. struct device *dev = hr_dev->dev;
  1277. u32 __iomem *hcr = (u32 __iomem *)(hr_dev->reg_base +
  1278. ROCEE_VF_MB_CFG0_REG);
  1279. unsigned long end;
  1280. u32 val0 = 0;
  1281. u32 val1 = 0;
  1282. end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
  1283. while (hns_roce_v2_cmd_pending(hr_dev)) {
  1284. if (time_after(jiffies, end)) {
  1285. dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
  1286. (int)end);
  1287. return -EAGAIN;
  1288. }
  1289. cond_resched();
  1290. }
  1291. roce_set_field(val0, HNS_ROCE_VF_MB4_TAG_MASK,
  1292. HNS_ROCE_VF_MB4_TAG_SHIFT, in_modifier);
  1293. roce_set_field(val0, HNS_ROCE_VF_MB4_CMD_MASK,
  1294. HNS_ROCE_VF_MB4_CMD_SHIFT, op);
  1295. roce_set_field(val1, HNS_ROCE_VF_MB5_EVENT_MASK,
  1296. HNS_ROCE_VF_MB5_EVENT_SHIFT, event);
  1297. roce_set_field(val1, HNS_ROCE_VF_MB5_TOKEN_MASK,
  1298. HNS_ROCE_VF_MB5_TOKEN_SHIFT, token);
  1299. writeq(in_param, hcr + 0);
  1300. writeq(out_param, hcr + 2);
  1301. /* Memory barrier */
  1302. wmb();
  1303. writel(val0, hcr + 4);
  1304. writel(val1, hcr + 5);
  1305. mmiowb();
  1306. return 0;
  1307. }
  1308. static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
  1309. unsigned long timeout)
  1310. {
  1311. struct device *dev = hr_dev->dev;
  1312. unsigned long end = 0;
  1313. u32 status;
  1314. end = msecs_to_jiffies(timeout) + jiffies;
  1315. while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
  1316. cond_resched();
  1317. if (hns_roce_v2_cmd_pending(hr_dev)) {
  1318. dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
  1319. return -ETIMEDOUT;
  1320. }
  1321. status = hns_roce_v2_cmd_complete(hr_dev);
  1322. if (status != 0x1) {
  1323. dev_err(dev, "mailbox status 0x%x!\n", status);
  1324. return -EBUSY;
  1325. }
  1326. return 0;
  1327. }
  1328. static int hns_roce_config_sgid_table(struct hns_roce_dev *hr_dev,
  1329. int gid_index, const union ib_gid *gid,
  1330. enum hns_roce_sgid_type sgid_type)
  1331. {
  1332. struct hns_roce_cmq_desc desc;
  1333. struct hns_roce_cfg_sgid_tb *sgid_tb =
  1334. (struct hns_roce_cfg_sgid_tb *)desc.data;
  1335. u32 *p;
  1336. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SGID_TB, false);
  1337. roce_set_field(sgid_tb->table_idx_rsv,
  1338. CFG_SGID_TB_TABLE_IDX_M,
  1339. CFG_SGID_TB_TABLE_IDX_S, gid_index);
  1340. roce_set_field(sgid_tb->vf_sgid_type_rsv,
  1341. CFG_SGID_TB_VF_SGID_TYPE_M,
  1342. CFG_SGID_TB_VF_SGID_TYPE_S, sgid_type);
  1343. p = (u32 *)&gid->raw[0];
  1344. sgid_tb->vf_sgid_l = cpu_to_le32(*p);
  1345. p = (u32 *)&gid->raw[4];
  1346. sgid_tb->vf_sgid_ml = cpu_to_le32(*p);
  1347. p = (u32 *)&gid->raw[8];
  1348. sgid_tb->vf_sgid_mh = cpu_to_le32(*p);
  1349. p = (u32 *)&gid->raw[0xc];
  1350. sgid_tb->vf_sgid_h = cpu_to_le32(*p);
  1351. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1352. }
  1353. static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
  1354. int gid_index, const union ib_gid *gid,
  1355. const struct ib_gid_attr *attr)
  1356. {
  1357. enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1358. int ret;
  1359. if (!gid || !attr)
  1360. return -EINVAL;
  1361. if (attr->gid_type == IB_GID_TYPE_ROCE)
  1362. sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1363. if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
  1364. if (ipv6_addr_v4mapped((void *)gid))
  1365. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
  1366. else
  1367. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
  1368. }
  1369. ret = hns_roce_config_sgid_table(hr_dev, gid_index, gid, sgid_type);
  1370. if (ret)
  1371. dev_err(hr_dev->dev, "Configure sgid table failed(%d)!\n", ret);
  1372. return ret;
  1373. }
  1374. static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
  1375. u8 *addr)
  1376. {
  1377. struct hns_roce_cmq_desc desc;
  1378. struct hns_roce_cfg_smac_tb *smac_tb =
  1379. (struct hns_roce_cfg_smac_tb *)desc.data;
  1380. u16 reg_smac_h;
  1381. u32 reg_smac_l;
  1382. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SMAC_TB, false);
  1383. reg_smac_l = *(u32 *)(&addr[0]);
  1384. reg_smac_h = *(u16 *)(&addr[4]);
  1385. memset(smac_tb, 0, sizeof(*smac_tb));
  1386. roce_set_field(smac_tb->tb_idx_rsv,
  1387. CFG_SMAC_TB_IDX_M,
  1388. CFG_SMAC_TB_IDX_S, phy_port);
  1389. roce_set_field(smac_tb->vf_smac_h_rsv,
  1390. CFG_SMAC_TB_VF_SMAC_H_M,
  1391. CFG_SMAC_TB_VF_SMAC_H_S, reg_smac_h);
  1392. smac_tb->vf_smac_l = reg_smac_l;
  1393. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1394. }
  1395. static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1396. unsigned long mtpt_idx)
  1397. {
  1398. struct hns_roce_v2_mpt_entry *mpt_entry;
  1399. struct scatterlist *sg;
  1400. u64 page_addr;
  1401. u64 *pages;
  1402. int i, j;
  1403. int len;
  1404. int entry;
  1405. mpt_entry = mb_buf;
  1406. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1407. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1408. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
  1409. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1410. V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
  1411. HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
  1412. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1413. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1414. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
  1415. mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
  1416. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1417. V2_MPT_BYTE_4_PD_S, mr->pd);
  1418. mpt_entry->byte_4_pd_hop_st = cpu_to_le32(mpt_entry->byte_4_pd_hop_st);
  1419. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
  1420. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1421. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 0);
  1422. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
  1423. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1424. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S, 0);
  1425. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1426. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1427. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1428. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1429. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1430. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1431. mpt_entry->byte_8_mw_cnt_en = cpu_to_le32(mpt_entry->byte_8_mw_cnt_en);
  1432. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
  1433. mr->type == MR_TYPE_MR ? 0 : 1);
  1434. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_INNER_PA_VLD_S,
  1435. 1);
  1436. mpt_entry->byte_12_mw_pa = cpu_to_le32(mpt_entry->byte_12_mw_pa);
  1437. mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
  1438. mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
  1439. mpt_entry->lkey = cpu_to_le32(mr->key);
  1440. mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
  1441. mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
  1442. if (mr->type == MR_TYPE_DMA)
  1443. return 0;
  1444. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1445. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1446. roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
  1447. V2_MPT_BYTE_48_PBL_BA_H_S,
  1448. upper_32_bits(mr->pbl_ba >> 3));
  1449. mpt_entry->byte_48_mode_ba = cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1450. pages = (u64 *)__get_free_page(GFP_KERNEL);
  1451. if (!pages)
  1452. return -ENOMEM;
  1453. i = 0;
  1454. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1455. len = sg_dma_len(sg) >> PAGE_SHIFT;
  1456. for (j = 0; j < len; ++j) {
  1457. page_addr = sg_dma_address(sg) +
  1458. (j << mr->umem->page_shift);
  1459. pages[i] = page_addr >> 6;
  1460. /* Record the first 2 entry directly to MTPT table */
  1461. if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
  1462. goto found;
  1463. i++;
  1464. }
  1465. }
  1466. found:
  1467. mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
  1468. roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
  1469. V2_MPT_BYTE_56_PA0_H_S,
  1470. upper_32_bits(pages[0]));
  1471. mpt_entry->byte_56_pa0_h = cpu_to_le32(mpt_entry->byte_56_pa0_h);
  1472. mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
  1473. roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
  1474. V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
  1475. free_page((unsigned long)pages);
  1476. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1477. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1478. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
  1479. mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  1480. mpt_entry->byte_64_buf_pa1 = cpu_to_le32(mpt_entry->byte_64_buf_pa1);
  1481. return 0;
  1482. }
  1483. static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
  1484. struct hns_roce_mr *mr, int flags,
  1485. u32 pdn, int mr_access_flags, u64 iova,
  1486. u64 size, void *mb_buf)
  1487. {
  1488. struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
  1489. if (flags & IB_MR_REREG_PD) {
  1490. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1491. V2_MPT_BYTE_4_PD_S, pdn);
  1492. mr->pd = pdn;
  1493. }
  1494. if (flags & IB_MR_REREG_ACCESS) {
  1495. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1496. V2_MPT_BYTE_8_BIND_EN_S,
  1497. (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
  1498. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1499. V2_MPT_BYTE_8_ATOMIC_EN_S,
  1500. (mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0));
  1501. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1502. (mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1503. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1504. (mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1505. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1506. (mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1507. }
  1508. if (flags & IB_MR_REREG_TRANS) {
  1509. mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
  1510. mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
  1511. mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
  1512. mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
  1513. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1514. mpt_entry->pbl_ba_l =
  1515. cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1516. roce_set_field(mpt_entry->byte_48_mode_ba,
  1517. V2_MPT_BYTE_48_PBL_BA_H_M,
  1518. V2_MPT_BYTE_48_PBL_BA_H_S,
  1519. upper_32_bits(mr->pbl_ba >> 3));
  1520. mpt_entry->byte_48_mode_ba =
  1521. cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1522. mr->iova = iova;
  1523. mr->size = size;
  1524. }
  1525. return 0;
  1526. }
  1527. static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1528. {
  1529. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1530. n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
  1531. }
  1532. static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1533. {
  1534. struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
  1535. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1536. return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
  1537. !!(n & (hr_cq->ib_cq.cqe + 1))) ? cqe : NULL;
  1538. }
  1539. static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
  1540. {
  1541. return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
  1542. }
  1543. static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1544. {
  1545. *hr_cq->set_ci_db = cons_index & 0xffffff;
  1546. }
  1547. static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1548. struct hns_roce_srq *srq)
  1549. {
  1550. struct hns_roce_v2_cqe *cqe, *dest;
  1551. u32 prod_index;
  1552. int nfreed = 0;
  1553. u8 owner_bit;
  1554. for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
  1555. ++prod_index) {
  1556. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1557. break;
  1558. }
  1559. /*
  1560. * Now backwards through the CQ, removing CQ entries
  1561. * that match our QP by overwriting them with next entries.
  1562. */
  1563. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1564. cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1565. if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1566. V2_CQE_BYTE_16_LCL_QPN_S) &
  1567. HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
  1568. /* In v1 engine, not support SRQ */
  1569. ++nfreed;
  1570. } else if (nfreed) {
  1571. dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
  1572. hr_cq->ib_cq.cqe);
  1573. owner_bit = roce_get_bit(dest->byte_4,
  1574. V2_CQE_BYTE_4_OWNER_S);
  1575. memcpy(dest, cqe, sizeof(*cqe));
  1576. roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
  1577. owner_bit);
  1578. }
  1579. }
  1580. if (nfreed) {
  1581. hr_cq->cons_index += nfreed;
  1582. /*
  1583. * Make sure update of buffer contents is done before
  1584. * updating consumer index.
  1585. */
  1586. wmb();
  1587. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1588. }
  1589. }
  1590. static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1591. struct hns_roce_srq *srq)
  1592. {
  1593. spin_lock_irq(&hr_cq->lock);
  1594. __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
  1595. spin_unlock_irq(&hr_cq->lock);
  1596. }
  1597. static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
  1598. struct hns_roce_cq *hr_cq, void *mb_buf,
  1599. u64 *mtts, dma_addr_t dma_handle, int nent,
  1600. u32 vector)
  1601. {
  1602. struct hns_roce_v2_cq_context *cq_context;
  1603. cq_context = mb_buf;
  1604. memset(cq_context, 0, sizeof(*cq_context));
  1605. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
  1606. V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
  1607. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
  1608. V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
  1609. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
  1610. V2_CQC_BYTE_4_SHIFT_S, ilog2((unsigned int)nent));
  1611. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
  1612. V2_CQC_BYTE_4_CEQN_S, vector);
  1613. cq_context->byte_4_pg_ceqn = cpu_to_le32(cq_context->byte_4_pg_ceqn);
  1614. roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
  1615. V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
  1616. cq_context->cqe_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  1617. cq_context->cqe_cur_blk_addr =
  1618. cpu_to_le32(cq_context->cqe_cur_blk_addr);
  1619. roce_set_field(cq_context->byte_16_hop_addr,
  1620. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
  1621. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
  1622. cpu_to_le32((mtts[0]) >> (32 + PAGE_ADDR_SHIFT)));
  1623. roce_set_field(cq_context->byte_16_hop_addr,
  1624. V2_CQC_BYTE_16_CQE_HOP_NUM_M,
  1625. V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
  1626. HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
  1627. cq_context->cqe_nxt_blk_addr = (u32)(mtts[1] >> PAGE_ADDR_SHIFT);
  1628. roce_set_field(cq_context->byte_24_pgsz_addr,
  1629. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
  1630. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
  1631. cpu_to_le32((mtts[1]) >> (32 + PAGE_ADDR_SHIFT)));
  1632. roce_set_field(cq_context->byte_24_pgsz_addr,
  1633. V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
  1634. V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
  1635. hr_dev->caps.cqe_ba_pg_sz + PG_SHIFT_OFFSET);
  1636. roce_set_field(cq_context->byte_24_pgsz_addr,
  1637. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
  1638. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
  1639. hr_dev->caps.cqe_buf_pg_sz + PG_SHIFT_OFFSET);
  1640. cq_context->cqe_ba = (u32)(dma_handle >> 3);
  1641. roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
  1642. V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
  1643. if (hr_cq->db_en)
  1644. roce_set_bit(cq_context->byte_44_db_record,
  1645. V2_CQC_BYTE_44_DB_RECORD_EN_S, 1);
  1646. roce_set_field(cq_context->byte_44_db_record,
  1647. V2_CQC_BYTE_44_DB_RECORD_ADDR_M,
  1648. V2_CQC_BYTE_44_DB_RECORD_ADDR_S,
  1649. ((u32)hr_cq->db.dma) >> 1);
  1650. cq_context->db_record_addr = hr_cq->db.dma >> 32;
  1651. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1652. V2_CQC_BYTE_56_CQ_MAX_CNT_M,
  1653. V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  1654. HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
  1655. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1656. V2_CQC_BYTE_56_CQ_PERIOD_M,
  1657. V2_CQC_BYTE_56_CQ_PERIOD_S,
  1658. HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
  1659. }
  1660. static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
  1661. enum ib_cq_notify_flags flags)
  1662. {
  1663. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1664. u32 notification_flag;
  1665. u32 doorbell[2];
  1666. doorbell[0] = 0;
  1667. doorbell[1] = 0;
  1668. notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  1669. V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
  1670. /*
  1671. * flags = 0; Notification Flag = 1, next
  1672. * flags = 1; Notification Flag = 0, solocited
  1673. */
  1674. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
  1675. hr_cq->cqn);
  1676. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
  1677. HNS_ROCE_V2_CQ_DB_NTR);
  1678. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1679. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1680. hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
  1681. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
  1682. V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
  1683. roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
  1684. notification_flag);
  1685. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1686. return 0;
  1687. }
  1688. static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
  1689. struct hns_roce_qp **cur_qp,
  1690. struct ib_wc *wc)
  1691. {
  1692. struct hns_roce_rinl_sge *sge_list;
  1693. u32 wr_num, wr_cnt, sge_num;
  1694. u32 sge_cnt, data_len, size;
  1695. void *wqe_buf;
  1696. wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
  1697. V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
  1698. wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
  1699. sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
  1700. sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
  1701. wqe_buf = get_recv_wqe(*cur_qp, wr_cnt);
  1702. data_len = wc->byte_len;
  1703. for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
  1704. size = min(sge_list[sge_cnt].len, data_len);
  1705. memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
  1706. data_len -= size;
  1707. wqe_buf += size;
  1708. }
  1709. if (data_len) {
  1710. wc->status = IB_WC_LOC_LEN_ERR;
  1711. return -EAGAIN;
  1712. }
  1713. return 0;
  1714. }
  1715. static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
  1716. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1717. {
  1718. struct hns_roce_dev *hr_dev;
  1719. struct hns_roce_v2_cqe *cqe;
  1720. struct hns_roce_qp *hr_qp;
  1721. struct hns_roce_wq *wq;
  1722. int is_send;
  1723. u16 wqe_ctr;
  1724. u32 opcode;
  1725. u32 status;
  1726. int qpn;
  1727. int ret;
  1728. /* Find cqe according to consumer index */
  1729. cqe = next_cqe_sw_v2(hr_cq);
  1730. if (!cqe)
  1731. return -EAGAIN;
  1732. ++hr_cq->cons_index;
  1733. /* Memory barrier */
  1734. rmb();
  1735. /* 0->SQ, 1->RQ */
  1736. is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
  1737. qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1738. V2_CQE_BYTE_16_LCL_QPN_S);
  1739. if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1740. hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1741. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1742. if (unlikely(!hr_qp)) {
  1743. dev_err(hr_dev->dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1744. hr_cq->cqn, (qpn & HNS_ROCE_V2_CQE_QPN_MASK));
  1745. return -EINVAL;
  1746. }
  1747. *cur_qp = hr_qp;
  1748. }
  1749. wc->qp = &(*cur_qp)->ibqp;
  1750. wc->vendor_err = 0;
  1751. status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
  1752. V2_CQE_BYTE_4_STATUS_S);
  1753. switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
  1754. case HNS_ROCE_CQE_V2_SUCCESS:
  1755. wc->status = IB_WC_SUCCESS;
  1756. break;
  1757. case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
  1758. wc->status = IB_WC_LOC_LEN_ERR;
  1759. break;
  1760. case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
  1761. wc->status = IB_WC_LOC_QP_OP_ERR;
  1762. break;
  1763. case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
  1764. wc->status = IB_WC_LOC_PROT_ERR;
  1765. break;
  1766. case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
  1767. wc->status = IB_WC_WR_FLUSH_ERR;
  1768. break;
  1769. case HNS_ROCE_CQE_V2_MW_BIND_ERR:
  1770. wc->status = IB_WC_MW_BIND_ERR;
  1771. break;
  1772. case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
  1773. wc->status = IB_WC_BAD_RESP_ERR;
  1774. break;
  1775. case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
  1776. wc->status = IB_WC_LOC_ACCESS_ERR;
  1777. break;
  1778. case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
  1779. wc->status = IB_WC_REM_INV_REQ_ERR;
  1780. break;
  1781. case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
  1782. wc->status = IB_WC_REM_ACCESS_ERR;
  1783. break;
  1784. case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
  1785. wc->status = IB_WC_REM_OP_ERR;
  1786. break;
  1787. case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
  1788. wc->status = IB_WC_RETRY_EXC_ERR;
  1789. break;
  1790. case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
  1791. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1792. break;
  1793. case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
  1794. wc->status = IB_WC_REM_ABORT_ERR;
  1795. break;
  1796. default:
  1797. wc->status = IB_WC_GENERAL_ERR;
  1798. break;
  1799. }
  1800. /* CQE status error, directly return */
  1801. if (wc->status != IB_WC_SUCCESS)
  1802. return 0;
  1803. if (is_send) {
  1804. wc->wc_flags = 0;
  1805. /* SQ corresponding to CQE */
  1806. switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1807. V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
  1808. case HNS_ROCE_SQ_OPCODE_SEND:
  1809. wc->opcode = IB_WC_SEND;
  1810. break;
  1811. case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
  1812. wc->opcode = IB_WC_SEND;
  1813. break;
  1814. case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
  1815. wc->opcode = IB_WC_SEND;
  1816. wc->wc_flags |= IB_WC_WITH_IMM;
  1817. break;
  1818. case HNS_ROCE_SQ_OPCODE_RDMA_READ:
  1819. wc->opcode = IB_WC_RDMA_READ;
  1820. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1821. break;
  1822. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
  1823. wc->opcode = IB_WC_RDMA_WRITE;
  1824. break;
  1825. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
  1826. wc->opcode = IB_WC_RDMA_WRITE;
  1827. wc->wc_flags |= IB_WC_WITH_IMM;
  1828. break;
  1829. case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
  1830. wc->opcode = IB_WC_LOCAL_INV;
  1831. wc->wc_flags |= IB_WC_WITH_INVALIDATE;
  1832. break;
  1833. case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
  1834. wc->opcode = IB_WC_COMP_SWAP;
  1835. wc->byte_len = 8;
  1836. break;
  1837. case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
  1838. wc->opcode = IB_WC_FETCH_ADD;
  1839. wc->byte_len = 8;
  1840. break;
  1841. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
  1842. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  1843. wc->byte_len = 8;
  1844. break;
  1845. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
  1846. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  1847. wc->byte_len = 8;
  1848. break;
  1849. case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
  1850. wc->opcode = IB_WC_REG_MR;
  1851. break;
  1852. case HNS_ROCE_SQ_OPCODE_BIND_MW:
  1853. wc->opcode = IB_WC_REG_MR;
  1854. break;
  1855. default:
  1856. wc->status = IB_WC_GENERAL_ERR;
  1857. break;
  1858. }
  1859. wq = &(*cur_qp)->sq;
  1860. if ((*cur_qp)->sq_signal_bits) {
  1861. /*
  1862. * If sg_signal_bit is 1,
  1863. * firstly tail pointer updated to wqe
  1864. * which current cqe correspond to
  1865. */
  1866. wqe_ctr = (u16)roce_get_field(cqe->byte_4,
  1867. V2_CQE_BYTE_4_WQE_INDX_M,
  1868. V2_CQE_BYTE_4_WQE_INDX_S);
  1869. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1870. (wq->wqe_cnt - 1);
  1871. }
  1872. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1873. ++wq->tail;
  1874. } else {
  1875. /* RQ correspond to CQE */
  1876. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1877. opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1878. V2_CQE_BYTE_4_OPCODE_S);
  1879. switch (opcode & 0x1f) {
  1880. case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
  1881. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1882. wc->wc_flags = IB_WC_WITH_IMM;
  1883. wc->ex.imm_data =
  1884. cpu_to_be32(le32_to_cpu(cqe->immtdata));
  1885. break;
  1886. case HNS_ROCE_V2_OPCODE_SEND:
  1887. wc->opcode = IB_WC_RECV;
  1888. wc->wc_flags = 0;
  1889. break;
  1890. case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
  1891. wc->opcode = IB_WC_RECV;
  1892. wc->wc_flags = IB_WC_WITH_IMM;
  1893. wc->ex.imm_data =
  1894. cpu_to_be32(le32_to_cpu(cqe->immtdata));
  1895. break;
  1896. case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
  1897. wc->opcode = IB_WC_RECV;
  1898. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  1899. wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
  1900. break;
  1901. default:
  1902. wc->status = IB_WC_GENERAL_ERR;
  1903. break;
  1904. }
  1905. if ((wc->qp->qp_type == IB_QPT_RC ||
  1906. wc->qp->qp_type == IB_QPT_UC) &&
  1907. (opcode == HNS_ROCE_V2_OPCODE_SEND ||
  1908. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
  1909. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
  1910. (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
  1911. ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
  1912. if (ret)
  1913. return -EAGAIN;
  1914. }
  1915. /* Update tail pointer, record wr_id */
  1916. wq = &(*cur_qp)->rq;
  1917. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1918. ++wq->tail;
  1919. wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
  1920. V2_CQE_BYTE_32_SL_S);
  1921. wc->src_qp = (u8)roce_get_field(cqe->byte_32,
  1922. V2_CQE_BYTE_32_RMT_QPN_M,
  1923. V2_CQE_BYTE_32_RMT_QPN_S);
  1924. wc->wc_flags |= (roce_get_bit(cqe->byte_32,
  1925. V2_CQE_BYTE_32_GRH_S) ?
  1926. IB_WC_GRH : 0);
  1927. wc->port_num = roce_get_field(cqe->byte_32,
  1928. V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
  1929. wc->pkey_index = 0;
  1930. memcpy(wc->smac, cqe->smac, 4);
  1931. wc->smac[4] = roce_get_field(cqe->byte_28,
  1932. V2_CQE_BYTE_28_SMAC_4_M,
  1933. V2_CQE_BYTE_28_SMAC_4_S);
  1934. wc->smac[5] = roce_get_field(cqe->byte_28,
  1935. V2_CQE_BYTE_28_SMAC_5_M,
  1936. V2_CQE_BYTE_28_SMAC_5_S);
  1937. wc->vlan_id = 0xffff;
  1938. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  1939. wc->network_hdr_type = roce_get_field(cqe->byte_28,
  1940. V2_CQE_BYTE_28_PORT_TYPE_M,
  1941. V2_CQE_BYTE_28_PORT_TYPE_S);
  1942. }
  1943. return 0;
  1944. }
  1945. static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
  1946. struct ib_wc *wc)
  1947. {
  1948. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1949. struct hns_roce_qp *cur_qp = NULL;
  1950. unsigned long flags;
  1951. int npolled;
  1952. spin_lock_irqsave(&hr_cq->lock, flags);
  1953. for (npolled = 0; npolled < num_entries; ++npolled) {
  1954. if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
  1955. break;
  1956. }
  1957. if (npolled) {
  1958. /* Memory barrier */
  1959. wmb();
  1960. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1961. }
  1962. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1963. return npolled;
  1964. }
  1965. static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
  1966. struct hns_roce_hem_table *table, int obj,
  1967. int step_idx)
  1968. {
  1969. struct device *dev = hr_dev->dev;
  1970. struct hns_roce_cmd_mailbox *mailbox;
  1971. struct hns_roce_hem_iter iter;
  1972. struct hns_roce_hem_mhop mhop;
  1973. struct hns_roce_hem *hem;
  1974. unsigned long mhop_obj = obj;
  1975. int i, j, k;
  1976. int ret = 0;
  1977. u64 hem_idx = 0;
  1978. u64 l1_idx = 0;
  1979. u64 bt_ba = 0;
  1980. u32 chunk_ba_num;
  1981. u32 hop_num;
  1982. u16 op = 0xff;
  1983. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1984. return 0;
  1985. hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
  1986. i = mhop.l0_idx;
  1987. j = mhop.l1_idx;
  1988. k = mhop.l2_idx;
  1989. hop_num = mhop.hop_num;
  1990. chunk_ba_num = mhop.bt_chunk_size / 8;
  1991. if (hop_num == 2) {
  1992. hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
  1993. k;
  1994. l1_idx = i * chunk_ba_num + j;
  1995. } else if (hop_num == 1) {
  1996. hem_idx = i * chunk_ba_num + j;
  1997. } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
  1998. hem_idx = i;
  1999. }
  2000. switch (table->type) {
  2001. case HEM_TYPE_QPC:
  2002. op = HNS_ROCE_CMD_WRITE_QPC_BT0;
  2003. break;
  2004. case HEM_TYPE_MTPT:
  2005. op = HNS_ROCE_CMD_WRITE_MPT_BT0;
  2006. break;
  2007. case HEM_TYPE_CQC:
  2008. op = HNS_ROCE_CMD_WRITE_CQC_BT0;
  2009. break;
  2010. case HEM_TYPE_SRQC:
  2011. op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
  2012. break;
  2013. default:
  2014. dev_warn(dev, "Table %d not to be written by mailbox!\n",
  2015. table->type);
  2016. return 0;
  2017. }
  2018. op += step_idx;
  2019. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2020. if (IS_ERR(mailbox))
  2021. return PTR_ERR(mailbox);
  2022. if (check_whether_last_step(hop_num, step_idx)) {
  2023. hem = table->hem[hem_idx];
  2024. for (hns_roce_hem_first(hem, &iter);
  2025. !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
  2026. bt_ba = hns_roce_hem_addr(&iter);
  2027. /* configure the ba, tag, and op */
  2028. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
  2029. obj, 0, op,
  2030. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2031. }
  2032. } else {
  2033. if (step_idx == 0)
  2034. bt_ba = table->bt_l0_dma_addr[i];
  2035. else if (step_idx == 1 && hop_num == 2)
  2036. bt_ba = table->bt_l1_dma_addr[l1_idx];
  2037. /* configure the ba, tag, and op */
  2038. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
  2039. 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
  2040. }
  2041. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2042. return ret;
  2043. }
  2044. static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
  2045. struct hns_roce_hem_table *table, int obj,
  2046. int step_idx)
  2047. {
  2048. struct device *dev = hr_dev->dev;
  2049. struct hns_roce_cmd_mailbox *mailbox;
  2050. int ret = 0;
  2051. u16 op = 0xff;
  2052. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  2053. return 0;
  2054. switch (table->type) {
  2055. case HEM_TYPE_QPC:
  2056. op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
  2057. break;
  2058. case HEM_TYPE_MTPT:
  2059. op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
  2060. break;
  2061. case HEM_TYPE_CQC:
  2062. op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
  2063. break;
  2064. case HEM_TYPE_SRQC:
  2065. op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
  2066. break;
  2067. default:
  2068. dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
  2069. table->type);
  2070. return 0;
  2071. }
  2072. op += step_idx;
  2073. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2074. if (IS_ERR(mailbox))
  2075. return PTR_ERR(mailbox);
  2076. /* configure the tag and op */
  2077. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
  2078. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2079. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2080. return ret;
  2081. }
  2082. static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
  2083. struct hns_roce_mtt *mtt,
  2084. enum ib_qp_state cur_state,
  2085. enum ib_qp_state new_state,
  2086. struct hns_roce_v2_qp_context *context,
  2087. struct hns_roce_qp *hr_qp)
  2088. {
  2089. struct hns_roce_cmd_mailbox *mailbox;
  2090. int ret;
  2091. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2092. if (IS_ERR(mailbox))
  2093. return PTR_ERR(mailbox);
  2094. memcpy(mailbox->buf, context, sizeof(*context) * 2);
  2095. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  2096. HNS_ROCE_CMD_MODIFY_QPC,
  2097. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2098. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2099. return ret;
  2100. }
  2101. static void set_access_flags(struct hns_roce_qp *hr_qp,
  2102. struct hns_roce_v2_qp_context *context,
  2103. struct hns_roce_v2_qp_context *qpc_mask,
  2104. const struct ib_qp_attr *attr, int attr_mask)
  2105. {
  2106. u8 dest_rd_atomic;
  2107. u32 access_flags;
  2108. dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
  2109. attr->max_dest_rd_atomic : hr_qp->resp_depth;
  2110. access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2111. attr->qp_access_flags : hr_qp->atomic_rd_en;
  2112. if (!dest_rd_atomic)
  2113. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2114. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2115. !!(access_flags & IB_ACCESS_REMOTE_READ));
  2116. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
  2117. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2118. !!(access_flags & IB_ACCESS_REMOTE_WRITE));
  2119. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
  2120. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2121. !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2122. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
  2123. }
  2124. static void modify_qp_reset_to_init(struct ib_qp *ibqp,
  2125. const struct ib_qp_attr *attr,
  2126. int attr_mask,
  2127. struct hns_roce_v2_qp_context *context,
  2128. struct hns_roce_v2_qp_context *qpc_mask)
  2129. {
  2130. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2131. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2132. /*
  2133. * In v2 engine, software pass context and context mask to hardware
  2134. * when modifying qp. If software need modify some fields in context,
  2135. * we should set all bits of the relevant fields in context mask to
  2136. * 0 at the same time, else set them to 0x1.
  2137. */
  2138. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2139. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2140. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2141. V2_QPC_BYTE_4_TST_S, 0);
  2142. if (ibqp->qp_type == IB_QPT_GSI)
  2143. roce_set_field(context->byte_4_sqpn_tst,
  2144. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2145. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2146. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2147. else
  2148. roce_set_field(context->byte_4_sqpn_tst,
  2149. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2150. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2151. hr_qp->sq.max_gs > 2 ?
  2152. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2153. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2154. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2155. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2156. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2157. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2158. V2_QPC_BYTE_4_SQPN_S, 0);
  2159. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2160. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2161. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2162. V2_QPC_BYTE_16_PD_S, 0);
  2163. roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2164. V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
  2165. roce_set_field(qpc_mask->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2166. V2_QPC_BYTE_20_RQWS_S, 0);
  2167. roce_set_field(context->byte_20_smac_sgid_idx,
  2168. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2169. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2170. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2171. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2172. roce_set_field(context->byte_20_smac_sgid_idx,
  2173. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2174. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2175. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2176. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2177. /* No VLAN need to set 0xFFF */
  2178. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  2179. V2_QPC_BYTE_24_VLAN_IDX_S, 0xfff);
  2180. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  2181. V2_QPC_BYTE_24_VLAN_IDX_S, 0);
  2182. /*
  2183. * Set some fields in context to zero, Because the default values
  2184. * of all fields in context are zero, we need not set them to 0 again.
  2185. * but we should set the relevant fields of context mask to 0.
  2186. */
  2187. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_TX_ERR_S, 0);
  2188. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_RX_ERR_S, 0);
  2189. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_TX_ERR_S, 0);
  2190. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_RX_ERR_S, 0);
  2191. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_MAPID_M,
  2192. V2_QPC_BYTE_60_MAPID_S, 0);
  2193. roce_set_bit(qpc_mask->byte_60_qpst_mapid,
  2194. V2_QPC_BYTE_60_INNER_MAP_IND_S, 0);
  2195. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_MAP_IND_S,
  2196. 0);
  2197. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_RQ_MAP_IND_S,
  2198. 0);
  2199. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_EXT_MAP_IND_S,
  2200. 0);
  2201. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_RLS_IND_S,
  2202. 0);
  2203. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_EXT_IND_S,
  2204. 0);
  2205. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CNP_TX_FLAG_S, 0);
  2206. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CE_FLAG_S, 0);
  2207. if (attr_mask & IB_QP_QKEY) {
  2208. context->qkey_xrcd = attr->qkey;
  2209. qpc_mask->qkey_xrcd = 0;
  2210. hr_qp->qkey = attr->qkey;
  2211. }
  2212. if (hr_qp->rdb_en) {
  2213. roce_set_bit(context->byte_68_rq_db,
  2214. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 1);
  2215. roce_set_bit(qpc_mask->byte_68_rq_db,
  2216. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 0);
  2217. }
  2218. roce_set_field(context->byte_68_rq_db,
  2219. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2220. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S,
  2221. ((u32)hr_qp->rdb.dma) >> 1);
  2222. roce_set_field(qpc_mask->byte_68_rq_db,
  2223. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2224. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S, 0);
  2225. context->rq_db_record_addr = hr_qp->rdb.dma >> 32;
  2226. qpc_mask->rq_db_record_addr = 0;
  2227. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S,
  2228. (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) ? 1 : 0);
  2229. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 0);
  2230. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2231. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2232. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2233. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2234. if (ibqp->srq) {
  2235. roce_set_field(context->byte_76_srqn_op_en,
  2236. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2237. to_hr_srq(ibqp->srq)->srqn);
  2238. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2239. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2240. roce_set_bit(context->byte_76_srqn_op_en,
  2241. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2242. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2243. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2244. }
  2245. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2246. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2247. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2248. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2249. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2250. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2251. roce_set_field(qpc_mask->byte_92_srq_info, V2_QPC_BYTE_92_SRQ_INFO_M,
  2252. V2_QPC_BYTE_92_SRQ_INFO_S, 0);
  2253. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2254. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2255. roce_set_field(qpc_mask->byte_104_rq_sge,
  2256. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M,
  2257. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S, 0);
  2258. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2259. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2260. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2261. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2262. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2263. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2264. V2_QPC_BYTE_108_RX_REQ_RNR_S, 0);
  2265. qpc_mask->rq_rnr_timer = 0;
  2266. qpc_mask->rx_msg_len = 0;
  2267. qpc_mask->rx_rkey_pkt_info = 0;
  2268. qpc_mask->rx_va = 0;
  2269. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2270. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2271. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2272. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2273. roce_set_bit(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RSVD_RAQ_MAP_S, 0);
  2274. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M,
  2275. V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S, 0);
  2276. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M,
  2277. V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S, 0);
  2278. roce_set_field(qpc_mask->byte_144_raq,
  2279. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M,
  2280. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S, 0);
  2281. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_RTY_INI_IND_S,
  2282. 0);
  2283. roce_set_field(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_CREDIT_M,
  2284. V2_QPC_BYTE_144_RAQ_CREDIT_S, 0);
  2285. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RESP_RTY_FLG_S, 0);
  2286. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RQ_MSN_M,
  2287. V2_QPC_BYTE_148_RQ_MSN_S, 0);
  2288. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RAQ_SYNDROME_M,
  2289. V2_QPC_BYTE_148_RAQ_SYNDROME_S, 0);
  2290. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2291. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2292. roce_set_field(qpc_mask->byte_152_raq,
  2293. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M,
  2294. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S, 0);
  2295. roce_set_field(qpc_mask->byte_156_raq, V2_QPC_BYTE_156_RAQ_USE_PKTN_M,
  2296. V2_QPC_BYTE_156_RAQ_USE_PKTN_S, 0);
  2297. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2298. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  2299. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  2300. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2301. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M,
  2302. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S, 0);
  2303. roce_set_field(context->byte_168_irrl_idx,
  2304. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2305. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2306. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2307. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2308. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2309. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2310. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2311. V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S, 0);
  2312. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2313. V2_QPC_BYTE_168_SQ_INVLD_FLG_S, 0);
  2314. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2315. V2_QPC_BYTE_168_IRRL_IDX_LSB_M,
  2316. V2_QPC_BYTE_168_IRRL_IDX_LSB_S, 0);
  2317. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2318. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
  2319. roce_set_field(qpc_mask->byte_172_sq_psn,
  2320. V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2321. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
  2322. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_MSG_RNR_FLG_S,
  2323. 0);
  2324. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2325. V2_QPC_BYTE_176_MSG_USE_PKTN_M,
  2326. V2_QPC_BYTE_176_MSG_USE_PKTN_S, 0);
  2327. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2328. V2_QPC_BYTE_176_IRRL_HEAD_PRE_M,
  2329. V2_QPC_BYTE_176_IRRL_HEAD_PRE_S, 0);
  2330. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2331. V2_QPC_BYTE_184_IRRL_IDX_MSB_M,
  2332. V2_QPC_BYTE_184_IRRL_IDX_MSB_S, 0);
  2333. qpc_mask->cur_sge_offset = 0;
  2334. roce_set_field(qpc_mask->byte_192_ext_sge,
  2335. V2_QPC_BYTE_192_CUR_SGE_IDX_M,
  2336. V2_QPC_BYTE_192_CUR_SGE_IDX_S, 0);
  2337. roce_set_field(qpc_mask->byte_192_ext_sge,
  2338. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M,
  2339. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S, 0);
  2340. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2341. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2342. roce_set_field(qpc_mask->byte_200_sq_max, V2_QPC_BYTE_200_SQ_MAX_IDX_M,
  2343. V2_QPC_BYTE_200_SQ_MAX_IDX_S, 0);
  2344. roce_set_field(qpc_mask->byte_200_sq_max,
  2345. V2_QPC_BYTE_200_LCL_OPERATED_CNT_M,
  2346. V2_QPC_BYTE_200_LCL_OPERATED_CNT_S, 0);
  2347. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RNR_FLG_S, 0);
  2348. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RTY_FLG_S, 0);
  2349. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2350. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2351. qpc_mask->sq_timer = 0;
  2352. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2353. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2354. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2355. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2356. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2357. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2358. qpc_mask->irrl_cur_sge_offset = 0;
  2359. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2360. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2361. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2362. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2363. V2_QPC_BYTE_240_IRRL_TAIL_RD_M,
  2364. V2_QPC_BYTE_240_IRRL_TAIL_RD_S, 0);
  2365. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2366. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2367. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2368. roce_set_field(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_M,
  2369. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2370. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_ACK_PSN_ERR_S,
  2371. 0);
  2372. roce_set_field(qpc_mask->byte_248_ack_psn,
  2373. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2374. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2375. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_VLD_S,
  2376. 0);
  2377. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2378. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2379. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_CQ_ERR_IND_S,
  2380. 0);
  2381. hr_qp->access_flags = attr->qp_access_flags;
  2382. hr_qp->pkey_index = attr->pkey_index;
  2383. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2384. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2385. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2386. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2387. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_ERR_TYPE_M,
  2388. V2_QPC_BYTE_252_ERR_TYPE_S, 0);
  2389. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2390. V2_QPC_BYTE_256_RQ_CQE_IDX_M,
  2391. V2_QPC_BYTE_256_RQ_CQE_IDX_S, 0);
  2392. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2393. V2_QPC_BYTE_256_SQ_FLUSH_IDX_M,
  2394. V2_QPC_BYTE_256_SQ_FLUSH_IDX_S, 0);
  2395. }
  2396. static void modify_qp_init_to_init(struct ib_qp *ibqp,
  2397. const struct ib_qp_attr *attr, int attr_mask,
  2398. struct hns_roce_v2_qp_context *context,
  2399. struct hns_roce_v2_qp_context *qpc_mask)
  2400. {
  2401. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2402. /*
  2403. * In v2 engine, software pass context and context mask to hardware
  2404. * when modifying qp. If software need modify some fields in context,
  2405. * we should set all bits of the relevant fields in context mask to
  2406. * 0 at the same time, else set them to 0x1.
  2407. */
  2408. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2409. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2410. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2411. V2_QPC_BYTE_4_TST_S, 0);
  2412. if (ibqp->qp_type == IB_QPT_GSI)
  2413. roce_set_field(context->byte_4_sqpn_tst,
  2414. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2415. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2416. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2417. else
  2418. roce_set_field(context->byte_4_sqpn_tst,
  2419. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2420. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  2421. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2422. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2423. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2424. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2425. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2426. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2427. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2428. 0);
  2429. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2430. !!(attr->qp_access_flags &
  2431. IB_ACCESS_REMOTE_WRITE));
  2432. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2433. 0);
  2434. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2435. !!(attr->qp_access_flags &
  2436. IB_ACCESS_REMOTE_ATOMIC));
  2437. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2438. 0);
  2439. } else {
  2440. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2441. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
  2442. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2443. 0);
  2444. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2445. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
  2446. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2447. 0);
  2448. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2449. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2450. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2451. 0);
  2452. }
  2453. roce_set_field(context->byte_20_smac_sgid_idx,
  2454. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2455. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2456. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2457. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2458. roce_set_field(context->byte_20_smac_sgid_idx,
  2459. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2460. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2461. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2462. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2463. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2464. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2465. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2466. V2_QPC_BYTE_16_PD_S, 0);
  2467. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2468. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2469. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2470. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2471. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2472. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2473. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2474. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2475. if (ibqp->srq) {
  2476. roce_set_bit(context->byte_76_srqn_op_en,
  2477. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2478. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2479. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2480. roce_set_field(context->byte_76_srqn_op_en,
  2481. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2482. to_hr_srq(ibqp->srq)->srqn);
  2483. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2484. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2485. }
  2486. if (attr_mask & IB_QP_QKEY) {
  2487. context->qkey_xrcd = attr->qkey;
  2488. qpc_mask->qkey_xrcd = 0;
  2489. }
  2490. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2491. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2492. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2493. V2_QPC_BYTE_4_SQPN_S, 0);
  2494. if (attr_mask & IB_QP_DEST_QPN) {
  2495. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2496. V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
  2497. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2498. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2499. }
  2500. roce_set_field(context->byte_168_irrl_idx,
  2501. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2502. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2503. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2504. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2505. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2506. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2507. }
  2508. static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
  2509. const struct ib_qp_attr *attr, int attr_mask,
  2510. struct hns_roce_v2_qp_context *context,
  2511. struct hns_roce_v2_qp_context *qpc_mask)
  2512. {
  2513. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  2514. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2515. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2516. struct device *dev = hr_dev->dev;
  2517. dma_addr_t dma_handle_3;
  2518. dma_addr_t dma_handle_2;
  2519. dma_addr_t dma_handle;
  2520. u32 page_size;
  2521. u8 port_num;
  2522. u64 *mtts_3;
  2523. u64 *mtts_2;
  2524. u64 *mtts;
  2525. u8 *dmac;
  2526. u8 *smac;
  2527. int port;
  2528. /* Search qp buf's mtts */
  2529. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2530. hr_qp->mtt.first_seg, &dma_handle);
  2531. if (!mtts) {
  2532. dev_err(dev, "qp buf pa find failed\n");
  2533. return -EINVAL;
  2534. }
  2535. /* Search IRRL's mtts */
  2536. mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
  2537. hr_qp->qpn, &dma_handle_2);
  2538. if (!mtts_2) {
  2539. dev_err(dev, "qp irrl_table find failed\n");
  2540. return -EINVAL;
  2541. }
  2542. /* Search TRRL's mtts */
  2543. mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
  2544. hr_qp->qpn, &dma_handle_3);
  2545. if (!mtts_3) {
  2546. dev_err(dev, "qp trrl_table find failed\n");
  2547. return -EINVAL;
  2548. }
  2549. if (attr_mask & IB_QP_ALT_PATH) {
  2550. dev_err(dev, "INIT2RTR attr_mask (0x%x) error\n", attr_mask);
  2551. return -EINVAL;
  2552. }
  2553. dmac = (u8 *)attr->ah_attr.roce.dmac;
  2554. context->wqe_sge_ba = (u32)(dma_handle >> 3);
  2555. qpc_mask->wqe_sge_ba = 0;
  2556. /*
  2557. * In v2 engine, software pass context and context mask to hardware
  2558. * when modifying qp. If software need modify some fields in context,
  2559. * we should set all bits of the relevant fields in context mask to
  2560. * 0 at the same time, else set them to 0x1.
  2561. */
  2562. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2563. V2_QPC_BYTE_12_WQE_SGE_BA_S, dma_handle >> (32 + 3));
  2564. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2565. V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
  2566. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2567. V2_QPC_BYTE_12_SQ_HOP_NUM_S,
  2568. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2569. 0 : hr_dev->caps.mtt_hop_num);
  2570. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2571. V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
  2572. roce_set_field(context->byte_20_smac_sgid_idx,
  2573. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2574. V2_QPC_BYTE_20_SGE_HOP_NUM_S,
  2575. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2576. hr_dev->caps.mtt_hop_num : 0);
  2577. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2578. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2579. V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
  2580. roce_set_field(context->byte_20_smac_sgid_idx,
  2581. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2582. V2_QPC_BYTE_20_RQ_HOP_NUM_S,
  2583. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2584. 0 : hr_dev->caps.mtt_hop_num);
  2585. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2586. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2587. V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
  2588. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2589. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2590. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
  2591. hr_dev->caps.mtt_ba_pg_sz + PG_SHIFT_OFFSET);
  2592. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2593. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2594. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
  2595. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2596. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2597. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
  2598. hr_dev->caps.mtt_buf_pg_sz + PG_SHIFT_OFFSET);
  2599. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2600. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2601. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
  2602. roce_set_field(context->byte_80_rnr_rx_cqn,
  2603. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2604. V2_QPC_BYTE_80_MIN_RNR_TIME_S, attr->min_rnr_timer);
  2605. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
  2606. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2607. V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
  2608. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2609. context->rq_cur_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size]
  2610. >> PAGE_ADDR_SHIFT);
  2611. qpc_mask->rq_cur_blk_addr = 0;
  2612. roce_set_field(context->byte_92_srq_info,
  2613. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2614. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
  2615. mtts[hr_qp->rq.offset / page_size]
  2616. >> (32 + PAGE_ADDR_SHIFT));
  2617. roce_set_field(qpc_mask->byte_92_srq_info,
  2618. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2619. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
  2620. context->rq_nxt_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size + 1]
  2621. >> PAGE_ADDR_SHIFT);
  2622. qpc_mask->rq_nxt_blk_addr = 0;
  2623. roce_set_field(context->byte_104_rq_sge,
  2624. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2625. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
  2626. mtts[hr_qp->rq.offset / page_size + 1]
  2627. >> (32 + PAGE_ADDR_SHIFT));
  2628. roce_set_field(qpc_mask->byte_104_rq_sge,
  2629. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2630. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
  2631. roce_set_field(context->byte_108_rx_reqepsn,
  2632. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2633. V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
  2634. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2635. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2636. V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
  2637. roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2638. V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
  2639. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2640. V2_QPC_BYTE_132_TRRL_BA_S, 0);
  2641. context->trrl_ba = (u32)(dma_handle_3 >> (16 + 4));
  2642. qpc_mask->trrl_ba = 0;
  2643. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2644. V2_QPC_BYTE_140_TRRL_BA_S,
  2645. (u32)(dma_handle_3 >> (32 + 16 + 4)));
  2646. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2647. V2_QPC_BYTE_140_TRRL_BA_S, 0);
  2648. context->irrl_ba = (u32)(dma_handle_2 >> 6);
  2649. qpc_mask->irrl_ba = 0;
  2650. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2651. V2_QPC_BYTE_208_IRRL_BA_S,
  2652. dma_handle_2 >> (32 + 6));
  2653. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2654. V2_QPC_BYTE_208_IRRL_BA_S, 0);
  2655. roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
  2656. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
  2657. roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2658. hr_qp->sq_signal_bits);
  2659. roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2660. 0);
  2661. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
  2662. smac = (u8 *)hr_dev->dev_addr[port];
  2663. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2664. if (ether_addr_equal_unaligned(dmac, smac) ||
  2665. hr_dev->loop_idc == 0x1) {
  2666. roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
  2667. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
  2668. }
  2669. if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
  2670. attr->max_dest_rd_atomic) {
  2671. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2672. V2_QPC_BYTE_140_RR_MAX_S,
  2673. fls(attr->max_dest_rd_atomic - 1));
  2674. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2675. V2_QPC_BYTE_140_RR_MAX_S, 0);
  2676. }
  2677. if (attr_mask & IB_QP_DEST_QPN) {
  2678. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2679. V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
  2680. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2681. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2682. }
  2683. /* Configure GID index */
  2684. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2685. roce_set_field(context->byte_20_smac_sgid_idx,
  2686. V2_QPC_BYTE_20_SGID_IDX_M,
  2687. V2_QPC_BYTE_20_SGID_IDX_S,
  2688. hns_get_gid_index(hr_dev, port_num - 1,
  2689. grh->sgid_index));
  2690. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2691. V2_QPC_BYTE_20_SGID_IDX_M,
  2692. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  2693. memcpy(&(context->dmac), dmac, 4);
  2694. roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2695. V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
  2696. qpc_mask->dmac = 0;
  2697. roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2698. V2_QPC_BYTE_52_DMAC_S, 0);
  2699. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2700. V2_QPC_BYTE_56_LP_PKTN_INI_S, 4);
  2701. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2702. V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
  2703. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2704. V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
  2705. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2706. V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
  2707. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2708. V2_QPC_BYTE_28_FL_S, grh->flow_label);
  2709. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2710. V2_QPC_BYTE_28_FL_S, 0);
  2711. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2712. V2_QPC_BYTE_24_TC_S, grh->traffic_class);
  2713. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2714. V2_QPC_BYTE_24_TC_S, 0);
  2715. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
  2716. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2717. V2_QPC_BYTE_24_MTU_S, IB_MTU_4096);
  2718. else if (attr_mask & IB_QP_PATH_MTU)
  2719. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2720. V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
  2721. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2722. V2_QPC_BYTE_24_MTU_S, 0);
  2723. memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
  2724. memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
  2725. roce_set_field(context->byte_84_rq_ci_pi,
  2726. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2727. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
  2728. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2729. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2730. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2731. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2732. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2733. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2734. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2735. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2736. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2737. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2738. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2739. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2740. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2741. context->rq_rnr_timer = 0;
  2742. qpc_mask->rq_rnr_timer = 0;
  2743. roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2744. V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
  2745. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2746. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2747. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2748. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2749. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2750. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2751. roce_set_field(context->byte_168_irrl_idx,
  2752. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2753. V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
  2754. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2755. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2756. V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
  2757. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2758. V2_QPC_BYTE_28_SL_S, rdma_ah_get_sl(&attr->ah_attr));
  2759. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2760. V2_QPC_BYTE_28_SL_S, 0);
  2761. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2762. return 0;
  2763. }
  2764. static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
  2765. const struct ib_qp_attr *attr, int attr_mask,
  2766. struct hns_roce_v2_qp_context *context,
  2767. struct hns_roce_v2_qp_context *qpc_mask)
  2768. {
  2769. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2770. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2771. struct device *dev = hr_dev->dev;
  2772. dma_addr_t dma_handle;
  2773. u32 page_size;
  2774. u64 *mtts;
  2775. /* Search qp buf's mtts */
  2776. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2777. hr_qp->mtt.first_seg, &dma_handle);
  2778. if (!mtts) {
  2779. dev_err(dev, "qp buf pa find failed\n");
  2780. return -EINVAL;
  2781. }
  2782. /* Not support alternate path and path migration */
  2783. if ((attr_mask & IB_QP_ALT_PATH) ||
  2784. (attr_mask & IB_QP_PATH_MIG_STATE)) {
  2785. dev_err(dev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
  2786. return -EINVAL;
  2787. }
  2788. /*
  2789. * In v2 engine, software pass context and context mask to hardware
  2790. * when modifying qp. If software need modify some fields in context,
  2791. * we should set all bits of the relevant fields in context mask to
  2792. * 0 at the same time, else set them to 0x1.
  2793. */
  2794. roce_set_field(context->byte_60_qpst_mapid,
  2795. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2796. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, attr->retry_cnt);
  2797. roce_set_field(qpc_mask->byte_60_qpst_mapid,
  2798. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2799. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, 0);
  2800. context->sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2801. roce_set_field(context->byte_168_irrl_idx,
  2802. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2803. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
  2804. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2805. qpc_mask->sq_cur_blk_addr = 0;
  2806. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2807. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2808. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
  2809. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2810. context->sq_cur_sge_blk_addr =
  2811. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2812. ((u32)(mtts[hr_qp->sge.offset / page_size]
  2813. >> PAGE_ADDR_SHIFT)) : 0;
  2814. roce_set_field(context->byte_184_irrl_idx,
  2815. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2816. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
  2817. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2818. (mtts[hr_qp->sge.offset / page_size] >>
  2819. (32 + PAGE_ADDR_SHIFT)) : 0);
  2820. qpc_mask->sq_cur_sge_blk_addr = 0;
  2821. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2822. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2823. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
  2824. context->rx_sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2825. roce_set_field(context->byte_232_irrl_sge,
  2826. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2827. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
  2828. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2829. qpc_mask->rx_sq_cur_blk_addr = 0;
  2830. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2831. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2832. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
  2833. /*
  2834. * Set some fields in context to zero, Because the default values
  2835. * of all fields in context are zero, we need not set them to 0 again.
  2836. * but we should set the relevant fields of context mask to 0.
  2837. */
  2838. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2839. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2840. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2841. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2842. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2843. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2844. roce_set_field(context->byte_244_rnr_rxack,
  2845. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2846. V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
  2847. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2848. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2849. V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
  2850. roce_set_field(qpc_mask->byte_248_ack_psn,
  2851. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2852. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2853. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2854. V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
  2855. roce_set_field(qpc_mask->byte_248_ack_psn,
  2856. V2_QPC_BYTE_248_IRRL_PSN_M,
  2857. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2858. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2859. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2860. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2861. roce_set_field(context->byte_220_retry_psn_msn,
  2862. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2863. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
  2864. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2865. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2866. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
  2867. roce_set_field(context->byte_224_retry_msg,
  2868. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2869. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, attr->sq_psn >> 16);
  2870. roce_set_field(qpc_mask->byte_224_retry_msg,
  2871. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2872. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
  2873. roce_set_field(context->byte_224_retry_msg,
  2874. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2875. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, attr->sq_psn);
  2876. roce_set_field(qpc_mask->byte_224_retry_msg,
  2877. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2878. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
  2879. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2880. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2881. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2882. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2883. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2884. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2885. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2886. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2887. V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
  2888. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2889. V2_QPC_BYTE_212_RETRY_CNT_S, 0);
  2890. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2891. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, attr->retry_cnt);
  2892. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2893. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
  2894. roce_set_field(context->byte_244_rnr_rxack,
  2895. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2896. V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
  2897. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2898. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2899. V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
  2900. roce_set_field(context->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2901. V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
  2902. roce_set_field(qpc_mask->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2903. V2_QPC_BYTE_244_RNR_CNT_S, 0);
  2904. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2905. V2_QPC_BYTE_212_LSN_S, 0x100);
  2906. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2907. V2_QPC_BYTE_212_LSN_S, 0);
  2908. if (attr_mask & IB_QP_TIMEOUT) {
  2909. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2910. V2_QPC_BYTE_28_AT_S, attr->timeout);
  2911. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2912. V2_QPC_BYTE_28_AT_S, 0);
  2913. }
  2914. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2915. V2_QPC_BYTE_28_SL_S,
  2916. rdma_ah_get_sl(&attr->ah_attr));
  2917. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2918. V2_QPC_BYTE_28_SL_S, 0);
  2919. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2920. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2921. V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
  2922. roce_set_field(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2923. V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
  2924. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2925. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2926. roce_set_field(context->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2927. V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
  2928. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2929. V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
  2930. if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
  2931. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  2932. V2_QPC_BYTE_208_SR_MAX_S,
  2933. fls(attr->max_rd_atomic - 1));
  2934. roce_set_field(qpc_mask->byte_208_irrl,
  2935. V2_QPC_BYTE_208_SR_MAX_M,
  2936. V2_QPC_BYTE_208_SR_MAX_S, 0);
  2937. }
  2938. return 0;
  2939. }
  2940. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  2941. const struct ib_qp_attr *attr,
  2942. int attr_mask, enum ib_qp_state cur_state,
  2943. enum ib_qp_state new_state)
  2944. {
  2945. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2946. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2947. struct hns_roce_v2_qp_context *context;
  2948. struct hns_roce_v2_qp_context *qpc_mask;
  2949. struct device *dev = hr_dev->dev;
  2950. int ret = -EINVAL;
  2951. context = kcalloc(2, sizeof(*context), GFP_KERNEL);
  2952. if (!context)
  2953. return -ENOMEM;
  2954. qpc_mask = context + 1;
  2955. /*
  2956. * In v2 engine, software pass context and context mask to hardware
  2957. * when modifying qp. If software need modify some fields in context,
  2958. * we should set all bits of the relevant fields in context mask to
  2959. * 0 at the same time, else set them to 0x1.
  2960. */
  2961. memset(qpc_mask, 0xff, sizeof(*qpc_mask));
  2962. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2963. modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
  2964. qpc_mask);
  2965. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2966. modify_qp_init_to_init(ibqp, attr, attr_mask, context,
  2967. qpc_mask);
  2968. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2969. ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
  2970. qpc_mask);
  2971. if (ret)
  2972. goto out;
  2973. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2974. ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
  2975. qpc_mask);
  2976. if (ret)
  2977. goto out;
  2978. } else if ((cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) ||
  2979. (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS) ||
  2980. (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD) ||
  2981. (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD) ||
  2982. (cur_state == IB_QPS_SQD && new_state == IB_QPS_RTS) ||
  2983. (cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2984. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2985. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2986. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2987. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2988. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2989. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2990. (cur_state == IB_QPS_SQD && new_state == IB_QPS_ERR) ||
  2991. (cur_state == IB_QPS_SQE && new_state == IB_QPS_ERR) ||
  2992. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR)) {
  2993. /* Nothing */
  2994. ;
  2995. } else {
  2996. dev_err(dev, "Illegal state for QP!\n");
  2997. goto out;
  2998. }
  2999. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  3000. set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
  3001. /* Every status migrate must change state */
  3002. roce_set_field(context->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  3003. V2_QPC_BYTE_60_QP_ST_S, new_state);
  3004. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  3005. V2_QPC_BYTE_60_QP_ST_S, 0);
  3006. /* SW pass context to HW */
  3007. ret = hns_roce_v2_qp_modify(hr_dev, &hr_qp->mtt, cur_state, new_state,
  3008. context, hr_qp);
  3009. if (ret) {
  3010. dev_err(dev, "hns_roce_qp_modify failed(%d)\n", ret);
  3011. goto out;
  3012. }
  3013. hr_qp->state = new_state;
  3014. if (attr_mask & IB_QP_ACCESS_FLAGS)
  3015. hr_qp->atomic_rd_en = attr->qp_access_flags;
  3016. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  3017. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  3018. if (attr_mask & IB_QP_PORT) {
  3019. hr_qp->port = attr->port_num - 1;
  3020. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  3021. }
  3022. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  3023. hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  3024. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  3025. if (ibqp->send_cq != ibqp->recv_cq)
  3026. hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
  3027. hr_qp->qpn, NULL);
  3028. hr_qp->rq.head = 0;
  3029. hr_qp->rq.tail = 0;
  3030. hr_qp->sq.head = 0;
  3031. hr_qp->sq.tail = 0;
  3032. hr_qp->sq_next_wqe = 0;
  3033. hr_qp->next_sge = 0;
  3034. if (hr_qp->rq.wqe_cnt)
  3035. *hr_qp->rdb.db_record = 0;
  3036. }
  3037. out:
  3038. kfree(context);
  3039. return ret;
  3040. }
  3041. static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
  3042. {
  3043. switch (state) {
  3044. case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
  3045. case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
  3046. case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
  3047. case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
  3048. case HNS_ROCE_QP_ST_SQ_DRAINING:
  3049. case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
  3050. case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
  3051. case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
  3052. default: return -1;
  3053. }
  3054. }
  3055. static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
  3056. struct hns_roce_qp *hr_qp,
  3057. struct hns_roce_v2_qp_context *hr_context)
  3058. {
  3059. struct hns_roce_cmd_mailbox *mailbox;
  3060. int ret;
  3061. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3062. if (IS_ERR(mailbox))
  3063. return PTR_ERR(mailbox);
  3064. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  3065. HNS_ROCE_CMD_QUERY_QPC,
  3066. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3067. if (ret) {
  3068. dev_err(hr_dev->dev, "QUERY QP cmd process error\n");
  3069. goto out;
  3070. }
  3071. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  3072. out:
  3073. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3074. return ret;
  3075. }
  3076. static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3077. int qp_attr_mask,
  3078. struct ib_qp_init_attr *qp_init_attr)
  3079. {
  3080. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3081. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3082. struct hns_roce_v2_qp_context *context;
  3083. struct device *dev = hr_dev->dev;
  3084. int tmp_qp_state;
  3085. int state;
  3086. int ret;
  3087. context = kzalloc(sizeof(*context), GFP_KERNEL);
  3088. if (!context)
  3089. return -ENOMEM;
  3090. memset(qp_attr, 0, sizeof(*qp_attr));
  3091. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  3092. mutex_lock(&hr_qp->mutex);
  3093. if (hr_qp->state == IB_QPS_RESET) {
  3094. qp_attr->qp_state = IB_QPS_RESET;
  3095. ret = 0;
  3096. goto done;
  3097. }
  3098. ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, context);
  3099. if (ret) {
  3100. dev_err(dev, "query qpc error\n");
  3101. ret = -EINVAL;
  3102. goto out;
  3103. }
  3104. state = roce_get_field(context->byte_60_qpst_mapid,
  3105. V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
  3106. tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
  3107. if (tmp_qp_state == -1) {
  3108. dev_err(dev, "Illegal ib_qp_state\n");
  3109. ret = -EINVAL;
  3110. goto out;
  3111. }
  3112. hr_qp->state = (u8)tmp_qp_state;
  3113. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  3114. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->byte_24_mtu_tc,
  3115. V2_QPC_BYTE_24_MTU_M,
  3116. V2_QPC_BYTE_24_MTU_S);
  3117. qp_attr->path_mig_state = IB_MIG_ARMED;
  3118. qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
  3119. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  3120. qp_attr->qkey = V2_QKEY_VAL;
  3121. qp_attr->rq_psn = roce_get_field(context->byte_108_rx_reqepsn,
  3122. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  3123. V2_QPC_BYTE_108_RX_REQ_EPSN_S);
  3124. qp_attr->sq_psn = (u32)roce_get_field(context->byte_172_sq_psn,
  3125. V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  3126. V2_QPC_BYTE_172_SQ_CUR_PSN_S);
  3127. qp_attr->dest_qp_num = (u8)roce_get_field(context->byte_56_dqpn_err,
  3128. V2_QPC_BYTE_56_DQPN_M,
  3129. V2_QPC_BYTE_56_DQPN_S);
  3130. qp_attr->qp_access_flags = ((roce_get_bit(context->byte_76_srqn_op_en,
  3131. V2_QPC_BYTE_76_RRE_S)) << 2) |
  3132. ((roce_get_bit(context->byte_76_srqn_op_en,
  3133. V2_QPC_BYTE_76_RWE_S)) << 1) |
  3134. ((roce_get_bit(context->byte_76_srqn_op_en,
  3135. V2_QPC_BYTE_76_ATE_S)) << 3);
  3136. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  3137. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  3138. struct ib_global_route *grh =
  3139. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  3140. rdma_ah_set_sl(&qp_attr->ah_attr,
  3141. roce_get_field(context->byte_28_at_fl,
  3142. V2_QPC_BYTE_28_SL_M,
  3143. V2_QPC_BYTE_28_SL_S));
  3144. grh->flow_label = roce_get_field(context->byte_28_at_fl,
  3145. V2_QPC_BYTE_28_FL_M,
  3146. V2_QPC_BYTE_28_FL_S);
  3147. grh->sgid_index = roce_get_field(context->byte_20_smac_sgid_idx,
  3148. V2_QPC_BYTE_20_SGID_IDX_M,
  3149. V2_QPC_BYTE_20_SGID_IDX_S);
  3150. grh->hop_limit = roce_get_field(context->byte_24_mtu_tc,
  3151. V2_QPC_BYTE_24_HOP_LIMIT_M,
  3152. V2_QPC_BYTE_24_HOP_LIMIT_S);
  3153. grh->traffic_class = roce_get_field(context->byte_24_mtu_tc,
  3154. V2_QPC_BYTE_24_TC_M,
  3155. V2_QPC_BYTE_24_TC_S);
  3156. memcpy(grh->dgid.raw, context->dgid, sizeof(grh->dgid.raw));
  3157. }
  3158. qp_attr->port_num = hr_qp->port + 1;
  3159. qp_attr->sq_draining = 0;
  3160. qp_attr->max_rd_atomic = 1 << roce_get_field(context->byte_208_irrl,
  3161. V2_QPC_BYTE_208_SR_MAX_M,
  3162. V2_QPC_BYTE_208_SR_MAX_S);
  3163. qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context->byte_140_raq,
  3164. V2_QPC_BYTE_140_RR_MAX_M,
  3165. V2_QPC_BYTE_140_RR_MAX_S);
  3166. qp_attr->min_rnr_timer = (u8)roce_get_field(context->byte_80_rnr_rx_cqn,
  3167. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  3168. V2_QPC_BYTE_80_MIN_RNR_TIME_S);
  3169. qp_attr->timeout = (u8)roce_get_field(context->byte_28_at_fl,
  3170. V2_QPC_BYTE_28_AT_M,
  3171. V2_QPC_BYTE_28_AT_S);
  3172. qp_attr->retry_cnt = roce_get_field(context->byte_212_lsn,
  3173. V2_QPC_BYTE_212_RETRY_CNT_M,
  3174. V2_QPC_BYTE_212_RETRY_CNT_S);
  3175. qp_attr->rnr_retry = context->rq_rnr_timer;
  3176. done:
  3177. qp_attr->cur_qp_state = qp_attr->qp_state;
  3178. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  3179. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  3180. if (!ibqp->uobject) {
  3181. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  3182. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  3183. } else {
  3184. qp_attr->cap.max_send_wr = 0;
  3185. qp_attr->cap.max_send_sge = 0;
  3186. }
  3187. qp_init_attr->cap = qp_attr->cap;
  3188. out:
  3189. mutex_unlock(&hr_qp->mutex);
  3190. kfree(context);
  3191. return ret;
  3192. }
  3193. static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
  3194. struct hns_roce_qp *hr_qp,
  3195. int is_user)
  3196. {
  3197. struct hns_roce_cq *send_cq, *recv_cq;
  3198. struct device *dev = hr_dev->dev;
  3199. int ret;
  3200. if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
  3201. /* Modify qp to reset before destroying qp */
  3202. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
  3203. hr_qp->state, IB_QPS_RESET);
  3204. if (ret) {
  3205. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  3206. hr_qp->qpn);
  3207. return ret;
  3208. }
  3209. }
  3210. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  3211. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  3212. hns_roce_lock_cqs(send_cq, recv_cq);
  3213. if (!is_user) {
  3214. __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  3215. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  3216. if (send_cq != recv_cq)
  3217. __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
  3218. }
  3219. hns_roce_qp_remove(hr_dev, hr_qp);
  3220. hns_roce_unlock_cqs(send_cq, recv_cq);
  3221. hns_roce_qp_free(hr_dev, hr_qp);
  3222. /* Not special_QP, free their QPN */
  3223. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  3224. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  3225. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  3226. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3227. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  3228. if (is_user) {
  3229. if (hr_qp->rq.wqe_cnt && (hr_qp->rdb_en == 1))
  3230. hns_roce_db_unmap_user(
  3231. to_hr_ucontext(hr_qp->ibqp.uobject->context),
  3232. &hr_qp->rdb);
  3233. ib_umem_release(hr_qp->umem);
  3234. } else {
  3235. kfree(hr_qp->sq.wrid);
  3236. kfree(hr_qp->rq.wrid);
  3237. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  3238. if (hr_qp->rq.wqe_cnt)
  3239. hns_roce_free_db(hr_dev, &hr_qp->rdb);
  3240. }
  3241. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  3242. kfree(hr_qp->rq_inl_buf.wqe_list[0].sg_list);
  3243. kfree(hr_qp->rq_inl_buf.wqe_list);
  3244. }
  3245. return 0;
  3246. }
  3247. static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp)
  3248. {
  3249. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3250. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3251. int ret;
  3252. ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  3253. if (ret) {
  3254. dev_err(hr_dev->dev, "Destroy qp failed(%d)\n", ret);
  3255. return ret;
  3256. }
  3257. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  3258. kfree(hr_to_hr_sqp(hr_qp));
  3259. else
  3260. kfree(hr_qp);
  3261. return 0;
  3262. }
  3263. static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  3264. {
  3265. struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
  3266. struct hns_roce_v2_cq_context *cq_context;
  3267. struct hns_roce_cq *hr_cq = to_hr_cq(cq);
  3268. struct hns_roce_v2_cq_context *cqc_mask;
  3269. struct hns_roce_cmd_mailbox *mailbox;
  3270. int ret;
  3271. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3272. if (IS_ERR(mailbox))
  3273. return PTR_ERR(mailbox);
  3274. cq_context = mailbox->buf;
  3275. cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
  3276. memset(cqc_mask, 0xff, sizeof(*cqc_mask));
  3277. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3278. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3279. cq_count);
  3280. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3281. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3282. 0);
  3283. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3284. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3285. cq_period);
  3286. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3287. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3288. 0);
  3289. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
  3290. HNS_ROCE_CMD_MODIFY_CQC,
  3291. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3292. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3293. if (ret)
  3294. dev_err(hr_dev->dev, "MODIFY CQ Failed to cmd mailbox.\n");
  3295. return ret;
  3296. }
  3297. static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
  3298. {
  3299. u32 doorbell[2];
  3300. doorbell[0] = 0;
  3301. doorbell[1] = 0;
  3302. if (eq->type_flag == HNS_ROCE_AEQ) {
  3303. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3304. HNS_ROCE_V2_EQ_DB_CMD_S,
  3305. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3306. HNS_ROCE_EQ_DB_CMD_AEQ :
  3307. HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
  3308. } else {
  3309. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
  3310. HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
  3311. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3312. HNS_ROCE_V2_EQ_DB_CMD_S,
  3313. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3314. HNS_ROCE_EQ_DB_CMD_CEQ :
  3315. HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
  3316. }
  3317. roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
  3318. HNS_ROCE_V2_EQ_DB_PARA_S,
  3319. (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
  3320. hns_roce_write64_k(doorbell, eq->doorbell);
  3321. }
  3322. static void hns_roce_v2_wq_catas_err_handle(struct hns_roce_dev *hr_dev,
  3323. struct hns_roce_aeqe *aeqe,
  3324. u32 qpn)
  3325. {
  3326. struct device *dev = hr_dev->dev;
  3327. int sub_type;
  3328. dev_warn(dev, "Local work queue catastrophic error.\n");
  3329. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3330. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3331. switch (sub_type) {
  3332. case HNS_ROCE_LWQCE_QPC_ERROR:
  3333. dev_warn(dev, "QP %d, QPC error.\n", qpn);
  3334. break;
  3335. case HNS_ROCE_LWQCE_MTU_ERROR:
  3336. dev_warn(dev, "QP %d, MTU error.\n", qpn);
  3337. break;
  3338. case HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR:
  3339. dev_warn(dev, "QP %d, WQE BA addr error.\n", qpn);
  3340. break;
  3341. case HNS_ROCE_LWQCE_WQE_ADDR_ERROR:
  3342. dev_warn(dev, "QP %d, WQE addr error.\n", qpn);
  3343. break;
  3344. case HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR:
  3345. dev_warn(dev, "QP %d, WQE shift error.\n", qpn);
  3346. break;
  3347. default:
  3348. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3349. break;
  3350. }
  3351. }
  3352. static void hns_roce_v2_local_wq_access_err_handle(struct hns_roce_dev *hr_dev,
  3353. struct hns_roce_aeqe *aeqe, u32 qpn)
  3354. {
  3355. struct device *dev = hr_dev->dev;
  3356. int sub_type;
  3357. dev_warn(dev, "Local access violation work queue error.\n");
  3358. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3359. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3360. switch (sub_type) {
  3361. case HNS_ROCE_LAVWQE_R_KEY_VIOLATION:
  3362. dev_warn(dev, "QP %d, R_key violation.\n", qpn);
  3363. break;
  3364. case HNS_ROCE_LAVWQE_LENGTH_ERROR:
  3365. dev_warn(dev, "QP %d, length error.\n", qpn);
  3366. break;
  3367. case HNS_ROCE_LAVWQE_VA_ERROR:
  3368. dev_warn(dev, "QP %d, VA error.\n", qpn);
  3369. break;
  3370. case HNS_ROCE_LAVWQE_PD_ERROR:
  3371. dev_err(dev, "QP %d, PD error.\n", qpn);
  3372. break;
  3373. case HNS_ROCE_LAVWQE_RW_ACC_ERROR:
  3374. dev_warn(dev, "QP %d, rw acc error.\n", qpn);
  3375. break;
  3376. case HNS_ROCE_LAVWQE_KEY_STATE_ERROR:
  3377. dev_warn(dev, "QP %d, key state error.\n", qpn);
  3378. break;
  3379. case HNS_ROCE_LAVWQE_MR_OPERATION_ERROR:
  3380. dev_warn(dev, "QP %d, MR operation error.\n", qpn);
  3381. break;
  3382. default:
  3383. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3384. break;
  3385. }
  3386. }
  3387. static void hns_roce_v2_qp_err_handle(struct hns_roce_dev *hr_dev,
  3388. struct hns_roce_aeqe *aeqe,
  3389. int event_type)
  3390. {
  3391. struct device *dev = hr_dev->dev;
  3392. u32 qpn;
  3393. qpn = roce_get_field(aeqe->event.qp_event.qp,
  3394. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3395. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3396. switch (event_type) {
  3397. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3398. dev_warn(dev, "Communication established.\n");
  3399. break;
  3400. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3401. dev_warn(dev, "Send queue drained.\n");
  3402. break;
  3403. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3404. hns_roce_v2_wq_catas_err_handle(hr_dev, aeqe, qpn);
  3405. break;
  3406. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3407. dev_warn(dev, "Invalid request local work queue error.\n");
  3408. break;
  3409. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3410. hns_roce_v2_local_wq_access_err_handle(hr_dev, aeqe, qpn);
  3411. break;
  3412. default:
  3413. break;
  3414. }
  3415. hns_roce_qp_event(hr_dev, qpn, event_type);
  3416. }
  3417. static void hns_roce_v2_cq_err_handle(struct hns_roce_dev *hr_dev,
  3418. struct hns_roce_aeqe *aeqe,
  3419. int event_type)
  3420. {
  3421. struct device *dev = hr_dev->dev;
  3422. u32 cqn;
  3423. cqn = roce_get_field(aeqe->event.cq_event.cq,
  3424. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3425. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3426. switch (event_type) {
  3427. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3428. dev_warn(dev, "CQ 0x%x access err.\n", cqn);
  3429. break;
  3430. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3431. dev_warn(dev, "CQ 0x%x overflow\n", cqn);
  3432. break;
  3433. default:
  3434. break;
  3435. }
  3436. hns_roce_cq_event(hr_dev, cqn, event_type);
  3437. }
  3438. static struct hns_roce_aeqe *get_aeqe_v2(struct hns_roce_eq *eq, u32 entry)
  3439. {
  3440. u32 buf_chk_sz;
  3441. unsigned long off;
  3442. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3443. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3444. return (struct hns_roce_aeqe *)((char *)(eq->buf_list->buf) +
  3445. off % buf_chk_sz);
  3446. }
  3447. static struct hns_roce_aeqe *mhop_get_aeqe(struct hns_roce_eq *eq, u32 entry)
  3448. {
  3449. u32 buf_chk_sz;
  3450. unsigned long off;
  3451. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3452. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3453. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3454. return (struct hns_roce_aeqe *)((u8 *)(eq->bt_l0) +
  3455. off % buf_chk_sz);
  3456. else
  3457. return (struct hns_roce_aeqe *)((u8 *)
  3458. (eq->buf[off / buf_chk_sz]) + off % buf_chk_sz);
  3459. }
  3460. static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
  3461. {
  3462. struct hns_roce_aeqe *aeqe;
  3463. if (!eq->hop_num)
  3464. aeqe = get_aeqe_v2(eq, eq->cons_index);
  3465. else
  3466. aeqe = mhop_get_aeqe(eq, eq->cons_index);
  3467. return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
  3468. !!(eq->cons_index & eq->entries)) ? aeqe : NULL;
  3469. }
  3470. static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
  3471. struct hns_roce_eq *eq)
  3472. {
  3473. struct device *dev = hr_dev->dev;
  3474. struct hns_roce_aeqe *aeqe;
  3475. int aeqe_found = 0;
  3476. int event_type;
  3477. while ((aeqe = next_aeqe_sw_v2(eq))) {
  3478. /* Make sure we read AEQ entry after we have checked the
  3479. * ownership bit
  3480. */
  3481. dma_rmb();
  3482. event_type = roce_get_field(aeqe->asyn,
  3483. HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
  3484. HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
  3485. switch (event_type) {
  3486. case HNS_ROCE_EVENT_TYPE_PATH_MIG:
  3487. dev_warn(dev, "Path migrated succeeded.\n");
  3488. break;
  3489. case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
  3490. dev_warn(dev, "Path migration failed.\n");
  3491. break;
  3492. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3493. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3494. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3495. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3496. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3497. hns_roce_v2_qp_err_handle(hr_dev, aeqe, event_type);
  3498. break;
  3499. case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
  3500. case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
  3501. case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
  3502. dev_warn(dev, "SRQ not support.\n");
  3503. break;
  3504. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3505. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3506. hns_roce_v2_cq_err_handle(hr_dev, aeqe, event_type);
  3507. break;
  3508. case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
  3509. dev_warn(dev, "DB overflow.\n");
  3510. break;
  3511. case HNS_ROCE_EVENT_TYPE_MB:
  3512. hns_roce_cmd_event(hr_dev,
  3513. le16_to_cpu(aeqe->event.cmd.token),
  3514. aeqe->event.cmd.status,
  3515. le64_to_cpu(aeqe->event.cmd.out_param));
  3516. break;
  3517. case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
  3518. dev_warn(dev, "CEQ overflow.\n");
  3519. break;
  3520. case HNS_ROCE_EVENT_TYPE_FLR:
  3521. dev_warn(dev, "Function level reset.\n");
  3522. break;
  3523. default:
  3524. dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
  3525. event_type, eq->eqn, eq->cons_index);
  3526. break;
  3527. };
  3528. ++eq->cons_index;
  3529. aeqe_found = 1;
  3530. if (eq->cons_index > (2 * eq->entries - 1)) {
  3531. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3532. eq->cons_index = 0;
  3533. }
  3534. }
  3535. set_eq_cons_index_v2(eq);
  3536. return aeqe_found;
  3537. }
  3538. static struct hns_roce_ceqe *get_ceqe_v2(struct hns_roce_eq *eq, u32 entry)
  3539. {
  3540. u32 buf_chk_sz;
  3541. unsigned long off;
  3542. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3543. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3544. return (struct hns_roce_ceqe *)((char *)(eq->buf_list->buf) +
  3545. off % buf_chk_sz);
  3546. }
  3547. static struct hns_roce_ceqe *mhop_get_ceqe(struct hns_roce_eq *eq, u32 entry)
  3548. {
  3549. u32 buf_chk_sz;
  3550. unsigned long off;
  3551. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3552. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3553. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3554. return (struct hns_roce_ceqe *)((u8 *)(eq->bt_l0) +
  3555. off % buf_chk_sz);
  3556. else
  3557. return (struct hns_roce_ceqe *)((u8 *)(eq->buf[off /
  3558. buf_chk_sz]) + off % buf_chk_sz);
  3559. }
  3560. static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
  3561. {
  3562. struct hns_roce_ceqe *ceqe;
  3563. if (!eq->hop_num)
  3564. ceqe = get_ceqe_v2(eq, eq->cons_index);
  3565. else
  3566. ceqe = mhop_get_ceqe(eq, eq->cons_index);
  3567. return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
  3568. (!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
  3569. }
  3570. static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
  3571. struct hns_roce_eq *eq)
  3572. {
  3573. struct device *dev = hr_dev->dev;
  3574. struct hns_roce_ceqe *ceqe;
  3575. int ceqe_found = 0;
  3576. u32 cqn;
  3577. while ((ceqe = next_ceqe_sw_v2(eq))) {
  3578. /* Make sure we read CEQ entry after we have checked the
  3579. * ownership bit
  3580. */
  3581. dma_rmb();
  3582. cqn = roce_get_field(ceqe->comp,
  3583. HNS_ROCE_V2_CEQE_COMP_CQN_M,
  3584. HNS_ROCE_V2_CEQE_COMP_CQN_S);
  3585. hns_roce_cq_completion(hr_dev, cqn);
  3586. ++eq->cons_index;
  3587. ceqe_found = 1;
  3588. if (eq->cons_index > (2 * eq->entries - 1)) {
  3589. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3590. eq->cons_index = 0;
  3591. }
  3592. }
  3593. set_eq_cons_index_v2(eq);
  3594. return ceqe_found;
  3595. }
  3596. static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
  3597. {
  3598. struct hns_roce_eq *eq = eq_ptr;
  3599. struct hns_roce_dev *hr_dev = eq->hr_dev;
  3600. int int_work = 0;
  3601. if (eq->type_flag == HNS_ROCE_CEQ)
  3602. /* Completion event interrupt */
  3603. int_work = hns_roce_v2_ceq_int(hr_dev, eq);
  3604. else
  3605. /* Asychronous event interrupt */
  3606. int_work = hns_roce_v2_aeq_int(hr_dev, eq);
  3607. return IRQ_RETVAL(int_work);
  3608. }
  3609. static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
  3610. {
  3611. struct hns_roce_dev *hr_dev = dev_id;
  3612. struct device *dev = hr_dev->dev;
  3613. int int_work = 0;
  3614. u32 int_st;
  3615. u32 int_en;
  3616. /* Abnormal interrupt */
  3617. int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
  3618. int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
  3619. if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
  3620. dev_err(dev, "AEQ overflow!\n");
  3621. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S, 1);
  3622. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3623. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3624. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3625. int_work = 1;
  3626. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
  3627. dev_err(dev, "BUS ERR!\n");
  3628. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S, 1);
  3629. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3630. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3631. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3632. int_work = 1;
  3633. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
  3634. dev_err(dev, "OTHER ERR!\n");
  3635. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S, 1);
  3636. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3637. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3638. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3639. int_work = 1;
  3640. } else
  3641. dev_err(dev, "There is no abnormal irq found!\n");
  3642. return IRQ_RETVAL(int_work);
  3643. }
  3644. static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
  3645. int eq_num, int enable_flag)
  3646. {
  3647. int i;
  3648. if (enable_flag == EQ_ENABLE) {
  3649. for (i = 0; i < eq_num; i++)
  3650. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3651. i * EQ_REG_OFFSET,
  3652. HNS_ROCE_V2_VF_EVENT_INT_EN_M);
  3653. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3654. HNS_ROCE_V2_VF_ABN_INT_EN_M);
  3655. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3656. HNS_ROCE_V2_VF_ABN_INT_CFG_M);
  3657. } else {
  3658. for (i = 0; i < eq_num; i++)
  3659. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3660. i * EQ_REG_OFFSET,
  3661. HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
  3662. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3663. HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
  3664. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3665. HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
  3666. }
  3667. }
  3668. static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
  3669. {
  3670. struct device *dev = hr_dev->dev;
  3671. int ret;
  3672. if (eqn < hr_dev->caps.num_comp_vectors)
  3673. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3674. 0, HNS_ROCE_CMD_DESTROY_CEQC,
  3675. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3676. else
  3677. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3678. 0, HNS_ROCE_CMD_DESTROY_AEQC,
  3679. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3680. if (ret)
  3681. dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
  3682. }
  3683. static void hns_roce_mhop_free_eq(struct hns_roce_dev *hr_dev,
  3684. struct hns_roce_eq *eq)
  3685. {
  3686. struct device *dev = hr_dev->dev;
  3687. u64 idx;
  3688. u64 size;
  3689. u32 buf_chk_sz;
  3690. u32 bt_chk_sz;
  3691. u32 mhop_num;
  3692. int eqe_alloc;
  3693. int i = 0;
  3694. int j = 0;
  3695. mhop_num = hr_dev->caps.eqe_hop_num;
  3696. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3697. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3698. /* hop_num = 0 */
  3699. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3700. dma_free_coherent(dev, (unsigned int)(eq->entries *
  3701. eq->eqe_size), eq->bt_l0, eq->l0_dma);
  3702. return;
  3703. }
  3704. /* hop_num = 1 or hop = 2 */
  3705. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  3706. if (mhop_num == 1) {
  3707. for (i = 0; i < eq->l0_last_num; i++) {
  3708. if (i == eq->l0_last_num - 1) {
  3709. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3710. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3711. dma_free_coherent(dev, size, eq->buf[i],
  3712. eq->buf_dma[i]);
  3713. break;
  3714. }
  3715. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  3716. eq->buf_dma[i]);
  3717. }
  3718. } else if (mhop_num == 2) {
  3719. for (i = 0; i < eq->l0_last_num; i++) {
  3720. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  3721. eq->l1_dma[i]);
  3722. for (j = 0; j < bt_chk_sz / 8; j++) {
  3723. idx = i * (bt_chk_sz / 8) + j;
  3724. if ((i == eq->l0_last_num - 1)
  3725. && j == eq->l1_last_num - 1) {
  3726. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3727. * idx;
  3728. size = (eq->entries - eqe_alloc)
  3729. * eq->eqe_size;
  3730. dma_free_coherent(dev, size,
  3731. eq->buf[idx],
  3732. eq->buf_dma[idx]);
  3733. break;
  3734. }
  3735. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  3736. eq->buf_dma[idx]);
  3737. }
  3738. }
  3739. }
  3740. kfree(eq->buf_dma);
  3741. kfree(eq->buf);
  3742. kfree(eq->l1_dma);
  3743. kfree(eq->bt_l1);
  3744. eq->buf_dma = NULL;
  3745. eq->buf = NULL;
  3746. eq->l1_dma = NULL;
  3747. eq->bt_l1 = NULL;
  3748. }
  3749. static void hns_roce_v2_free_eq(struct hns_roce_dev *hr_dev,
  3750. struct hns_roce_eq *eq)
  3751. {
  3752. u32 buf_chk_sz;
  3753. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3754. if (hr_dev->caps.eqe_hop_num) {
  3755. hns_roce_mhop_free_eq(hr_dev, eq);
  3756. return;
  3757. }
  3758. if (eq->buf_list)
  3759. dma_free_coherent(hr_dev->dev, buf_chk_sz,
  3760. eq->buf_list->buf, eq->buf_list->map);
  3761. }
  3762. static void hns_roce_config_eqc(struct hns_roce_dev *hr_dev,
  3763. struct hns_roce_eq *eq,
  3764. void *mb_buf)
  3765. {
  3766. struct hns_roce_eq_context *eqc;
  3767. eqc = mb_buf;
  3768. memset(eqc, 0, sizeof(struct hns_roce_eq_context));
  3769. /* init eqc */
  3770. eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
  3771. eq->hop_num = hr_dev->caps.eqe_hop_num;
  3772. eq->cons_index = 0;
  3773. eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
  3774. eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
  3775. eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
  3776. eq->eqe_ba_pg_sz = hr_dev->caps.eqe_ba_pg_sz;
  3777. eq->eqe_buf_pg_sz = hr_dev->caps.eqe_buf_pg_sz;
  3778. eq->shift = ilog2((unsigned int)eq->entries);
  3779. if (!eq->hop_num)
  3780. eq->eqe_ba = eq->buf_list->map;
  3781. else
  3782. eq->eqe_ba = eq->l0_dma;
  3783. /* set eqc state */
  3784. roce_set_field(eqc->byte_4,
  3785. HNS_ROCE_EQC_EQ_ST_M,
  3786. HNS_ROCE_EQC_EQ_ST_S,
  3787. HNS_ROCE_V2_EQ_STATE_VALID);
  3788. /* set eqe hop num */
  3789. roce_set_field(eqc->byte_4,
  3790. HNS_ROCE_EQC_HOP_NUM_M,
  3791. HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
  3792. /* set eqc over_ignore */
  3793. roce_set_field(eqc->byte_4,
  3794. HNS_ROCE_EQC_OVER_IGNORE_M,
  3795. HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
  3796. /* set eqc coalesce */
  3797. roce_set_field(eqc->byte_4,
  3798. HNS_ROCE_EQC_COALESCE_M,
  3799. HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
  3800. /* set eqc arm_state */
  3801. roce_set_field(eqc->byte_4,
  3802. HNS_ROCE_EQC_ARM_ST_M,
  3803. HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
  3804. /* set eqn */
  3805. roce_set_field(eqc->byte_4,
  3806. HNS_ROCE_EQC_EQN_M,
  3807. HNS_ROCE_EQC_EQN_S, eq->eqn);
  3808. /* set eqe_cnt */
  3809. roce_set_field(eqc->byte_4,
  3810. HNS_ROCE_EQC_EQE_CNT_M,
  3811. HNS_ROCE_EQC_EQE_CNT_S,
  3812. HNS_ROCE_EQ_INIT_EQE_CNT);
  3813. /* set eqe_ba_pg_sz */
  3814. roce_set_field(eqc->byte_8,
  3815. HNS_ROCE_EQC_BA_PG_SZ_M,
  3816. HNS_ROCE_EQC_BA_PG_SZ_S,
  3817. eq->eqe_ba_pg_sz + PG_SHIFT_OFFSET);
  3818. /* set eqe_buf_pg_sz */
  3819. roce_set_field(eqc->byte_8,
  3820. HNS_ROCE_EQC_BUF_PG_SZ_M,
  3821. HNS_ROCE_EQC_BUF_PG_SZ_S,
  3822. eq->eqe_buf_pg_sz + PG_SHIFT_OFFSET);
  3823. /* set eq_producer_idx */
  3824. roce_set_field(eqc->byte_8,
  3825. HNS_ROCE_EQC_PROD_INDX_M,
  3826. HNS_ROCE_EQC_PROD_INDX_S,
  3827. HNS_ROCE_EQ_INIT_PROD_IDX);
  3828. /* set eq_max_cnt */
  3829. roce_set_field(eqc->byte_12,
  3830. HNS_ROCE_EQC_MAX_CNT_M,
  3831. HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
  3832. /* set eq_period */
  3833. roce_set_field(eqc->byte_12,
  3834. HNS_ROCE_EQC_PERIOD_M,
  3835. HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
  3836. /* set eqe_report_timer */
  3837. roce_set_field(eqc->eqe_report_timer,
  3838. HNS_ROCE_EQC_REPORT_TIMER_M,
  3839. HNS_ROCE_EQC_REPORT_TIMER_S,
  3840. HNS_ROCE_EQ_INIT_REPORT_TIMER);
  3841. /* set eqe_ba [34:3] */
  3842. roce_set_field(eqc->eqe_ba0,
  3843. HNS_ROCE_EQC_EQE_BA_L_M,
  3844. HNS_ROCE_EQC_EQE_BA_L_S, eq->eqe_ba >> 3);
  3845. /* set eqe_ba [64:35] */
  3846. roce_set_field(eqc->eqe_ba1,
  3847. HNS_ROCE_EQC_EQE_BA_H_M,
  3848. HNS_ROCE_EQC_EQE_BA_H_S, eq->eqe_ba >> 35);
  3849. /* set eq shift */
  3850. roce_set_field(eqc->byte_28,
  3851. HNS_ROCE_EQC_SHIFT_M,
  3852. HNS_ROCE_EQC_SHIFT_S, eq->shift);
  3853. /* set eq MSI_IDX */
  3854. roce_set_field(eqc->byte_28,
  3855. HNS_ROCE_EQC_MSI_INDX_M,
  3856. HNS_ROCE_EQC_MSI_INDX_S,
  3857. HNS_ROCE_EQ_INIT_MSI_IDX);
  3858. /* set cur_eqe_ba [27:12] */
  3859. roce_set_field(eqc->byte_28,
  3860. HNS_ROCE_EQC_CUR_EQE_BA_L_M,
  3861. HNS_ROCE_EQC_CUR_EQE_BA_L_S, eq->cur_eqe_ba >> 12);
  3862. /* set cur_eqe_ba [59:28] */
  3863. roce_set_field(eqc->byte_32,
  3864. HNS_ROCE_EQC_CUR_EQE_BA_M_M,
  3865. HNS_ROCE_EQC_CUR_EQE_BA_M_S, eq->cur_eqe_ba >> 28);
  3866. /* set cur_eqe_ba [63:60] */
  3867. roce_set_field(eqc->byte_36,
  3868. HNS_ROCE_EQC_CUR_EQE_BA_H_M,
  3869. HNS_ROCE_EQC_CUR_EQE_BA_H_S, eq->cur_eqe_ba >> 60);
  3870. /* set eq consumer idx */
  3871. roce_set_field(eqc->byte_36,
  3872. HNS_ROCE_EQC_CONS_INDX_M,
  3873. HNS_ROCE_EQC_CONS_INDX_S,
  3874. HNS_ROCE_EQ_INIT_CONS_IDX);
  3875. /* set nex_eqe_ba[43:12] */
  3876. roce_set_field(eqc->nxt_eqe_ba0,
  3877. HNS_ROCE_EQC_NXT_EQE_BA_L_M,
  3878. HNS_ROCE_EQC_NXT_EQE_BA_L_S, eq->nxt_eqe_ba >> 12);
  3879. /* set nex_eqe_ba[63:44] */
  3880. roce_set_field(eqc->nxt_eqe_ba1,
  3881. HNS_ROCE_EQC_NXT_EQE_BA_H_M,
  3882. HNS_ROCE_EQC_NXT_EQE_BA_H_S, eq->nxt_eqe_ba >> 44);
  3883. }
  3884. static int hns_roce_mhop_alloc_eq(struct hns_roce_dev *hr_dev,
  3885. struct hns_roce_eq *eq)
  3886. {
  3887. struct device *dev = hr_dev->dev;
  3888. int eq_alloc_done = 0;
  3889. int eq_buf_cnt = 0;
  3890. int eqe_alloc;
  3891. u32 buf_chk_sz;
  3892. u32 bt_chk_sz;
  3893. u32 mhop_num;
  3894. u64 size;
  3895. u64 idx;
  3896. int ba_num;
  3897. int bt_num;
  3898. int record_i;
  3899. int record_j;
  3900. int i = 0;
  3901. int j = 0;
  3902. mhop_num = hr_dev->caps.eqe_hop_num;
  3903. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3904. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3905. ba_num = (PAGE_ALIGN(eq->entries * eq->eqe_size) + buf_chk_sz - 1)
  3906. / buf_chk_sz;
  3907. bt_num = (ba_num + bt_chk_sz / 8 - 1) / (bt_chk_sz / 8);
  3908. /* hop_num = 0 */
  3909. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3910. if (eq->entries > buf_chk_sz / eq->eqe_size) {
  3911. dev_err(dev, "eq entries %d is larger than buf_pg_sz!",
  3912. eq->entries);
  3913. return -EINVAL;
  3914. }
  3915. eq->bt_l0 = dma_alloc_coherent(dev, eq->entries * eq->eqe_size,
  3916. &(eq->l0_dma), GFP_KERNEL);
  3917. if (!eq->bt_l0)
  3918. return -ENOMEM;
  3919. eq->cur_eqe_ba = eq->l0_dma;
  3920. eq->nxt_eqe_ba = 0;
  3921. memset(eq->bt_l0, 0, eq->entries * eq->eqe_size);
  3922. return 0;
  3923. }
  3924. eq->buf_dma = kcalloc(ba_num, sizeof(*eq->buf_dma), GFP_KERNEL);
  3925. if (!eq->buf_dma)
  3926. return -ENOMEM;
  3927. eq->buf = kcalloc(ba_num, sizeof(*eq->buf), GFP_KERNEL);
  3928. if (!eq->buf)
  3929. goto err_kcalloc_buf;
  3930. if (mhop_num == 2) {
  3931. eq->l1_dma = kcalloc(bt_num, sizeof(*eq->l1_dma), GFP_KERNEL);
  3932. if (!eq->l1_dma)
  3933. goto err_kcalloc_l1_dma;
  3934. eq->bt_l1 = kcalloc(bt_num, sizeof(*eq->bt_l1), GFP_KERNEL);
  3935. if (!eq->bt_l1)
  3936. goto err_kcalloc_bt_l1;
  3937. }
  3938. /* alloc L0 BT */
  3939. eq->bt_l0 = dma_alloc_coherent(dev, bt_chk_sz, &eq->l0_dma, GFP_KERNEL);
  3940. if (!eq->bt_l0)
  3941. goto err_dma_alloc_l0;
  3942. if (mhop_num == 1) {
  3943. if (ba_num > (bt_chk_sz / 8))
  3944. dev_err(dev, "ba_num %d is too large for 1 hop\n",
  3945. ba_num);
  3946. /* alloc buf */
  3947. for (i = 0; i < bt_chk_sz / 8; i++) {
  3948. if (eq_buf_cnt + 1 < ba_num) {
  3949. size = buf_chk_sz;
  3950. } else {
  3951. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3952. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3953. }
  3954. eq->buf[i] = dma_alloc_coherent(dev, size,
  3955. &(eq->buf_dma[i]),
  3956. GFP_KERNEL);
  3957. if (!eq->buf[i])
  3958. goto err_dma_alloc_buf;
  3959. memset(eq->buf[i], 0, size);
  3960. *(eq->bt_l0 + i) = eq->buf_dma[i];
  3961. eq_buf_cnt++;
  3962. if (eq_buf_cnt >= ba_num)
  3963. break;
  3964. }
  3965. eq->cur_eqe_ba = eq->buf_dma[0];
  3966. eq->nxt_eqe_ba = eq->buf_dma[1];
  3967. } else if (mhop_num == 2) {
  3968. /* alloc L1 BT and buf */
  3969. for (i = 0; i < bt_chk_sz / 8; i++) {
  3970. eq->bt_l1[i] = dma_alloc_coherent(dev, bt_chk_sz,
  3971. &(eq->l1_dma[i]),
  3972. GFP_KERNEL);
  3973. if (!eq->bt_l1[i])
  3974. goto err_dma_alloc_l1;
  3975. *(eq->bt_l0 + i) = eq->l1_dma[i];
  3976. for (j = 0; j < bt_chk_sz / 8; j++) {
  3977. idx = i * bt_chk_sz / 8 + j;
  3978. if (eq_buf_cnt + 1 < ba_num) {
  3979. size = buf_chk_sz;
  3980. } else {
  3981. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3982. * idx;
  3983. size = (eq->entries - eqe_alloc)
  3984. * eq->eqe_size;
  3985. }
  3986. eq->buf[idx] = dma_alloc_coherent(dev, size,
  3987. &(eq->buf_dma[idx]),
  3988. GFP_KERNEL);
  3989. if (!eq->buf[idx])
  3990. goto err_dma_alloc_buf;
  3991. memset(eq->buf[idx], 0, size);
  3992. *(eq->bt_l1[i] + j) = eq->buf_dma[idx];
  3993. eq_buf_cnt++;
  3994. if (eq_buf_cnt >= ba_num) {
  3995. eq_alloc_done = 1;
  3996. break;
  3997. }
  3998. }
  3999. if (eq_alloc_done)
  4000. break;
  4001. }
  4002. eq->cur_eqe_ba = eq->buf_dma[0];
  4003. eq->nxt_eqe_ba = eq->buf_dma[1];
  4004. }
  4005. eq->l0_last_num = i + 1;
  4006. if (mhop_num == 2)
  4007. eq->l1_last_num = j + 1;
  4008. return 0;
  4009. err_dma_alloc_l1:
  4010. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4011. eq->bt_l0 = NULL;
  4012. eq->l0_dma = 0;
  4013. for (i -= 1; i >= 0; i--) {
  4014. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4015. eq->l1_dma[i]);
  4016. for (j = 0; j < bt_chk_sz / 8; j++) {
  4017. idx = i * bt_chk_sz / 8 + j;
  4018. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  4019. eq->buf_dma[idx]);
  4020. }
  4021. }
  4022. goto err_dma_alloc_l0;
  4023. err_dma_alloc_buf:
  4024. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4025. eq->bt_l0 = NULL;
  4026. eq->l0_dma = 0;
  4027. if (mhop_num == 1)
  4028. for (i -= 1; i >= 0; i--)
  4029. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  4030. eq->buf_dma[i]);
  4031. else if (mhop_num == 2) {
  4032. record_i = i;
  4033. record_j = j;
  4034. for (; i >= 0; i--) {
  4035. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4036. eq->l1_dma[i]);
  4037. for (j = 0; j < bt_chk_sz / 8; j++) {
  4038. if (i == record_i && j >= record_j)
  4039. break;
  4040. idx = i * bt_chk_sz / 8 + j;
  4041. dma_free_coherent(dev, buf_chk_sz,
  4042. eq->buf[idx],
  4043. eq->buf_dma[idx]);
  4044. }
  4045. }
  4046. }
  4047. err_dma_alloc_l0:
  4048. kfree(eq->bt_l1);
  4049. eq->bt_l1 = NULL;
  4050. err_kcalloc_bt_l1:
  4051. kfree(eq->l1_dma);
  4052. eq->l1_dma = NULL;
  4053. err_kcalloc_l1_dma:
  4054. kfree(eq->buf);
  4055. eq->buf = NULL;
  4056. err_kcalloc_buf:
  4057. kfree(eq->buf_dma);
  4058. eq->buf_dma = NULL;
  4059. return -ENOMEM;
  4060. }
  4061. static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
  4062. struct hns_roce_eq *eq,
  4063. unsigned int eq_cmd)
  4064. {
  4065. struct device *dev = hr_dev->dev;
  4066. struct hns_roce_cmd_mailbox *mailbox;
  4067. u32 buf_chk_sz = 0;
  4068. int ret;
  4069. /* Allocate mailbox memory */
  4070. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  4071. if (IS_ERR(mailbox))
  4072. return PTR_ERR(mailbox);
  4073. if (!hr_dev->caps.eqe_hop_num) {
  4074. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  4075. eq->buf_list = kzalloc(sizeof(struct hns_roce_buf_list),
  4076. GFP_KERNEL);
  4077. if (!eq->buf_list) {
  4078. ret = -ENOMEM;
  4079. goto free_cmd_mbox;
  4080. }
  4081. eq->buf_list->buf = dma_alloc_coherent(dev, buf_chk_sz,
  4082. &(eq->buf_list->map),
  4083. GFP_KERNEL);
  4084. if (!eq->buf_list->buf) {
  4085. ret = -ENOMEM;
  4086. goto err_alloc_buf;
  4087. }
  4088. memset(eq->buf_list->buf, 0, buf_chk_sz);
  4089. } else {
  4090. ret = hns_roce_mhop_alloc_eq(hr_dev, eq);
  4091. if (ret) {
  4092. ret = -ENOMEM;
  4093. goto free_cmd_mbox;
  4094. }
  4095. }
  4096. hns_roce_config_eqc(hr_dev, eq, mailbox->buf);
  4097. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
  4098. eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
  4099. if (ret) {
  4100. dev_err(dev, "[mailbox cmd] create eqc failed.\n");
  4101. goto err_cmd_mbox;
  4102. }
  4103. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4104. return 0;
  4105. err_cmd_mbox:
  4106. if (!hr_dev->caps.eqe_hop_num)
  4107. dma_free_coherent(dev, buf_chk_sz, eq->buf_list->buf,
  4108. eq->buf_list->map);
  4109. else {
  4110. hns_roce_mhop_free_eq(hr_dev, eq);
  4111. goto free_cmd_mbox;
  4112. }
  4113. err_alloc_buf:
  4114. kfree(eq->buf_list);
  4115. free_cmd_mbox:
  4116. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4117. return ret;
  4118. }
  4119. static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
  4120. {
  4121. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4122. struct device *dev = hr_dev->dev;
  4123. struct hns_roce_eq *eq;
  4124. unsigned int eq_cmd;
  4125. int irq_num;
  4126. int eq_num;
  4127. int other_num;
  4128. int comp_num;
  4129. int aeq_num;
  4130. int i, j, k;
  4131. int ret;
  4132. other_num = hr_dev->caps.num_other_vectors;
  4133. comp_num = hr_dev->caps.num_comp_vectors;
  4134. aeq_num = hr_dev->caps.num_aeq_vectors;
  4135. eq_num = comp_num + aeq_num;
  4136. irq_num = eq_num + other_num;
  4137. eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
  4138. if (!eq_table->eq)
  4139. return -ENOMEM;
  4140. for (i = 0; i < irq_num; i++) {
  4141. hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
  4142. GFP_KERNEL);
  4143. if (!hr_dev->irq_names[i]) {
  4144. ret = -ENOMEM;
  4145. goto err_failed_kzalloc;
  4146. }
  4147. }
  4148. /* create eq */
  4149. for (j = 0; j < eq_num; j++) {
  4150. eq = &eq_table->eq[j];
  4151. eq->hr_dev = hr_dev;
  4152. eq->eqn = j;
  4153. if (j < comp_num) {
  4154. /* CEQ */
  4155. eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
  4156. eq->type_flag = HNS_ROCE_CEQ;
  4157. eq->entries = hr_dev->caps.ceqe_depth;
  4158. eq->eqe_size = HNS_ROCE_CEQ_ENTRY_SIZE;
  4159. eq->irq = hr_dev->irq[j + other_num + aeq_num];
  4160. eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
  4161. eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
  4162. } else {
  4163. /* AEQ */
  4164. eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
  4165. eq->type_flag = HNS_ROCE_AEQ;
  4166. eq->entries = hr_dev->caps.aeqe_depth;
  4167. eq->eqe_size = HNS_ROCE_AEQ_ENTRY_SIZE;
  4168. eq->irq = hr_dev->irq[j - comp_num + other_num];
  4169. eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
  4170. eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
  4171. }
  4172. ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
  4173. if (ret) {
  4174. dev_err(dev, "eq create failed.\n");
  4175. goto err_create_eq_fail;
  4176. }
  4177. }
  4178. /* enable irq */
  4179. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
  4180. /* irq contains: abnormal + AEQ + CEQ*/
  4181. for (k = 0; k < irq_num; k++)
  4182. if (k < other_num)
  4183. snprintf((char *)hr_dev->irq_names[k],
  4184. HNS_ROCE_INT_NAME_LEN, "hns-abn-%d", k);
  4185. else if (k < (other_num + aeq_num))
  4186. snprintf((char *)hr_dev->irq_names[k],
  4187. HNS_ROCE_INT_NAME_LEN, "hns-aeq-%d",
  4188. k - other_num);
  4189. else
  4190. snprintf((char *)hr_dev->irq_names[k],
  4191. HNS_ROCE_INT_NAME_LEN, "hns-ceq-%d",
  4192. k - other_num - aeq_num);
  4193. for (k = 0; k < irq_num; k++) {
  4194. if (k < other_num)
  4195. ret = request_irq(hr_dev->irq[k],
  4196. hns_roce_v2_msix_interrupt_abn,
  4197. 0, hr_dev->irq_names[k], hr_dev);
  4198. else if (k < (other_num + comp_num))
  4199. ret = request_irq(eq_table->eq[k - other_num].irq,
  4200. hns_roce_v2_msix_interrupt_eq,
  4201. 0, hr_dev->irq_names[k + aeq_num],
  4202. &eq_table->eq[k - other_num]);
  4203. else
  4204. ret = request_irq(eq_table->eq[k - other_num].irq,
  4205. hns_roce_v2_msix_interrupt_eq,
  4206. 0, hr_dev->irq_names[k - comp_num],
  4207. &eq_table->eq[k - other_num]);
  4208. if (ret) {
  4209. dev_err(dev, "Request irq error!\n");
  4210. goto err_request_irq_fail;
  4211. }
  4212. }
  4213. return 0;
  4214. err_request_irq_fail:
  4215. for (k -= 1; k >= 0; k--)
  4216. if (k < other_num)
  4217. free_irq(hr_dev->irq[k], hr_dev);
  4218. else
  4219. free_irq(eq_table->eq[k - other_num].irq,
  4220. &eq_table->eq[k - other_num]);
  4221. err_create_eq_fail:
  4222. for (j -= 1; j >= 0; j--)
  4223. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[j]);
  4224. err_failed_kzalloc:
  4225. for (i -= 1; i >= 0; i--)
  4226. kfree(hr_dev->irq_names[i]);
  4227. kfree(eq_table->eq);
  4228. return ret;
  4229. }
  4230. static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
  4231. {
  4232. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4233. int irq_num;
  4234. int eq_num;
  4235. int i;
  4236. eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
  4237. irq_num = eq_num + hr_dev->caps.num_other_vectors;
  4238. /* Disable irq */
  4239. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
  4240. for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
  4241. free_irq(hr_dev->irq[i], hr_dev);
  4242. for (i = 0; i < eq_num; i++) {
  4243. hns_roce_v2_destroy_eqc(hr_dev, i);
  4244. free_irq(eq_table->eq[i].irq, &eq_table->eq[i]);
  4245. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[i]);
  4246. }
  4247. for (i = 0; i < irq_num; i++)
  4248. kfree(hr_dev->irq_names[i]);
  4249. kfree(eq_table->eq);
  4250. }
  4251. static const struct hns_roce_hw hns_roce_hw_v2 = {
  4252. .cmq_init = hns_roce_v2_cmq_init,
  4253. .cmq_exit = hns_roce_v2_cmq_exit,
  4254. .hw_profile = hns_roce_v2_profile,
  4255. .hw_init = hns_roce_v2_init,
  4256. .hw_exit = hns_roce_v2_exit,
  4257. .post_mbox = hns_roce_v2_post_mbox,
  4258. .chk_mbox = hns_roce_v2_chk_mbox,
  4259. .set_gid = hns_roce_v2_set_gid,
  4260. .set_mac = hns_roce_v2_set_mac,
  4261. .write_mtpt = hns_roce_v2_write_mtpt,
  4262. .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
  4263. .write_cqc = hns_roce_v2_write_cqc,
  4264. .set_hem = hns_roce_v2_set_hem,
  4265. .clear_hem = hns_roce_v2_clear_hem,
  4266. .modify_qp = hns_roce_v2_modify_qp,
  4267. .query_qp = hns_roce_v2_query_qp,
  4268. .destroy_qp = hns_roce_v2_destroy_qp,
  4269. .modify_cq = hns_roce_v2_modify_cq,
  4270. .post_send = hns_roce_v2_post_send,
  4271. .post_recv = hns_roce_v2_post_recv,
  4272. .req_notify_cq = hns_roce_v2_req_notify_cq,
  4273. .poll_cq = hns_roce_v2_poll_cq,
  4274. .init_eq = hns_roce_v2_init_eq_table,
  4275. .cleanup_eq = hns_roce_v2_cleanup_eq_table,
  4276. };
  4277. static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
  4278. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
  4279. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
  4280. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 0},
  4281. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 0},
  4282. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
  4283. /* required last entry */
  4284. {0, }
  4285. };
  4286. MODULE_DEVICE_TABLE(pci, hns_roce_hw_v2_pci_tbl);
  4287. static int hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
  4288. struct hnae3_handle *handle)
  4289. {
  4290. const struct pci_device_id *id;
  4291. int i;
  4292. id = pci_match_id(hns_roce_hw_v2_pci_tbl, hr_dev->pci_dev);
  4293. if (!id) {
  4294. dev_err(hr_dev->dev, "device is not compatible!\n");
  4295. return -ENXIO;
  4296. }
  4297. hr_dev->hw = &hns_roce_hw_v2;
  4298. hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
  4299. hr_dev->odb_offset = hr_dev->sdb_offset;
  4300. /* Get info from NIC driver. */
  4301. hr_dev->reg_base = handle->rinfo.roce_io_base;
  4302. hr_dev->caps.num_ports = 1;
  4303. hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
  4304. hr_dev->iboe.phy_port[0] = 0;
  4305. addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
  4306. hr_dev->iboe.netdevs[0]->dev_addr);
  4307. for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
  4308. hr_dev->irq[i] = pci_irq_vector(handle->pdev,
  4309. i + handle->rinfo.base_vector);
  4310. /* cmd issue mode: 0 is poll, 1 is event */
  4311. hr_dev->cmd_mod = 1;
  4312. hr_dev->loop_idc = 0;
  4313. return 0;
  4314. }
  4315. static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
  4316. {
  4317. struct hns_roce_dev *hr_dev;
  4318. int ret;
  4319. hr_dev = (struct hns_roce_dev *)ib_alloc_device(sizeof(*hr_dev));
  4320. if (!hr_dev)
  4321. return -ENOMEM;
  4322. hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
  4323. if (!hr_dev->priv) {
  4324. ret = -ENOMEM;
  4325. goto error_failed_kzalloc;
  4326. }
  4327. hr_dev->pci_dev = handle->pdev;
  4328. hr_dev->dev = &handle->pdev->dev;
  4329. handle->priv = hr_dev;
  4330. ret = hns_roce_hw_v2_get_cfg(hr_dev, handle);
  4331. if (ret) {
  4332. dev_err(hr_dev->dev, "Get Configuration failed!\n");
  4333. goto error_failed_get_cfg;
  4334. }
  4335. ret = hns_roce_init(hr_dev);
  4336. if (ret) {
  4337. dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
  4338. goto error_failed_get_cfg;
  4339. }
  4340. return 0;
  4341. error_failed_get_cfg:
  4342. kfree(hr_dev->priv);
  4343. error_failed_kzalloc:
  4344. ib_dealloc_device(&hr_dev->ib_dev);
  4345. return ret;
  4346. }
  4347. static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
  4348. bool reset)
  4349. {
  4350. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4351. if (!hr_dev)
  4352. return;
  4353. hns_roce_exit(hr_dev);
  4354. kfree(hr_dev->priv);
  4355. ib_dealloc_device(&hr_dev->ib_dev);
  4356. }
  4357. static int hns_roce_hw_v2_reset_notify_down(struct hnae3_handle *handle)
  4358. {
  4359. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4360. struct ib_event event;
  4361. if (!hr_dev) {
  4362. dev_err(&handle->pdev->dev,
  4363. "Input parameter handle->priv is NULL!\n");
  4364. return -EINVAL;
  4365. }
  4366. hr_dev->active = false;
  4367. hr_dev->is_reset = true;
  4368. event.event = IB_EVENT_DEVICE_FATAL;
  4369. event.device = &hr_dev->ib_dev;
  4370. event.element.port_num = 1;
  4371. ib_dispatch_event(&event);
  4372. return 0;
  4373. }
  4374. static int hns_roce_hw_v2_reset_notify_init(struct hnae3_handle *handle)
  4375. {
  4376. int ret;
  4377. ret = hns_roce_hw_v2_init_instance(handle);
  4378. if (ret) {
  4379. /* when reset notify type is HNAE3_INIT_CLIENT In reset notify
  4380. * callback function, RoCE Engine reinitialize. If RoCE reinit
  4381. * failed, we should inform NIC driver.
  4382. */
  4383. handle->priv = NULL;
  4384. dev_err(&handle->pdev->dev,
  4385. "In reset process RoCE reinit failed %d.\n", ret);
  4386. }
  4387. return ret;
  4388. }
  4389. static int hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle *handle)
  4390. {
  4391. msleep(100);
  4392. hns_roce_hw_v2_uninit_instance(handle, false);
  4393. return 0;
  4394. }
  4395. static int hns_roce_hw_v2_reset_notify(struct hnae3_handle *handle,
  4396. enum hnae3_reset_notify_type type)
  4397. {
  4398. int ret = 0;
  4399. switch (type) {
  4400. case HNAE3_DOWN_CLIENT:
  4401. ret = hns_roce_hw_v2_reset_notify_down(handle);
  4402. break;
  4403. case HNAE3_INIT_CLIENT:
  4404. ret = hns_roce_hw_v2_reset_notify_init(handle);
  4405. break;
  4406. case HNAE3_UNINIT_CLIENT:
  4407. ret = hns_roce_hw_v2_reset_notify_uninit(handle);
  4408. break;
  4409. default:
  4410. break;
  4411. }
  4412. return ret;
  4413. }
  4414. static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
  4415. .init_instance = hns_roce_hw_v2_init_instance,
  4416. .uninit_instance = hns_roce_hw_v2_uninit_instance,
  4417. .reset_notify = hns_roce_hw_v2_reset_notify,
  4418. };
  4419. static struct hnae3_client hns_roce_hw_v2_client = {
  4420. .name = "hns_roce_hw_v2",
  4421. .type = HNAE3_CLIENT_ROCE,
  4422. .ops = &hns_roce_hw_v2_ops,
  4423. };
  4424. static int __init hns_roce_hw_v2_init(void)
  4425. {
  4426. return hnae3_register_client(&hns_roce_hw_v2_client);
  4427. }
  4428. static void __exit hns_roce_hw_v2_exit(void)
  4429. {
  4430. hnae3_unregister_client(&hns_roce_hw_v2_client);
  4431. }
  4432. module_init(hns_roce_hw_v2_init);
  4433. module_exit(hns_roce_hw_v2_exit);
  4434. MODULE_LICENSE("Dual BSD/GPL");
  4435. MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
  4436. MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
  4437. MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
  4438. MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");