gfx_v9_0.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "vega10/soc15ip.h"
  31. #include "vega10/GC/gc_9_0_offset.h"
  32. #include "vega10/GC/gc_9_0_sh_mask.h"
  33. #include "vega10/vega10_enum.h"
  34. #include "vega10/HDP/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #define GFX9_NUM_GFX_RINGS 1
  39. #define GFX9_MEC_HPD_SIZE 2048
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  41. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  42. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  61. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  62. {
  63. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) },
  67. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1) },
  71. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2) },
  75. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3) },
  79. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4),
  82. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4) },
  83. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE),
  84. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5),
  86. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5) },
  87. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE),
  88. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6),
  90. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6) },
  91. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE),
  92. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7),
  94. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7) },
  95. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE),
  96. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  97. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8),
  98. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8) },
  99. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE),
  100. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  101. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9),
  102. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9) },
  103. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE),
  104. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  105. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10),
  106. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10) },
  107. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE),
  108. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  109. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11),
  110. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11) },
  111. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE),
  112. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  113. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12),
  114. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  115. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE),
  116. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  117. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13),
  118. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13) },
  119. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE),
  120. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  121. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14),
  122. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14) },
  123. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE),
  124. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  125. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15),
  126. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15) }
  127. };
  128. static const u32 golden_settings_gc_9_0[] =
  129. {
  130. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  131. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  132. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  133. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  134. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  135. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  137. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  138. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  145. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  146. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  147. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  152. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  153. };
  154. static const u32 golden_settings_gc_9_0_vg10[] =
  155. {
  156. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  161. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  162. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  163. };
  164. static const u32 golden_settings_gc_9_1[] =
  165. {
  166. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  167. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  168. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  169. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  170. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  171. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  172. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  173. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  174. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  175. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  176. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  177. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  178. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  179. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  180. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  181. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  182. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  183. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  184. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  185. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  186. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  187. };
  188. static const u32 golden_settings_gc_9_1_rv1[] =
  189. {
  190. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  191. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  192. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  193. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  194. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  195. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  196. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  197. };
  198. static const u32 golden_settings_gc_9_x_common[] =
  199. {
  200. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_INDEX), 0xffffffff, 0x00000000,
  201. SOC15_REG_OFFSET(GC, 0, mmGRBM_CAM_DATA), 0xffffffff, 0x2544c382
  202. };
  203. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  204. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  205. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  206. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  207. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  208. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  209. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  210. struct amdgpu_cu_info *cu_info);
  211. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  212. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  213. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  214. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  215. {
  216. switch (adev->asic_type) {
  217. case CHIP_VEGA10:
  218. amdgpu_program_register_sequence(adev,
  219. golden_settings_gc_9_0,
  220. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  221. amdgpu_program_register_sequence(adev,
  222. golden_settings_gc_9_0_vg10,
  223. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  224. break;
  225. case CHIP_RAVEN:
  226. amdgpu_program_register_sequence(adev,
  227. golden_settings_gc_9_1,
  228. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  229. amdgpu_program_register_sequence(adev,
  230. golden_settings_gc_9_1_rv1,
  231. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  232. break;
  233. default:
  234. break;
  235. }
  236. amdgpu_program_register_sequence(adev, golden_settings_gc_9_x_common,
  237. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  238. }
  239. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  240. {
  241. adev->gfx.scratch.num_reg = 8;
  242. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  243. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  244. }
  245. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  246. bool wc, uint32_t reg, uint32_t val)
  247. {
  248. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  249. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  250. WRITE_DATA_DST_SEL(0) |
  251. (wc ? WR_CONFIRM : 0));
  252. amdgpu_ring_write(ring, reg);
  253. amdgpu_ring_write(ring, 0);
  254. amdgpu_ring_write(ring, val);
  255. }
  256. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  257. int mem_space, int opt, uint32_t addr0,
  258. uint32_t addr1, uint32_t ref, uint32_t mask,
  259. uint32_t inv)
  260. {
  261. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  262. amdgpu_ring_write(ring,
  263. /* memory (1) or register (0) */
  264. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  265. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  266. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  267. WAIT_REG_MEM_ENGINE(eng_sel)));
  268. if (mem_space)
  269. BUG_ON(addr0 & 0x3); /* Dword align */
  270. amdgpu_ring_write(ring, addr0);
  271. amdgpu_ring_write(ring, addr1);
  272. amdgpu_ring_write(ring, ref);
  273. amdgpu_ring_write(ring, mask);
  274. amdgpu_ring_write(ring, inv); /* poll interval */
  275. }
  276. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  277. {
  278. struct amdgpu_device *adev = ring->adev;
  279. uint32_t scratch;
  280. uint32_t tmp = 0;
  281. unsigned i;
  282. int r;
  283. r = amdgpu_gfx_scratch_get(adev, &scratch);
  284. if (r) {
  285. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  286. return r;
  287. }
  288. WREG32(scratch, 0xCAFEDEAD);
  289. r = amdgpu_ring_alloc(ring, 3);
  290. if (r) {
  291. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  292. ring->idx, r);
  293. amdgpu_gfx_scratch_free(adev, scratch);
  294. return r;
  295. }
  296. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  297. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  298. amdgpu_ring_write(ring, 0xDEADBEEF);
  299. amdgpu_ring_commit(ring);
  300. for (i = 0; i < adev->usec_timeout; i++) {
  301. tmp = RREG32(scratch);
  302. if (tmp == 0xDEADBEEF)
  303. break;
  304. DRM_UDELAY(1);
  305. }
  306. if (i < adev->usec_timeout) {
  307. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  308. ring->idx, i);
  309. } else {
  310. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  311. ring->idx, scratch, tmp);
  312. r = -EINVAL;
  313. }
  314. amdgpu_gfx_scratch_free(adev, scratch);
  315. return r;
  316. }
  317. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  318. {
  319. struct amdgpu_device *adev = ring->adev;
  320. struct amdgpu_ib ib;
  321. struct dma_fence *f = NULL;
  322. uint32_t scratch;
  323. uint32_t tmp = 0;
  324. long r;
  325. r = amdgpu_gfx_scratch_get(adev, &scratch);
  326. if (r) {
  327. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  328. return r;
  329. }
  330. WREG32(scratch, 0xCAFEDEAD);
  331. memset(&ib, 0, sizeof(ib));
  332. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  333. if (r) {
  334. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  335. goto err1;
  336. }
  337. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  338. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  339. ib.ptr[2] = 0xDEADBEEF;
  340. ib.length_dw = 3;
  341. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  342. if (r)
  343. goto err2;
  344. r = dma_fence_wait_timeout(f, false, timeout);
  345. if (r == 0) {
  346. DRM_ERROR("amdgpu: IB test timed out.\n");
  347. r = -ETIMEDOUT;
  348. goto err2;
  349. } else if (r < 0) {
  350. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  351. goto err2;
  352. }
  353. tmp = RREG32(scratch);
  354. if (tmp == 0xDEADBEEF) {
  355. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  356. r = 0;
  357. } else {
  358. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  359. scratch, tmp);
  360. r = -EINVAL;
  361. }
  362. err2:
  363. amdgpu_ib_free(adev, &ib, NULL);
  364. dma_fence_put(f);
  365. err1:
  366. amdgpu_gfx_scratch_free(adev, scratch);
  367. return r;
  368. }
  369. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  370. {
  371. release_firmware(adev->gfx.pfp_fw);
  372. adev->gfx.pfp_fw = NULL;
  373. release_firmware(adev->gfx.me_fw);
  374. adev->gfx.me_fw = NULL;
  375. release_firmware(adev->gfx.ce_fw);
  376. adev->gfx.ce_fw = NULL;
  377. release_firmware(adev->gfx.rlc_fw);
  378. adev->gfx.rlc_fw = NULL;
  379. release_firmware(adev->gfx.mec_fw);
  380. adev->gfx.mec_fw = NULL;
  381. release_firmware(adev->gfx.mec2_fw);
  382. adev->gfx.mec2_fw = NULL;
  383. kfree(adev->gfx.rlc.register_list_format);
  384. }
  385. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  386. {
  387. const char *chip_name;
  388. char fw_name[30];
  389. int err;
  390. struct amdgpu_firmware_info *info = NULL;
  391. const struct common_firmware_header *header = NULL;
  392. const struct gfx_firmware_header_v1_0 *cp_hdr;
  393. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  394. unsigned int *tmp = NULL;
  395. unsigned int i = 0;
  396. DRM_DEBUG("\n");
  397. switch (adev->asic_type) {
  398. case CHIP_VEGA10:
  399. chip_name = "vega10";
  400. break;
  401. case CHIP_RAVEN:
  402. chip_name = "raven";
  403. break;
  404. default:
  405. BUG();
  406. }
  407. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  408. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  409. if (err)
  410. goto out;
  411. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  412. if (err)
  413. goto out;
  414. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  415. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  416. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  417. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  418. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  419. if (err)
  420. goto out;
  421. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  422. if (err)
  423. goto out;
  424. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  425. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  426. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  427. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  428. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  429. if (err)
  430. goto out;
  431. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  432. if (err)
  433. goto out;
  434. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  435. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  436. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  437. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  438. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  439. if (err)
  440. goto out;
  441. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  442. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  443. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  444. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  445. adev->gfx.rlc.save_and_restore_offset =
  446. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  447. adev->gfx.rlc.clear_state_descriptor_offset =
  448. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  449. adev->gfx.rlc.avail_scratch_ram_locations =
  450. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  451. adev->gfx.rlc.reg_restore_list_size =
  452. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  453. adev->gfx.rlc.reg_list_format_start =
  454. le32_to_cpu(rlc_hdr->reg_list_format_start);
  455. adev->gfx.rlc.reg_list_format_separate_start =
  456. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  457. adev->gfx.rlc.starting_offsets_start =
  458. le32_to_cpu(rlc_hdr->starting_offsets_start);
  459. adev->gfx.rlc.reg_list_format_size_bytes =
  460. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  461. adev->gfx.rlc.reg_list_size_bytes =
  462. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  463. adev->gfx.rlc.register_list_format =
  464. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  465. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  466. if (!adev->gfx.rlc.register_list_format) {
  467. err = -ENOMEM;
  468. goto out;
  469. }
  470. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  471. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  472. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  473. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  474. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  475. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  476. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  477. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  478. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  479. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  480. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  481. if (err)
  482. goto out;
  483. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  484. if (err)
  485. goto out;
  486. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  487. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  488. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  489. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  490. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  491. if (!err) {
  492. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  493. if (err)
  494. goto out;
  495. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  496. adev->gfx.mec2_fw->data;
  497. adev->gfx.mec2_fw_version =
  498. le32_to_cpu(cp_hdr->header.ucode_version);
  499. adev->gfx.mec2_feature_version =
  500. le32_to_cpu(cp_hdr->ucode_feature_version);
  501. } else {
  502. err = 0;
  503. adev->gfx.mec2_fw = NULL;
  504. }
  505. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  506. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  507. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  508. info->fw = adev->gfx.pfp_fw;
  509. header = (const struct common_firmware_header *)info->fw->data;
  510. adev->firmware.fw_size +=
  511. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  512. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  513. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  514. info->fw = adev->gfx.me_fw;
  515. header = (const struct common_firmware_header *)info->fw->data;
  516. adev->firmware.fw_size +=
  517. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  518. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  519. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  520. info->fw = adev->gfx.ce_fw;
  521. header = (const struct common_firmware_header *)info->fw->data;
  522. adev->firmware.fw_size +=
  523. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  524. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  525. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  526. info->fw = adev->gfx.rlc_fw;
  527. header = (const struct common_firmware_header *)info->fw->data;
  528. adev->firmware.fw_size +=
  529. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  530. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  531. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  532. info->fw = adev->gfx.mec_fw;
  533. header = (const struct common_firmware_header *)info->fw->data;
  534. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  535. adev->firmware.fw_size +=
  536. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  537. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  538. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  539. info->fw = adev->gfx.mec_fw;
  540. adev->firmware.fw_size +=
  541. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  542. if (adev->gfx.mec2_fw) {
  543. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  544. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  545. info->fw = adev->gfx.mec2_fw;
  546. header = (const struct common_firmware_header *)info->fw->data;
  547. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  548. adev->firmware.fw_size +=
  549. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  550. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  551. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  552. info->fw = adev->gfx.mec2_fw;
  553. adev->firmware.fw_size +=
  554. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  555. }
  556. }
  557. out:
  558. if (err) {
  559. dev_err(adev->dev,
  560. "gfx9: Failed to load firmware \"%s\"\n",
  561. fw_name);
  562. release_firmware(adev->gfx.pfp_fw);
  563. adev->gfx.pfp_fw = NULL;
  564. release_firmware(adev->gfx.me_fw);
  565. adev->gfx.me_fw = NULL;
  566. release_firmware(adev->gfx.ce_fw);
  567. adev->gfx.ce_fw = NULL;
  568. release_firmware(adev->gfx.rlc_fw);
  569. adev->gfx.rlc_fw = NULL;
  570. release_firmware(adev->gfx.mec_fw);
  571. adev->gfx.mec_fw = NULL;
  572. release_firmware(adev->gfx.mec2_fw);
  573. adev->gfx.mec2_fw = NULL;
  574. }
  575. return err;
  576. }
  577. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  578. {
  579. u32 count = 0;
  580. const struct cs_section_def *sect = NULL;
  581. const struct cs_extent_def *ext = NULL;
  582. /* begin clear state */
  583. count += 2;
  584. /* context control state */
  585. count += 3;
  586. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  587. for (ext = sect->section; ext->extent != NULL; ++ext) {
  588. if (sect->id == SECT_CONTEXT)
  589. count += 2 + ext->reg_count;
  590. else
  591. return 0;
  592. }
  593. }
  594. /* end clear state */
  595. count += 2;
  596. /* clear state */
  597. count += 2;
  598. return count;
  599. }
  600. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  601. volatile u32 *buffer)
  602. {
  603. u32 count = 0, i;
  604. const struct cs_section_def *sect = NULL;
  605. const struct cs_extent_def *ext = NULL;
  606. if (adev->gfx.rlc.cs_data == NULL)
  607. return;
  608. if (buffer == NULL)
  609. return;
  610. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  611. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  612. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  613. buffer[count++] = cpu_to_le32(0x80000000);
  614. buffer[count++] = cpu_to_le32(0x80000000);
  615. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  616. for (ext = sect->section; ext->extent != NULL; ++ext) {
  617. if (sect->id == SECT_CONTEXT) {
  618. buffer[count++] =
  619. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  620. buffer[count++] = cpu_to_le32(ext->reg_index -
  621. PACKET3_SET_CONTEXT_REG_START);
  622. for (i = 0; i < ext->reg_count; i++)
  623. buffer[count++] = cpu_to_le32(ext->extent[i]);
  624. } else {
  625. return;
  626. }
  627. }
  628. }
  629. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  630. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  631. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  632. buffer[count++] = cpu_to_le32(0);
  633. }
  634. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  635. {
  636. uint32_t data;
  637. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  638. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  639. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  640. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  641. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  642. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  643. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  644. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  645. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  646. mutex_lock(&adev->grbm_idx_mutex);
  647. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  648. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  649. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  650. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  651. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  652. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  653. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  654. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  655. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  656. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  657. data &= 0x0000FFFF;
  658. data |= 0x00C00000;
  659. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  660. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  661. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  662. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  663. * but used for RLC_LB_CNTL configuration */
  664. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  665. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  666. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  667. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  668. mutex_unlock(&adev->grbm_idx_mutex);
  669. }
  670. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  671. {
  672. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  673. }
  674. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  675. {
  676. const __le32 *fw_data;
  677. volatile u32 *dst_ptr;
  678. int me, i, max_me = 5;
  679. u32 bo_offset = 0;
  680. u32 table_offset, table_size;
  681. /* write the cp table buffer */
  682. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  683. for (me = 0; me < max_me; me++) {
  684. if (me == 0) {
  685. const struct gfx_firmware_header_v1_0 *hdr =
  686. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  687. fw_data = (const __le32 *)
  688. (adev->gfx.ce_fw->data +
  689. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  690. table_offset = le32_to_cpu(hdr->jt_offset);
  691. table_size = le32_to_cpu(hdr->jt_size);
  692. } else if (me == 1) {
  693. const struct gfx_firmware_header_v1_0 *hdr =
  694. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  695. fw_data = (const __le32 *)
  696. (adev->gfx.pfp_fw->data +
  697. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  698. table_offset = le32_to_cpu(hdr->jt_offset);
  699. table_size = le32_to_cpu(hdr->jt_size);
  700. } else if (me == 2) {
  701. const struct gfx_firmware_header_v1_0 *hdr =
  702. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  703. fw_data = (const __le32 *)
  704. (adev->gfx.me_fw->data +
  705. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  706. table_offset = le32_to_cpu(hdr->jt_offset);
  707. table_size = le32_to_cpu(hdr->jt_size);
  708. } else if (me == 3) {
  709. const struct gfx_firmware_header_v1_0 *hdr =
  710. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  711. fw_data = (const __le32 *)
  712. (adev->gfx.mec_fw->data +
  713. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  714. table_offset = le32_to_cpu(hdr->jt_offset);
  715. table_size = le32_to_cpu(hdr->jt_size);
  716. } else if (me == 4) {
  717. const struct gfx_firmware_header_v1_0 *hdr =
  718. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  719. fw_data = (const __le32 *)
  720. (adev->gfx.mec2_fw->data +
  721. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  722. table_offset = le32_to_cpu(hdr->jt_offset);
  723. table_size = le32_to_cpu(hdr->jt_size);
  724. }
  725. for (i = 0; i < table_size; i ++) {
  726. dst_ptr[bo_offset + i] =
  727. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  728. }
  729. bo_offset += table_size;
  730. }
  731. }
  732. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  733. {
  734. /* clear state block */
  735. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  736. &adev->gfx.rlc.clear_state_gpu_addr,
  737. (void **)&adev->gfx.rlc.cs_ptr);
  738. /* jump table block */
  739. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  740. &adev->gfx.rlc.cp_table_gpu_addr,
  741. (void **)&adev->gfx.rlc.cp_table_ptr);
  742. }
  743. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  744. {
  745. volatile u32 *dst_ptr;
  746. u32 dws;
  747. const struct cs_section_def *cs_data;
  748. int r;
  749. adev->gfx.rlc.cs_data = gfx9_cs_data;
  750. cs_data = adev->gfx.rlc.cs_data;
  751. if (cs_data) {
  752. /* clear state block */
  753. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  754. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  755. AMDGPU_GEM_DOMAIN_VRAM,
  756. &adev->gfx.rlc.clear_state_obj,
  757. &adev->gfx.rlc.clear_state_gpu_addr,
  758. (void **)&adev->gfx.rlc.cs_ptr);
  759. if (r) {
  760. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  761. r);
  762. gfx_v9_0_rlc_fini(adev);
  763. return r;
  764. }
  765. /* set up the cs buffer */
  766. dst_ptr = adev->gfx.rlc.cs_ptr;
  767. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  768. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  769. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  770. }
  771. if (adev->asic_type == CHIP_RAVEN) {
  772. /* TODO: double check the cp_table_size for RV */
  773. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  774. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  775. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  776. &adev->gfx.rlc.cp_table_obj,
  777. &adev->gfx.rlc.cp_table_gpu_addr,
  778. (void **)&adev->gfx.rlc.cp_table_ptr);
  779. if (r) {
  780. dev_err(adev->dev,
  781. "(%d) failed to create cp table bo\n", r);
  782. gfx_v9_0_rlc_fini(adev);
  783. return r;
  784. }
  785. rv_init_cp_jump_table(adev);
  786. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  787. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  788. gfx_v9_0_init_lbpw(adev);
  789. }
  790. return 0;
  791. }
  792. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  793. {
  794. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  795. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  796. }
  797. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  798. {
  799. int r;
  800. u32 *hpd;
  801. const __le32 *fw_data;
  802. unsigned fw_size;
  803. u32 *fw;
  804. size_t mec_hpd_size;
  805. const struct gfx_firmware_header_v1_0 *mec_hdr;
  806. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  807. /* take ownership of the relevant compute queues */
  808. amdgpu_gfx_compute_queue_acquire(adev);
  809. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  810. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  811. AMDGPU_GEM_DOMAIN_GTT,
  812. &adev->gfx.mec.hpd_eop_obj,
  813. &adev->gfx.mec.hpd_eop_gpu_addr,
  814. (void **)&hpd);
  815. if (r) {
  816. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  817. gfx_v9_0_mec_fini(adev);
  818. return r;
  819. }
  820. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  821. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  822. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  823. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  824. fw_data = (const __le32 *)
  825. (adev->gfx.mec_fw->data +
  826. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  827. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  828. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  829. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  830. &adev->gfx.mec.mec_fw_obj,
  831. &adev->gfx.mec.mec_fw_gpu_addr,
  832. (void **)&fw);
  833. if (r) {
  834. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  835. gfx_v9_0_mec_fini(adev);
  836. return r;
  837. }
  838. memcpy(fw, fw_data, fw_size);
  839. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  840. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  841. return 0;
  842. }
  843. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  844. {
  845. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  846. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  847. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  848. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  849. (SQ_IND_INDEX__FORCE_READ_MASK));
  850. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  851. }
  852. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  853. uint32_t wave, uint32_t thread,
  854. uint32_t regno, uint32_t num, uint32_t *out)
  855. {
  856. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  857. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  858. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  859. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  860. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  861. (SQ_IND_INDEX__FORCE_READ_MASK) |
  862. (SQ_IND_INDEX__AUTO_INCR_MASK));
  863. while (num--)
  864. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  865. }
  866. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  867. {
  868. /* type 1 wave data */
  869. dst[(*no_fields)++] = 1;
  870. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  871. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  872. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  876. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  877. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  878. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  879. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  880. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  881. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  884. }
  885. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  886. uint32_t wave, uint32_t start,
  887. uint32_t size, uint32_t *dst)
  888. {
  889. wave_read_regs(
  890. adev, simd, wave, 0,
  891. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  892. }
  893. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  894. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  895. .select_se_sh = &gfx_v9_0_select_se_sh,
  896. .read_wave_data = &gfx_v9_0_read_wave_data,
  897. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  898. };
  899. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  900. {
  901. u32 gb_addr_config;
  902. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  903. switch (adev->asic_type) {
  904. case CHIP_VEGA10:
  905. adev->gfx.config.max_hw_contexts = 8;
  906. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  907. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  908. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  909. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  910. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  911. break;
  912. case CHIP_RAVEN:
  913. adev->gfx.config.max_hw_contexts = 8;
  914. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  915. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  916. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  917. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  918. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  919. break;
  920. default:
  921. BUG();
  922. break;
  923. }
  924. adev->gfx.config.gb_addr_config = gb_addr_config;
  925. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  926. REG_GET_FIELD(
  927. adev->gfx.config.gb_addr_config,
  928. GB_ADDR_CONFIG,
  929. NUM_PIPES);
  930. adev->gfx.config.max_tile_pipes =
  931. adev->gfx.config.gb_addr_config_fields.num_pipes;
  932. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  933. REG_GET_FIELD(
  934. adev->gfx.config.gb_addr_config,
  935. GB_ADDR_CONFIG,
  936. NUM_BANKS);
  937. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  938. REG_GET_FIELD(
  939. adev->gfx.config.gb_addr_config,
  940. GB_ADDR_CONFIG,
  941. MAX_COMPRESSED_FRAGS);
  942. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  943. REG_GET_FIELD(
  944. adev->gfx.config.gb_addr_config,
  945. GB_ADDR_CONFIG,
  946. NUM_RB_PER_SE);
  947. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  948. REG_GET_FIELD(
  949. adev->gfx.config.gb_addr_config,
  950. GB_ADDR_CONFIG,
  951. NUM_SHADER_ENGINES);
  952. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  953. REG_GET_FIELD(
  954. adev->gfx.config.gb_addr_config,
  955. GB_ADDR_CONFIG,
  956. PIPE_INTERLEAVE_SIZE));
  957. }
  958. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  959. struct amdgpu_ngg_buf *ngg_buf,
  960. int size_se,
  961. int default_size_se)
  962. {
  963. int r;
  964. if (size_se < 0) {
  965. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  966. return -EINVAL;
  967. }
  968. size_se = size_se ? size_se : default_size_se;
  969. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  970. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  971. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  972. &ngg_buf->bo,
  973. &ngg_buf->gpu_addr,
  974. NULL);
  975. if (r) {
  976. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  977. return r;
  978. }
  979. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  980. return r;
  981. }
  982. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  983. {
  984. int i;
  985. for (i = 0; i < NGG_BUF_MAX; i++)
  986. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  987. &adev->gfx.ngg.buf[i].gpu_addr,
  988. NULL);
  989. memset(&adev->gfx.ngg.buf[0], 0,
  990. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  991. adev->gfx.ngg.init = false;
  992. return 0;
  993. }
  994. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  995. {
  996. int r;
  997. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  998. return 0;
  999. /* GDS reserve memory: 64 bytes alignment */
  1000. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1001. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1002. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1003. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1004. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1005. /* Primitive Buffer */
  1006. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1007. amdgpu_prim_buf_per_se,
  1008. 64 * 1024);
  1009. if (r) {
  1010. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1011. goto err;
  1012. }
  1013. /* Position Buffer */
  1014. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1015. amdgpu_pos_buf_per_se,
  1016. 256 * 1024);
  1017. if (r) {
  1018. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1019. goto err;
  1020. }
  1021. /* Control Sideband */
  1022. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1023. amdgpu_cntl_sb_buf_per_se,
  1024. 256);
  1025. if (r) {
  1026. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1027. goto err;
  1028. }
  1029. /* Parameter Cache, not created by default */
  1030. if (amdgpu_param_buf_per_se <= 0)
  1031. goto out;
  1032. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1033. amdgpu_param_buf_per_se,
  1034. 512 * 1024);
  1035. if (r) {
  1036. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1037. goto err;
  1038. }
  1039. out:
  1040. adev->gfx.ngg.init = true;
  1041. return 0;
  1042. err:
  1043. gfx_v9_0_ngg_fini(adev);
  1044. return r;
  1045. }
  1046. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1047. {
  1048. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1049. int r;
  1050. u32 data, base;
  1051. if (!amdgpu_ngg)
  1052. return 0;
  1053. /* Program buffer size */
  1054. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1055. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1056. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1057. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1058. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1059. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1060. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1061. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1062. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1063. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1064. /* Program buffer base address */
  1065. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1066. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1067. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1068. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1069. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1070. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1071. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1072. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1073. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1074. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1075. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1076. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1077. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1078. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1079. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1080. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1081. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1082. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1083. /* Clear GDS reserved memory */
  1084. r = amdgpu_ring_alloc(ring, 17);
  1085. if (r) {
  1086. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1087. ring->idx, r);
  1088. return r;
  1089. }
  1090. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1091. amdgpu_gds_reg_offset[0].mem_size,
  1092. (adev->gds.mem.total_size +
  1093. adev->gfx.ngg.gds_reserve_size) >>
  1094. AMDGPU_GDS_SHIFT);
  1095. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1096. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1097. PACKET3_DMA_DATA_SRC_SEL(2)));
  1098. amdgpu_ring_write(ring, 0);
  1099. amdgpu_ring_write(ring, 0);
  1100. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1101. amdgpu_ring_write(ring, 0);
  1102. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1103. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1104. amdgpu_gds_reg_offset[0].mem_size, 0);
  1105. amdgpu_ring_commit(ring);
  1106. return 0;
  1107. }
  1108. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1109. int mec, int pipe, int queue)
  1110. {
  1111. int r;
  1112. unsigned irq_type;
  1113. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1114. ring = &adev->gfx.compute_ring[ring_id];
  1115. /* mec0 is me1 */
  1116. ring->me = mec + 1;
  1117. ring->pipe = pipe;
  1118. ring->queue = queue;
  1119. ring->ring_obj = NULL;
  1120. ring->use_doorbell = true;
  1121. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1122. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1123. + (ring_id * GFX9_MEC_HPD_SIZE);
  1124. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1125. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1126. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1127. + ring->pipe;
  1128. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1129. r = amdgpu_ring_init(adev, ring, 1024,
  1130. &adev->gfx.eop_irq, irq_type);
  1131. if (r)
  1132. return r;
  1133. return 0;
  1134. }
  1135. static int gfx_v9_0_sw_init(void *handle)
  1136. {
  1137. int i, j, k, r, ring_id;
  1138. struct amdgpu_ring *ring;
  1139. struct amdgpu_kiq *kiq;
  1140. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1141. switch (adev->asic_type) {
  1142. case CHIP_VEGA10:
  1143. case CHIP_RAVEN:
  1144. adev->gfx.mec.num_mec = 2;
  1145. break;
  1146. default:
  1147. adev->gfx.mec.num_mec = 1;
  1148. break;
  1149. }
  1150. adev->gfx.mec.num_pipe_per_mec = 4;
  1151. adev->gfx.mec.num_queue_per_pipe = 8;
  1152. /* KIQ event */
  1153. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1154. if (r)
  1155. return r;
  1156. /* EOP Event */
  1157. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1158. if (r)
  1159. return r;
  1160. /* Privileged reg */
  1161. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1162. &adev->gfx.priv_reg_irq);
  1163. if (r)
  1164. return r;
  1165. /* Privileged inst */
  1166. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1167. &adev->gfx.priv_inst_irq);
  1168. if (r)
  1169. return r;
  1170. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1171. gfx_v9_0_scratch_init(adev);
  1172. r = gfx_v9_0_init_microcode(adev);
  1173. if (r) {
  1174. DRM_ERROR("Failed to load gfx firmware!\n");
  1175. return r;
  1176. }
  1177. r = gfx_v9_0_rlc_init(adev);
  1178. if (r) {
  1179. DRM_ERROR("Failed to init rlc BOs!\n");
  1180. return r;
  1181. }
  1182. r = gfx_v9_0_mec_init(adev);
  1183. if (r) {
  1184. DRM_ERROR("Failed to init MEC BOs!\n");
  1185. return r;
  1186. }
  1187. /* set up the gfx ring */
  1188. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1189. ring = &adev->gfx.gfx_ring[i];
  1190. ring->ring_obj = NULL;
  1191. if (!i)
  1192. sprintf(ring->name, "gfx");
  1193. else
  1194. sprintf(ring->name, "gfx_%d", i);
  1195. ring->use_doorbell = true;
  1196. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1197. r = amdgpu_ring_init(adev, ring, 1024,
  1198. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1199. if (r)
  1200. return r;
  1201. }
  1202. /* set up the compute queues - allocate horizontally across pipes */
  1203. ring_id = 0;
  1204. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1205. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1206. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1207. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1208. continue;
  1209. r = gfx_v9_0_compute_ring_init(adev,
  1210. ring_id,
  1211. i, k, j);
  1212. if (r)
  1213. return r;
  1214. ring_id++;
  1215. }
  1216. }
  1217. }
  1218. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1219. if (r) {
  1220. DRM_ERROR("Failed to init KIQ BOs!\n");
  1221. return r;
  1222. }
  1223. kiq = &adev->gfx.kiq;
  1224. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1225. if (r)
  1226. return r;
  1227. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1228. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1229. if (r)
  1230. return r;
  1231. /* reserve GDS, GWS and OA resource for gfx */
  1232. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1233. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1234. &adev->gds.gds_gfx_bo, NULL, NULL);
  1235. if (r)
  1236. return r;
  1237. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1238. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1239. &adev->gds.gws_gfx_bo, NULL, NULL);
  1240. if (r)
  1241. return r;
  1242. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1243. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1244. &adev->gds.oa_gfx_bo, NULL, NULL);
  1245. if (r)
  1246. return r;
  1247. adev->gfx.ce_ram_size = 0x8000;
  1248. gfx_v9_0_gpu_early_init(adev);
  1249. r = gfx_v9_0_ngg_init(adev);
  1250. if (r)
  1251. return r;
  1252. return 0;
  1253. }
  1254. static int gfx_v9_0_sw_fini(void *handle)
  1255. {
  1256. int i;
  1257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1258. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1259. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1260. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1261. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1262. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1263. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1264. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1265. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1266. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1267. amdgpu_gfx_kiq_fini(adev);
  1268. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1269. gfx_v9_0_mec_fini(adev);
  1270. gfx_v9_0_ngg_fini(adev);
  1271. gfx_v9_0_free_microcode(adev);
  1272. return 0;
  1273. }
  1274. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1275. {
  1276. /* TODO */
  1277. }
  1278. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1279. {
  1280. u32 data;
  1281. if (instance == 0xffffffff)
  1282. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1283. else
  1284. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1285. if (se_num == 0xffffffff)
  1286. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1287. else
  1288. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1289. if (sh_num == 0xffffffff)
  1290. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1291. else
  1292. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1293. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1294. }
  1295. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1296. {
  1297. u32 data, mask;
  1298. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1299. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1300. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1301. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1302. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1303. adev->gfx.config.max_sh_per_se);
  1304. return (~data) & mask;
  1305. }
  1306. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1307. {
  1308. int i, j;
  1309. u32 data;
  1310. u32 active_rbs = 0;
  1311. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1312. adev->gfx.config.max_sh_per_se;
  1313. mutex_lock(&adev->grbm_idx_mutex);
  1314. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1315. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1316. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1317. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1318. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1319. rb_bitmap_width_per_sh);
  1320. }
  1321. }
  1322. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1323. mutex_unlock(&adev->grbm_idx_mutex);
  1324. adev->gfx.config.backend_enable_mask = active_rbs;
  1325. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1326. }
  1327. #define DEFAULT_SH_MEM_BASES (0x6000)
  1328. #define FIRST_COMPUTE_VMID (8)
  1329. #define LAST_COMPUTE_VMID (16)
  1330. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1331. {
  1332. int i;
  1333. uint32_t sh_mem_config;
  1334. uint32_t sh_mem_bases;
  1335. /*
  1336. * Configure apertures:
  1337. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1338. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1339. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1340. */
  1341. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1342. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1343. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1344. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1345. mutex_lock(&adev->srbm_mutex);
  1346. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1347. soc15_grbm_select(adev, 0, 0, 0, i);
  1348. /* CP and shaders */
  1349. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1350. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1351. }
  1352. soc15_grbm_select(adev, 0, 0, 0, 0);
  1353. mutex_unlock(&adev->srbm_mutex);
  1354. }
  1355. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1356. {
  1357. u32 tmp;
  1358. int i;
  1359. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1360. gfx_v9_0_tiling_mode_table_init(adev);
  1361. gfx_v9_0_setup_rb(adev);
  1362. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1363. /* XXX SH_MEM regs */
  1364. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1365. mutex_lock(&adev->srbm_mutex);
  1366. for (i = 0; i < 16; i++) {
  1367. soc15_grbm_select(adev, 0, 0, 0, i);
  1368. /* CP and shaders */
  1369. tmp = 0;
  1370. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1371. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1372. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1373. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1374. }
  1375. soc15_grbm_select(adev, 0, 0, 0, 0);
  1376. mutex_unlock(&adev->srbm_mutex);
  1377. gfx_v9_0_init_compute_vmid(adev);
  1378. mutex_lock(&adev->grbm_idx_mutex);
  1379. /*
  1380. * making sure that the following register writes will be broadcasted
  1381. * to all the shaders
  1382. */
  1383. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1384. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1385. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1386. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1387. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1388. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1389. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1390. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1391. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1392. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1393. mutex_unlock(&adev->grbm_idx_mutex);
  1394. }
  1395. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1396. {
  1397. u32 i, j, k;
  1398. u32 mask;
  1399. mutex_lock(&adev->grbm_idx_mutex);
  1400. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1401. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1402. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1403. for (k = 0; k < adev->usec_timeout; k++) {
  1404. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1405. break;
  1406. udelay(1);
  1407. }
  1408. }
  1409. }
  1410. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1411. mutex_unlock(&adev->grbm_idx_mutex);
  1412. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1413. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1414. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1415. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1416. for (k = 0; k < adev->usec_timeout; k++) {
  1417. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1418. break;
  1419. udelay(1);
  1420. }
  1421. }
  1422. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1423. bool enable)
  1424. {
  1425. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1426. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1427. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1428. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1429. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1430. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1431. }
  1432. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1433. {
  1434. /* csib */
  1435. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1436. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1437. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1438. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1439. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1440. adev->gfx.rlc.clear_state_size);
  1441. }
  1442. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1443. int indirect_offset,
  1444. int list_size,
  1445. int *unique_indirect_regs,
  1446. int *unique_indirect_reg_count,
  1447. int max_indirect_reg_count,
  1448. int *indirect_start_offsets,
  1449. int *indirect_start_offsets_count,
  1450. int max_indirect_start_offsets_count)
  1451. {
  1452. int idx;
  1453. bool new_entry = true;
  1454. for (; indirect_offset < list_size; indirect_offset++) {
  1455. if (new_entry) {
  1456. new_entry = false;
  1457. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1458. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1459. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1460. }
  1461. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1462. new_entry = true;
  1463. continue;
  1464. }
  1465. indirect_offset += 2;
  1466. /* look for the matching indice */
  1467. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1468. if (unique_indirect_regs[idx] ==
  1469. register_list_format[indirect_offset])
  1470. break;
  1471. }
  1472. if (idx >= *unique_indirect_reg_count) {
  1473. unique_indirect_regs[*unique_indirect_reg_count] =
  1474. register_list_format[indirect_offset];
  1475. idx = *unique_indirect_reg_count;
  1476. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1477. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1478. }
  1479. register_list_format[indirect_offset] = idx;
  1480. }
  1481. }
  1482. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1483. {
  1484. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1485. int unique_indirect_reg_count = 0;
  1486. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1487. int indirect_start_offsets_count = 0;
  1488. int list_size = 0;
  1489. int i = 0;
  1490. u32 tmp = 0;
  1491. u32 *register_list_format =
  1492. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1493. if (!register_list_format)
  1494. return -ENOMEM;
  1495. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1496. adev->gfx.rlc.reg_list_format_size_bytes);
  1497. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1498. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1499. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1500. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1501. unique_indirect_regs,
  1502. &unique_indirect_reg_count,
  1503. ARRAY_SIZE(unique_indirect_regs),
  1504. indirect_start_offsets,
  1505. &indirect_start_offsets_count,
  1506. ARRAY_SIZE(indirect_start_offsets));
  1507. /* enable auto inc in case it is disabled */
  1508. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1509. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1510. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1511. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1512. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1513. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1514. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1515. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1516. adev->gfx.rlc.register_restore[i]);
  1517. /* load direct register */
  1518. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1519. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1520. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1521. adev->gfx.rlc.register_restore[i]);
  1522. /* load indirect register */
  1523. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1524. adev->gfx.rlc.reg_list_format_start);
  1525. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1526. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1527. register_list_format[i]);
  1528. /* set save/restore list size */
  1529. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1530. list_size = list_size >> 1;
  1531. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1532. adev->gfx.rlc.reg_restore_list_size);
  1533. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1534. /* write the starting offsets to RLC scratch ram */
  1535. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1536. adev->gfx.rlc.starting_offsets_start);
  1537. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1538. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1539. indirect_start_offsets[i]);
  1540. /* load unique indirect regs*/
  1541. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1542. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1543. unique_indirect_regs[i] & 0x3FFFF);
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1545. unique_indirect_regs[i] >> 20);
  1546. }
  1547. kfree(register_list_format);
  1548. return 0;
  1549. }
  1550. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1551. {
  1552. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1553. }
  1554. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1555. bool enable)
  1556. {
  1557. uint32_t data = 0;
  1558. uint32_t default_data = 0;
  1559. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1560. if (enable == true) {
  1561. /* enable GFXIP control over CGPG */
  1562. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1563. if(default_data != data)
  1564. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1565. /* update status */
  1566. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1567. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1568. if(default_data != data)
  1569. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1570. } else {
  1571. /* restore GFXIP control over GCPG */
  1572. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1573. if(default_data != data)
  1574. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1575. }
  1576. }
  1577. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1578. {
  1579. uint32_t data = 0;
  1580. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1581. AMD_PG_SUPPORT_GFX_SMG |
  1582. AMD_PG_SUPPORT_GFX_DMG)) {
  1583. /* init IDLE_POLL_COUNT = 60 */
  1584. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1585. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1586. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1587. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1588. /* init RLC PG Delay */
  1589. data = 0;
  1590. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1591. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1592. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1593. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1594. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1595. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1596. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1597. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1598. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1599. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1600. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1601. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1602. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1603. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1604. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1605. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1606. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1607. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1608. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1609. }
  1610. }
  1611. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1612. bool enable)
  1613. {
  1614. uint32_t data = 0;
  1615. uint32_t default_data = 0;
  1616. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1617. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1618. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1619. enable ? 1 : 0);
  1620. if (default_data != data)
  1621. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1622. }
  1623. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1624. bool enable)
  1625. {
  1626. uint32_t data = 0;
  1627. uint32_t default_data = 0;
  1628. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1629. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1630. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1631. enable ? 1 : 0);
  1632. if(default_data != data)
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1634. }
  1635. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1636. bool enable)
  1637. {
  1638. uint32_t data = 0;
  1639. uint32_t default_data = 0;
  1640. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1641. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1642. CP_PG_DISABLE,
  1643. enable ? 0 : 1);
  1644. if(default_data != data)
  1645. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1646. }
  1647. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1648. bool enable)
  1649. {
  1650. uint32_t data, default_data;
  1651. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1652. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1653. GFX_POWER_GATING_ENABLE,
  1654. enable ? 1 : 0);
  1655. if(default_data != data)
  1656. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1657. }
  1658. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1659. bool enable)
  1660. {
  1661. uint32_t data, default_data;
  1662. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1663. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1664. GFX_PIPELINE_PG_ENABLE,
  1665. enable ? 1 : 0);
  1666. if(default_data != data)
  1667. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1668. if (!enable)
  1669. /* read any GFX register to wake up GFX */
  1670. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1671. }
  1672. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1673. bool enable)
  1674. {
  1675. uint32_t data, default_data;
  1676. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1677. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1678. STATIC_PER_CU_PG_ENABLE,
  1679. enable ? 1 : 0);
  1680. if(default_data != data)
  1681. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1682. }
  1683. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1684. bool enable)
  1685. {
  1686. uint32_t data, default_data;
  1687. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1688. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1689. DYN_PER_CU_PG_ENABLE,
  1690. enable ? 1 : 0);
  1691. if(default_data != data)
  1692. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1693. }
  1694. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1695. {
  1696. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1697. AMD_PG_SUPPORT_GFX_SMG |
  1698. AMD_PG_SUPPORT_GFX_DMG |
  1699. AMD_PG_SUPPORT_CP |
  1700. AMD_PG_SUPPORT_GDS |
  1701. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1702. gfx_v9_0_init_csb(adev);
  1703. gfx_v9_0_init_rlc_save_restore_list(adev);
  1704. gfx_v9_0_enable_save_restore_machine(adev);
  1705. if (adev->asic_type == CHIP_RAVEN) {
  1706. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1707. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1708. gfx_v9_0_init_gfx_power_gating(adev);
  1709. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1710. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1711. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1712. } else {
  1713. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1714. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1715. }
  1716. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1717. gfx_v9_0_enable_cp_power_gating(adev, true);
  1718. else
  1719. gfx_v9_0_enable_cp_power_gating(adev, false);
  1720. }
  1721. }
  1722. }
  1723. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1724. {
  1725. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1726. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1727. gfx_v9_0_wait_for_rlc_serdes(adev);
  1728. }
  1729. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1730. {
  1731. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1732. udelay(50);
  1733. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1734. udelay(50);
  1735. }
  1736. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1737. {
  1738. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1739. u32 rlc_ucode_ver;
  1740. #endif
  1741. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1742. /* carrizo do enable cp interrupt after cp inited */
  1743. if (!(adev->flags & AMD_IS_APU))
  1744. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1745. udelay(50);
  1746. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1747. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1748. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1749. if(rlc_ucode_ver == 0x108) {
  1750. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1751. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1752. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1753. * default is 0x9C4 to create a 100us interval */
  1754. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1755. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1756. * to disable the page fault retry interrupts, default is
  1757. * 0x100 (256) */
  1758. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1759. }
  1760. #endif
  1761. }
  1762. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1763. {
  1764. const struct rlc_firmware_header_v2_0 *hdr;
  1765. const __le32 *fw_data;
  1766. unsigned i, fw_size;
  1767. if (!adev->gfx.rlc_fw)
  1768. return -EINVAL;
  1769. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1770. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1771. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1772. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1773. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1774. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1775. RLCG_UCODE_LOADING_START_ADDRESS);
  1776. for (i = 0; i < fw_size; i++)
  1777. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1778. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1779. return 0;
  1780. }
  1781. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1782. {
  1783. int r;
  1784. if (amdgpu_sriov_vf(adev)) {
  1785. gfx_v9_0_init_csb(adev);
  1786. return 0;
  1787. }
  1788. gfx_v9_0_rlc_stop(adev);
  1789. /* disable CG */
  1790. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1791. /* disable PG */
  1792. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1793. gfx_v9_0_rlc_reset(adev);
  1794. gfx_v9_0_init_pg(adev);
  1795. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1796. /* legacy rlc firmware loading */
  1797. r = gfx_v9_0_rlc_load_microcode(adev);
  1798. if (r)
  1799. return r;
  1800. }
  1801. if (adev->asic_type == CHIP_RAVEN) {
  1802. if (amdgpu_lbpw != 0)
  1803. gfx_v9_0_enable_lbpw(adev, true);
  1804. else
  1805. gfx_v9_0_enable_lbpw(adev, false);
  1806. }
  1807. gfx_v9_0_rlc_start(adev);
  1808. return 0;
  1809. }
  1810. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1811. {
  1812. int i;
  1813. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1814. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1815. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1816. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1817. if (!enable) {
  1818. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1819. adev->gfx.gfx_ring[i].ready = false;
  1820. }
  1821. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1822. udelay(50);
  1823. }
  1824. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1825. {
  1826. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1827. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1828. const struct gfx_firmware_header_v1_0 *me_hdr;
  1829. const __le32 *fw_data;
  1830. unsigned i, fw_size;
  1831. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1832. return -EINVAL;
  1833. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1834. adev->gfx.pfp_fw->data;
  1835. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1836. adev->gfx.ce_fw->data;
  1837. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1838. adev->gfx.me_fw->data;
  1839. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1840. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1841. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1842. gfx_v9_0_cp_gfx_enable(adev, false);
  1843. /* PFP */
  1844. fw_data = (const __le32 *)
  1845. (adev->gfx.pfp_fw->data +
  1846. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1847. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1848. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1849. for (i = 0; i < fw_size; i++)
  1850. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1851. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1852. /* CE */
  1853. fw_data = (const __le32 *)
  1854. (adev->gfx.ce_fw->data +
  1855. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1856. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1857. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1858. for (i = 0; i < fw_size; i++)
  1859. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1860. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1861. /* ME */
  1862. fw_data = (const __le32 *)
  1863. (adev->gfx.me_fw->data +
  1864. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1865. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1866. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1867. for (i = 0; i < fw_size; i++)
  1868. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1869. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1870. return 0;
  1871. }
  1872. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1873. {
  1874. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1875. const struct cs_section_def *sect = NULL;
  1876. const struct cs_extent_def *ext = NULL;
  1877. int r, i, tmp;
  1878. /* init the CP */
  1879. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1880. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1881. gfx_v9_0_cp_gfx_enable(adev, true);
  1882. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1883. if (r) {
  1884. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1885. return r;
  1886. }
  1887. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1888. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1889. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1890. amdgpu_ring_write(ring, 0x80000000);
  1891. amdgpu_ring_write(ring, 0x80000000);
  1892. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1893. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1894. if (sect->id == SECT_CONTEXT) {
  1895. amdgpu_ring_write(ring,
  1896. PACKET3(PACKET3_SET_CONTEXT_REG,
  1897. ext->reg_count));
  1898. amdgpu_ring_write(ring,
  1899. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1900. for (i = 0; i < ext->reg_count; i++)
  1901. amdgpu_ring_write(ring, ext->extent[i]);
  1902. }
  1903. }
  1904. }
  1905. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1906. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1907. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1908. amdgpu_ring_write(ring, 0);
  1909. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1910. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1911. amdgpu_ring_write(ring, 0x8000);
  1912. amdgpu_ring_write(ring, 0x8000);
  1913. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1914. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1915. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1916. amdgpu_ring_write(ring, tmp);
  1917. amdgpu_ring_write(ring, 0);
  1918. amdgpu_ring_commit(ring);
  1919. return 0;
  1920. }
  1921. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1922. {
  1923. struct amdgpu_ring *ring;
  1924. u32 tmp;
  1925. u32 rb_bufsz;
  1926. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1927. /* Set the write pointer delay */
  1928. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1929. /* set the RB to use vmid 0 */
  1930. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1931. /* Set ring buffer size */
  1932. ring = &adev->gfx.gfx_ring[0];
  1933. rb_bufsz = order_base_2(ring->ring_size / 8);
  1934. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1935. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1936. #ifdef __BIG_ENDIAN
  1937. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1938. #endif
  1939. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1940. /* Initialize the ring buffer's write pointers */
  1941. ring->wptr = 0;
  1942. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1943. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1944. /* set the wb address wether it's enabled or not */
  1945. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1946. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1947. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1948. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1949. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1950. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1951. mdelay(1);
  1952. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1953. rb_addr = ring->gpu_addr >> 8;
  1954. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1955. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1956. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1957. if (ring->use_doorbell) {
  1958. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1959. DOORBELL_OFFSET, ring->doorbell_index);
  1960. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1961. DOORBELL_EN, 1);
  1962. } else {
  1963. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1964. }
  1965. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1966. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1967. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1968. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1969. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1970. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1971. /* start the ring */
  1972. gfx_v9_0_cp_gfx_start(adev);
  1973. ring->ready = true;
  1974. return 0;
  1975. }
  1976. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1977. {
  1978. int i;
  1979. if (enable) {
  1980. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1981. } else {
  1982. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1983. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1984. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1985. adev->gfx.compute_ring[i].ready = false;
  1986. adev->gfx.kiq.ring.ready = false;
  1987. }
  1988. udelay(50);
  1989. }
  1990. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1991. {
  1992. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1993. const __le32 *fw_data;
  1994. unsigned i;
  1995. u32 tmp;
  1996. if (!adev->gfx.mec_fw)
  1997. return -EINVAL;
  1998. gfx_v9_0_cp_compute_enable(adev, false);
  1999. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2000. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2001. fw_data = (const __le32 *)
  2002. (adev->gfx.mec_fw->data +
  2003. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2004. tmp = 0;
  2005. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2006. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2007. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2008. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2009. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2010. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2011. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2012. /* MEC1 */
  2013. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2014. mec_hdr->jt_offset);
  2015. for (i = 0; i < mec_hdr->jt_size; i++)
  2016. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2017. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2018. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2019. adev->gfx.mec_fw_version);
  2020. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2021. return 0;
  2022. }
  2023. /* KIQ functions */
  2024. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2025. {
  2026. uint32_t tmp;
  2027. struct amdgpu_device *adev = ring->adev;
  2028. /* tell RLC which is KIQ queue */
  2029. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2030. tmp &= 0xffffff00;
  2031. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2032. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2033. tmp |= 0x80;
  2034. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2035. }
  2036. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2037. {
  2038. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2039. uint32_t scratch, tmp = 0;
  2040. uint64_t queue_mask = 0;
  2041. int r, i;
  2042. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2043. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2044. continue;
  2045. /* This situation may be hit in the future if a new HW
  2046. * generation exposes more than 64 queues. If so, the
  2047. * definition of queue_mask needs updating */
  2048. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2049. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2050. break;
  2051. }
  2052. queue_mask |= (1ull << i);
  2053. }
  2054. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2055. if (r) {
  2056. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2057. return r;
  2058. }
  2059. WREG32(scratch, 0xCAFEDEAD);
  2060. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2061. if (r) {
  2062. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2063. amdgpu_gfx_scratch_free(adev, scratch);
  2064. return r;
  2065. }
  2066. /* set resources */
  2067. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2068. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2069. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2070. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2071. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2072. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2073. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2074. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2075. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2076. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2077. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2078. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2079. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2080. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2081. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2082. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2083. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2084. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2085. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2086. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2087. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2088. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2089. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2090. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2091. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2092. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2093. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2094. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2095. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2096. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2097. }
  2098. /* write to scratch for completion */
  2099. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2100. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2101. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2102. amdgpu_ring_commit(kiq_ring);
  2103. for (i = 0; i < adev->usec_timeout; i++) {
  2104. tmp = RREG32(scratch);
  2105. if (tmp == 0xDEADBEEF)
  2106. break;
  2107. DRM_UDELAY(1);
  2108. }
  2109. if (i >= adev->usec_timeout) {
  2110. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2111. scratch, tmp);
  2112. r = -EINVAL;
  2113. }
  2114. amdgpu_gfx_scratch_free(adev, scratch);
  2115. return r;
  2116. }
  2117. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2118. {
  2119. struct amdgpu_device *adev = ring->adev;
  2120. struct v9_mqd *mqd = ring->mqd_ptr;
  2121. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2122. uint32_t tmp;
  2123. mqd->header = 0xC0310800;
  2124. mqd->compute_pipelinestat_enable = 0x00000001;
  2125. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2126. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2127. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2128. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2129. mqd->compute_misc_reserved = 0x00000003;
  2130. mqd->dynamic_cu_mask_addr_lo =
  2131. lower_32_bits(ring->mqd_gpu_addr
  2132. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2133. mqd->dynamic_cu_mask_addr_hi =
  2134. upper_32_bits(ring->mqd_gpu_addr
  2135. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2136. eop_base_addr = ring->eop_gpu_addr >> 8;
  2137. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2138. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2139. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2140. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2141. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2142. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2143. mqd->cp_hqd_eop_control = tmp;
  2144. /* enable doorbell? */
  2145. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2146. if (ring->use_doorbell) {
  2147. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2148. DOORBELL_OFFSET, ring->doorbell_index);
  2149. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2150. DOORBELL_EN, 1);
  2151. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2152. DOORBELL_SOURCE, 0);
  2153. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2154. DOORBELL_HIT, 0);
  2155. } else {
  2156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2157. DOORBELL_EN, 0);
  2158. }
  2159. mqd->cp_hqd_pq_doorbell_control = tmp;
  2160. /* disable the queue if it's active */
  2161. ring->wptr = 0;
  2162. mqd->cp_hqd_dequeue_request = 0;
  2163. mqd->cp_hqd_pq_rptr = 0;
  2164. mqd->cp_hqd_pq_wptr_lo = 0;
  2165. mqd->cp_hqd_pq_wptr_hi = 0;
  2166. /* set the pointer to the MQD */
  2167. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2168. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2169. /* set MQD vmid to 0 */
  2170. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2171. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2172. mqd->cp_mqd_control = tmp;
  2173. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2174. hqd_gpu_addr = ring->gpu_addr >> 8;
  2175. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2176. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2177. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2178. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2179. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2180. (order_base_2(ring->ring_size / 4) - 1));
  2181. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2182. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2183. #ifdef __BIG_ENDIAN
  2184. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2185. #endif
  2186. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2187. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2188. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2189. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2190. mqd->cp_hqd_pq_control = tmp;
  2191. /* set the wb address whether it's enabled or not */
  2192. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2193. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2194. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2195. upper_32_bits(wb_gpu_addr) & 0xffff;
  2196. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2197. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2198. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2199. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2200. tmp = 0;
  2201. /* enable the doorbell if requested */
  2202. if (ring->use_doorbell) {
  2203. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2204. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2205. DOORBELL_OFFSET, ring->doorbell_index);
  2206. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2207. DOORBELL_EN, 1);
  2208. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2209. DOORBELL_SOURCE, 0);
  2210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2211. DOORBELL_HIT, 0);
  2212. }
  2213. mqd->cp_hqd_pq_doorbell_control = tmp;
  2214. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2215. ring->wptr = 0;
  2216. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2217. /* set the vmid for the queue */
  2218. mqd->cp_hqd_vmid = 0;
  2219. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2220. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2221. mqd->cp_hqd_persistent_state = tmp;
  2222. /* set MIN_IB_AVAIL_SIZE */
  2223. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2224. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2225. mqd->cp_hqd_ib_control = tmp;
  2226. /* activate the queue */
  2227. mqd->cp_hqd_active = 1;
  2228. return 0;
  2229. }
  2230. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2231. {
  2232. struct amdgpu_device *adev = ring->adev;
  2233. struct v9_mqd *mqd = ring->mqd_ptr;
  2234. int j;
  2235. /* disable wptr polling */
  2236. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2237. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2238. mqd->cp_hqd_eop_base_addr_lo);
  2239. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2240. mqd->cp_hqd_eop_base_addr_hi);
  2241. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2242. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2243. mqd->cp_hqd_eop_control);
  2244. /* enable doorbell? */
  2245. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2246. mqd->cp_hqd_pq_doorbell_control);
  2247. /* disable the queue if it's active */
  2248. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2249. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2250. for (j = 0; j < adev->usec_timeout; j++) {
  2251. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2252. break;
  2253. udelay(1);
  2254. }
  2255. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2256. mqd->cp_hqd_dequeue_request);
  2257. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2258. mqd->cp_hqd_pq_rptr);
  2259. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2260. mqd->cp_hqd_pq_wptr_lo);
  2261. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2262. mqd->cp_hqd_pq_wptr_hi);
  2263. }
  2264. /* set the pointer to the MQD */
  2265. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2266. mqd->cp_mqd_base_addr_lo);
  2267. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2268. mqd->cp_mqd_base_addr_hi);
  2269. /* set MQD vmid to 0 */
  2270. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2271. mqd->cp_mqd_control);
  2272. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2273. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2274. mqd->cp_hqd_pq_base_lo);
  2275. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2276. mqd->cp_hqd_pq_base_hi);
  2277. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2278. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2279. mqd->cp_hqd_pq_control);
  2280. /* set the wb address whether it's enabled or not */
  2281. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2282. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2283. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2284. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2285. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2286. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2287. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2288. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2289. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2290. /* enable the doorbell if requested */
  2291. if (ring->use_doorbell) {
  2292. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2293. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2294. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2295. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2296. }
  2297. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2298. mqd->cp_hqd_pq_doorbell_control);
  2299. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2300. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2301. mqd->cp_hqd_pq_wptr_lo);
  2302. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2303. mqd->cp_hqd_pq_wptr_hi);
  2304. /* set the vmid for the queue */
  2305. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2306. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2307. mqd->cp_hqd_persistent_state);
  2308. /* activate the queue */
  2309. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2310. mqd->cp_hqd_active);
  2311. if (ring->use_doorbell)
  2312. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2313. return 0;
  2314. }
  2315. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2316. {
  2317. struct amdgpu_device *adev = ring->adev;
  2318. struct v9_mqd *mqd = ring->mqd_ptr;
  2319. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2320. gfx_v9_0_kiq_setting(ring);
  2321. if (adev->in_sriov_reset) { /* for GPU_RESET case */
  2322. /* reset MQD to a clean status */
  2323. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2324. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2325. /* reset ring buffer */
  2326. ring->wptr = 0;
  2327. amdgpu_ring_clear_ring(ring);
  2328. mutex_lock(&adev->srbm_mutex);
  2329. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2330. gfx_v9_0_kiq_init_register(ring);
  2331. soc15_grbm_select(adev, 0, 0, 0, 0);
  2332. mutex_unlock(&adev->srbm_mutex);
  2333. } else {
  2334. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2335. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2336. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2337. mutex_lock(&adev->srbm_mutex);
  2338. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2339. gfx_v9_0_mqd_init(ring);
  2340. gfx_v9_0_kiq_init_register(ring);
  2341. soc15_grbm_select(adev, 0, 0, 0, 0);
  2342. mutex_unlock(&adev->srbm_mutex);
  2343. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2344. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2345. }
  2346. return 0;
  2347. }
  2348. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2349. {
  2350. struct amdgpu_device *adev = ring->adev;
  2351. struct v9_mqd *mqd = ring->mqd_ptr;
  2352. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2353. if (!adev->in_sriov_reset && !adev->gfx.in_suspend) {
  2354. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2355. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2356. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2357. mutex_lock(&adev->srbm_mutex);
  2358. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2359. gfx_v9_0_mqd_init(ring);
  2360. soc15_grbm_select(adev, 0, 0, 0, 0);
  2361. mutex_unlock(&adev->srbm_mutex);
  2362. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2363. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2364. } else if (adev->in_sriov_reset) { /* for GPU_RESET case */
  2365. /* reset MQD to a clean status */
  2366. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2367. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2368. /* reset ring buffer */
  2369. ring->wptr = 0;
  2370. amdgpu_ring_clear_ring(ring);
  2371. } else {
  2372. amdgpu_ring_clear_ring(ring);
  2373. }
  2374. return 0;
  2375. }
  2376. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2377. {
  2378. struct amdgpu_ring *ring = NULL;
  2379. int r = 0, i;
  2380. gfx_v9_0_cp_compute_enable(adev, true);
  2381. ring = &adev->gfx.kiq.ring;
  2382. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2383. if (unlikely(r != 0))
  2384. goto done;
  2385. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2386. if (!r) {
  2387. r = gfx_v9_0_kiq_init_queue(ring);
  2388. amdgpu_bo_kunmap(ring->mqd_obj);
  2389. ring->mqd_ptr = NULL;
  2390. }
  2391. amdgpu_bo_unreserve(ring->mqd_obj);
  2392. if (r)
  2393. goto done;
  2394. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2395. ring = &adev->gfx.compute_ring[i];
  2396. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2397. if (unlikely(r != 0))
  2398. goto done;
  2399. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2400. if (!r) {
  2401. r = gfx_v9_0_kcq_init_queue(ring);
  2402. amdgpu_bo_kunmap(ring->mqd_obj);
  2403. ring->mqd_ptr = NULL;
  2404. }
  2405. amdgpu_bo_unreserve(ring->mqd_obj);
  2406. if (r)
  2407. goto done;
  2408. }
  2409. r = gfx_v9_0_kiq_kcq_enable(adev);
  2410. done:
  2411. return r;
  2412. }
  2413. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2414. {
  2415. int r, i;
  2416. struct amdgpu_ring *ring;
  2417. if (!(adev->flags & AMD_IS_APU))
  2418. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2419. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2420. /* legacy firmware loading */
  2421. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2422. if (r)
  2423. return r;
  2424. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2425. if (r)
  2426. return r;
  2427. }
  2428. r = gfx_v9_0_cp_gfx_resume(adev);
  2429. if (r)
  2430. return r;
  2431. r = gfx_v9_0_kiq_resume(adev);
  2432. if (r)
  2433. return r;
  2434. ring = &adev->gfx.gfx_ring[0];
  2435. r = amdgpu_ring_test_ring(ring);
  2436. if (r) {
  2437. ring->ready = false;
  2438. return r;
  2439. }
  2440. ring = &adev->gfx.kiq.ring;
  2441. ring->ready = true;
  2442. r = amdgpu_ring_test_ring(ring);
  2443. if (r)
  2444. ring->ready = false;
  2445. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2446. ring = &adev->gfx.compute_ring[i];
  2447. ring->ready = true;
  2448. r = amdgpu_ring_test_ring(ring);
  2449. if (r)
  2450. ring->ready = false;
  2451. }
  2452. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2453. return 0;
  2454. }
  2455. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2456. {
  2457. gfx_v9_0_cp_gfx_enable(adev, enable);
  2458. gfx_v9_0_cp_compute_enable(adev, enable);
  2459. }
  2460. static int gfx_v9_0_hw_init(void *handle)
  2461. {
  2462. int r;
  2463. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2464. gfx_v9_0_init_golden_registers(adev);
  2465. gfx_v9_0_gpu_init(adev);
  2466. r = gfx_v9_0_rlc_resume(adev);
  2467. if (r)
  2468. return r;
  2469. r = gfx_v9_0_cp_resume(adev);
  2470. if (r)
  2471. return r;
  2472. r = gfx_v9_0_ngg_en(adev);
  2473. if (r)
  2474. return r;
  2475. return r;
  2476. }
  2477. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2478. {
  2479. struct amdgpu_device *adev = kiq_ring->adev;
  2480. uint32_t scratch, tmp = 0;
  2481. int r, i;
  2482. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2483. if (r) {
  2484. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2485. return r;
  2486. }
  2487. WREG32(scratch, 0xCAFEDEAD);
  2488. r = amdgpu_ring_alloc(kiq_ring, 10);
  2489. if (r) {
  2490. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2491. amdgpu_gfx_scratch_free(adev, scratch);
  2492. return r;
  2493. }
  2494. /* unmap queues */
  2495. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2496. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2497. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2498. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2499. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2500. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2501. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2502. amdgpu_ring_write(kiq_ring, 0);
  2503. amdgpu_ring_write(kiq_ring, 0);
  2504. amdgpu_ring_write(kiq_ring, 0);
  2505. /* write to scratch for completion */
  2506. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2507. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2508. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2509. amdgpu_ring_commit(kiq_ring);
  2510. for (i = 0; i < adev->usec_timeout; i++) {
  2511. tmp = RREG32(scratch);
  2512. if (tmp == 0xDEADBEEF)
  2513. break;
  2514. DRM_UDELAY(1);
  2515. }
  2516. if (i >= adev->usec_timeout) {
  2517. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2518. r = -EINVAL;
  2519. }
  2520. amdgpu_gfx_scratch_free(adev, scratch);
  2521. return r;
  2522. }
  2523. static int gfx_v9_0_hw_fini(void *handle)
  2524. {
  2525. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2526. int i;
  2527. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2528. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2529. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2530. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2531. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2532. if (amdgpu_sriov_vf(adev)) {
  2533. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2534. return 0;
  2535. }
  2536. gfx_v9_0_cp_enable(adev, false);
  2537. gfx_v9_0_rlc_stop(adev);
  2538. return 0;
  2539. }
  2540. static int gfx_v9_0_suspend(void *handle)
  2541. {
  2542. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2543. adev->gfx.in_suspend = true;
  2544. return gfx_v9_0_hw_fini(adev);
  2545. }
  2546. static int gfx_v9_0_resume(void *handle)
  2547. {
  2548. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2549. int r;
  2550. r = gfx_v9_0_hw_init(adev);
  2551. adev->gfx.in_suspend = false;
  2552. return r;
  2553. }
  2554. static bool gfx_v9_0_is_idle(void *handle)
  2555. {
  2556. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2557. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2558. GRBM_STATUS, GUI_ACTIVE))
  2559. return false;
  2560. else
  2561. return true;
  2562. }
  2563. static int gfx_v9_0_wait_for_idle(void *handle)
  2564. {
  2565. unsigned i;
  2566. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2567. for (i = 0; i < adev->usec_timeout; i++) {
  2568. if (gfx_v9_0_is_idle(handle))
  2569. return 0;
  2570. udelay(1);
  2571. }
  2572. return -ETIMEDOUT;
  2573. }
  2574. static int gfx_v9_0_soft_reset(void *handle)
  2575. {
  2576. u32 grbm_soft_reset = 0;
  2577. u32 tmp;
  2578. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2579. /* GRBM_STATUS */
  2580. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2581. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2582. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2583. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2584. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2585. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2586. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2587. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2588. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2589. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2590. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2591. }
  2592. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2593. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2594. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2595. }
  2596. /* GRBM_STATUS2 */
  2597. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2598. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2599. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2600. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2601. if (grbm_soft_reset) {
  2602. /* stop the rlc */
  2603. gfx_v9_0_rlc_stop(adev);
  2604. /* Disable GFX parsing/prefetching */
  2605. gfx_v9_0_cp_gfx_enable(adev, false);
  2606. /* Disable MEC parsing/prefetching */
  2607. gfx_v9_0_cp_compute_enable(adev, false);
  2608. if (grbm_soft_reset) {
  2609. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2610. tmp |= grbm_soft_reset;
  2611. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2612. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2613. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2614. udelay(50);
  2615. tmp &= ~grbm_soft_reset;
  2616. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2617. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2618. }
  2619. /* Wait a little for things to settle down */
  2620. udelay(50);
  2621. }
  2622. return 0;
  2623. }
  2624. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2625. {
  2626. uint64_t clock;
  2627. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2628. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2629. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2630. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2631. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2632. return clock;
  2633. }
  2634. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2635. uint32_t vmid,
  2636. uint32_t gds_base, uint32_t gds_size,
  2637. uint32_t gws_base, uint32_t gws_size,
  2638. uint32_t oa_base, uint32_t oa_size)
  2639. {
  2640. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2641. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2642. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2643. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2644. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2645. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2646. /* GDS Base */
  2647. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2648. amdgpu_gds_reg_offset[vmid].mem_base,
  2649. gds_base);
  2650. /* GDS Size */
  2651. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2652. amdgpu_gds_reg_offset[vmid].mem_size,
  2653. gds_size);
  2654. /* GWS */
  2655. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2656. amdgpu_gds_reg_offset[vmid].gws,
  2657. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2658. /* OA */
  2659. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2660. amdgpu_gds_reg_offset[vmid].oa,
  2661. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2662. }
  2663. static int gfx_v9_0_early_init(void *handle)
  2664. {
  2665. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2666. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2667. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2668. gfx_v9_0_set_ring_funcs(adev);
  2669. gfx_v9_0_set_irq_funcs(adev);
  2670. gfx_v9_0_set_gds_init(adev);
  2671. gfx_v9_0_set_rlc_funcs(adev);
  2672. return 0;
  2673. }
  2674. static int gfx_v9_0_late_init(void *handle)
  2675. {
  2676. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2677. int r;
  2678. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2679. if (r)
  2680. return r;
  2681. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2682. if (r)
  2683. return r;
  2684. return 0;
  2685. }
  2686. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2687. {
  2688. uint32_t rlc_setting, data;
  2689. unsigned i;
  2690. if (adev->gfx.rlc.in_safe_mode)
  2691. return;
  2692. /* if RLC is not enabled, do nothing */
  2693. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2694. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2695. return;
  2696. if (adev->cg_flags &
  2697. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2698. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2699. data = RLC_SAFE_MODE__CMD_MASK;
  2700. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2701. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2702. /* wait for RLC_SAFE_MODE */
  2703. for (i = 0; i < adev->usec_timeout; i++) {
  2704. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2705. break;
  2706. udelay(1);
  2707. }
  2708. adev->gfx.rlc.in_safe_mode = true;
  2709. }
  2710. }
  2711. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2712. {
  2713. uint32_t rlc_setting, data;
  2714. if (!adev->gfx.rlc.in_safe_mode)
  2715. return;
  2716. /* if RLC is not enabled, do nothing */
  2717. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2718. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2719. return;
  2720. if (adev->cg_flags &
  2721. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2722. /*
  2723. * Try to exit safe mode only if it is already in safe
  2724. * mode.
  2725. */
  2726. data = RLC_SAFE_MODE__CMD_MASK;
  2727. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2728. adev->gfx.rlc.in_safe_mode = false;
  2729. }
  2730. }
  2731. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2732. bool enable)
  2733. {
  2734. /* TODO: double check if we need to perform under safe mdoe */
  2735. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2736. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2737. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2738. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2739. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2740. } else {
  2741. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2742. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2743. }
  2744. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2745. }
  2746. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2747. bool enable)
  2748. {
  2749. /* TODO: double check if we need to perform under safe mode */
  2750. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2751. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2752. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2753. else
  2754. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2755. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2756. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2757. else
  2758. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2759. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2760. }
  2761. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2762. bool enable)
  2763. {
  2764. uint32_t data, def;
  2765. /* It is disabled by HW by default */
  2766. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2767. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2768. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2769. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2770. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2771. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2772. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2773. /* only for Vega10 & Raven1 */
  2774. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2775. if (def != data)
  2776. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2777. /* MGLS is a global flag to control all MGLS in GFX */
  2778. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2779. /* 2 - RLC memory Light sleep */
  2780. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2781. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2782. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2783. if (def != data)
  2784. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2785. }
  2786. /* 3 - CP memory Light sleep */
  2787. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2788. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2789. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2790. if (def != data)
  2791. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2792. }
  2793. }
  2794. } else {
  2795. /* 1 - MGCG_OVERRIDE */
  2796. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2797. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2798. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2799. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2800. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2801. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2802. if (def != data)
  2803. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2804. /* 2 - disable MGLS in RLC */
  2805. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2806. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2807. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2808. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2809. }
  2810. /* 3 - disable MGLS in CP */
  2811. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2812. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2813. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2814. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2815. }
  2816. }
  2817. }
  2818. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2819. bool enable)
  2820. {
  2821. uint32_t data, def;
  2822. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2823. /* Enable 3D CGCG/CGLS */
  2824. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2825. /* write cmd to clear cgcg/cgls ov */
  2826. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2827. /* unset CGCG override */
  2828. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2829. /* update CGCG and CGLS override bits */
  2830. if (def != data)
  2831. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2832. /* enable 3Dcgcg FSM(0x0020003f) */
  2833. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2834. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2835. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2836. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2837. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2838. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2839. if (def != data)
  2840. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2841. /* set IDLE_POLL_COUNT(0x00900100) */
  2842. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2843. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2844. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2845. if (def != data)
  2846. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2847. } else {
  2848. /* Disable CGCG/CGLS */
  2849. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2850. /* disable cgcg, cgls should be disabled */
  2851. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2852. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2853. /* disable cgcg and cgls in FSM */
  2854. if (def != data)
  2855. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2856. }
  2857. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2858. }
  2859. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2860. bool enable)
  2861. {
  2862. uint32_t def, data;
  2863. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2864. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2865. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2866. /* unset CGCG override */
  2867. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2868. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2869. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2870. else
  2871. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2872. /* update CGCG and CGLS override bits */
  2873. if (def != data)
  2874. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2875. /* enable cgcg FSM(0x0020003F) */
  2876. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2877. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2878. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2879. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2880. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2881. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2882. if (def != data)
  2883. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2884. /* set IDLE_POLL_COUNT(0x00900100) */
  2885. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2886. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2887. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2888. if (def != data)
  2889. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2890. } else {
  2891. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2892. /* reset CGCG/CGLS bits */
  2893. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2894. /* disable cgcg and cgls in FSM */
  2895. if (def != data)
  2896. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2897. }
  2898. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2899. }
  2900. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2901. bool enable)
  2902. {
  2903. if (enable) {
  2904. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2905. * === MGCG + MGLS ===
  2906. */
  2907. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2908. /* === CGCG /CGLS for GFX 3D Only === */
  2909. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2910. /* === CGCG + CGLS === */
  2911. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2912. } else {
  2913. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2914. * === CGCG + CGLS ===
  2915. */
  2916. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2917. /* === CGCG /CGLS for GFX 3D Only === */
  2918. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2919. /* === MGCG + MGLS === */
  2920. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2921. }
  2922. return 0;
  2923. }
  2924. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2925. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2926. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2927. };
  2928. static int gfx_v9_0_set_powergating_state(void *handle,
  2929. enum amd_powergating_state state)
  2930. {
  2931. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2932. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2933. switch (adev->asic_type) {
  2934. case CHIP_RAVEN:
  2935. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2936. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2937. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2938. } else {
  2939. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2940. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2941. }
  2942. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2943. gfx_v9_0_enable_cp_power_gating(adev, true);
  2944. else
  2945. gfx_v9_0_enable_cp_power_gating(adev, false);
  2946. /* update gfx cgpg state */
  2947. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2948. /* update mgcg state */
  2949. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2950. break;
  2951. default:
  2952. break;
  2953. }
  2954. return 0;
  2955. }
  2956. static int gfx_v9_0_set_clockgating_state(void *handle,
  2957. enum amd_clockgating_state state)
  2958. {
  2959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2960. if (amdgpu_sriov_vf(adev))
  2961. return 0;
  2962. switch (adev->asic_type) {
  2963. case CHIP_VEGA10:
  2964. case CHIP_RAVEN:
  2965. gfx_v9_0_update_gfx_clock_gating(adev,
  2966. state == AMD_CG_STATE_GATE ? true : false);
  2967. break;
  2968. default:
  2969. break;
  2970. }
  2971. return 0;
  2972. }
  2973. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2974. {
  2975. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2976. int data;
  2977. if (amdgpu_sriov_vf(adev))
  2978. *flags = 0;
  2979. /* AMD_CG_SUPPORT_GFX_MGCG */
  2980. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2981. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2982. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2983. /* AMD_CG_SUPPORT_GFX_CGCG */
  2984. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2985. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2986. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2987. /* AMD_CG_SUPPORT_GFX_CGLS */
  2988. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2989. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2990. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2991. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2992. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2993. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2994. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2995. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2996. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2997. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2998. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2999. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3000. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3001. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3002. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3003. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3004. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3005. }
  3006. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3007. {
  3008. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3009. }
  3010. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3011. {
  3012. struct amdgpu_device *adev = ring->adev;
  3013. u64 wptr;
  3014. /* XXX check if swapping is necessary on BE */
  3015. if (ring->use_doorbell) {
  3016. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3017. } else {
  3018. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3019. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3020. }
  3021. return wptr;
  3022. }
  3023. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3024. {
  3025. struct amdgpu_device *adev = ring->adev;
  3026. if (ring->use_doorbell) {
  3027. /* XXX check if swapping is necessary on BE */
  3028. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3029. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3030. } else {
  3031. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3032. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3033. }
  3034. }
  3035. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3036. {
  3037. u32 ref_and_mask, reg_mem_engine;
  3038. const struct nbio_hdp_flush_reg *nbio_hf_reg;
  3039. if (ring->adev->flags & AMD_IS_APU)
  3040. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  3041. else
  3042. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3043. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3044. switch (ring->me) {
  3045. case 1:
  3046. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3047. break;
  3048. case 2:
  3049. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3050. break;
  3051. default:
  3052. return;
  3053. }
  3054. reg_mem_engine = 0;
  3055. } else {
  3056. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3057. reg_mem_engine = 1; /* pfp */
  3058. }
  3059. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3060. nbio_hf_reg->hdp_flush_req_offset,
  3061. nbio_hf_reg->hdp_flush_done_offset,
  3062. ref_and_mask, ref_and_mask, 0x20);
  3063. }
  3064. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3065. {
  3066. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3067. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3068. }
  3069. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3070. struct amdgpu_ib *ib,
  3071. unsigned vm_id, bool ctx_switch)
  3072. {
  3073. u32 header, control = 0;
  3074. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3075. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3076. else
  3077. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3078. control |= ib->length_dw | (vm_id << 24);
  3079. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3080. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3081. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3082. gfx_v9_0_ring_emit_de_meta(ring);
  3083. }
  3084. amdgpu_ring_write(ring, header);
  3085. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3086. amdgpu_ring_write(ring,
  3087. #ifdef __BIG_ENDIAN
  3088. (2 << 0) |
  3089. #endif
  3090. lower_32_bits(ib->gpu_addr));
  3091. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3092. amdgpu_ring_write(ring, control);
  3093. }
  3094. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3095. struct amdgpu_ib *ib,
  3096. unsigned vm_id, bool ctx_switch)
  3097. {
  3098. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3099. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3100. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3101. amdgpu_ring_write(ring,
  3102. #ifdef __BIG_ENDIAN
  3103. (2 << 0) |
  3104. #endif
  3105. lower_32_bits(ib->gpu_addr));
  3106. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3107. amdgpu_ring_write(ring, control);
  3108. }
  3109. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3110. u64 seq, unsigned flags)
  3111. {
  3112. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3113. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3114. /* RELEASE_MEM - flush caches, send int */
  3115. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3116. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3117. EOP_TC_ACTION_EN |
  3118. EOP_TC_WB_ACTION_EN |
  3119. EOP_TC_MD_ACTION_EN |
  3120. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3121. EVENT_INDEX(5)));
  3122. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3123. /*
  3124. * the address should be Qword aligned if 64bit write, Dword
  3125. * aligned if only send 32bit data low (discard data high)
  3126. */
  3127. if (write64bit)
  3128. BUG_ON(addr & 0x7);
  3129. else
  3130. BUG_ON(addr & 0x3);
  3131. amdgpu_ring_write(ring, lower_32_bits(addr));
  3132. amdgpu_ring_write(ring, upper_32_bits(addr));
  3133. amdgpu_ring_write(ring, lower_32_bits(seq));
  3134. amdgpu_ring_write(ring, upper_32_bits(seq));
  3135. amdgpu_ring_write(ring, 0);
  3136. }
  3137. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3138. {
  3139. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3140. uint32_t seq = ring->fence_drv.sync_seq;
  3141. uint64_t addr = ring->fence_drv.gpu_addr;
  3142. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3143. lower_32_bits(addr), upper_32_bits(addr),
  3144. seq, 0xffffffff, 4);
  3145. }
  3146. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3147. unsigned vm_id, uint64_t pd_addr)
  3148. {
  3149. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3150. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3151. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3152. unsigned eng = ring->vm_inv_eng;
  3153. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3154. pd_addr |= AMDGPU_PTE_VALID;
  3155. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3156. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3157. lower_32_bits(pd_addr));
  3158. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3159. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3160. upper_32_bits(pd_addr));
  3161. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3162. hub->vm_inv_eng0_req + eng, req);
  3163. /* wait for the invalidate to complete */
  3164. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3165. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3166. /* compute doesn't have PFP */
  3167. if (usepfp) {
  3168. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3169. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3170. amdgpu_ring_write(ring, 0x0);
  3171. }
  3172. }
  3173. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3174. {
  3175. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3176. }
  3177. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3178. {
  3179. u64 wptr;
  3180. /* XXX check if swapping is necessary on BE */
  3181. if (ring->use_doorbell)
  3182. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3183. else
  3184. BUG();
  3185. return wptr;
  3186. }
  3187. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3188. {
  3189. struct amdgpu_device *adev = ring->adev;
  3190. /* XXX check if swapping is necessary on BE */
  3191. if (ring->use_doorbell) {
  3192. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3193. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3194. } else{
  3195. BUG(); /* only DOORBELL method supported on gfx9 now */
  3196. }
  3197. }
  3198. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3199. u64 seq, unsigned int flags)
  3200. {
  3201. /* we only allocate 32bit for each seq wb address */
  3202. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3203. /* write fence seq to the "addr" */
  3204. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3205. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3206. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3207. amdgpu_ring_write(ring, lower_32_bits(addr));
  3208. amdgpu_ring_write(ring, upper_32_bits(addr));
  3209. amdgpu_ring_write(ring, lower_32_bits(seq));
  3210. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3211. /* set register to trigger INT */
  3212. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3213. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3214. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3215. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3216. amdgpu_ring_write(ring, 0);
  3217. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3218. }
  3219. }
  3220. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3221. {
  3222. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3223. amdgpu_ring_write(ring, 0);
  3224. }
  3225. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3226. {
  3227. struct v9_ce_ib_state ce_payload = {0};
  3228. uint64_t csa_addr;
  3229. int cnt;
  3230. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3231. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3232. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3233. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3234. WRITE_DATA_DST_SEL(8) |
  3235. WR_CONFIRM) |
  3236. WRITE_DATA_CACHE_POLICY(0));
  3237. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3238. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3239. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3240. }
  3241. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3242. {
  3243. struct v9_de_ib_state de_payload = {0};
  3244. uint64_t csa_addr, gds_addr;
  3245. int cnt;
  3246. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3247. gds_addr = csa_addr + 4096;
  3248. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3249. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3250. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3251. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3252. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3253. WRITE_DATA_DST_SEL(8) |
  3254. WR_CONFIRM) |
  3255. WRITE_DATA_CACHE_POLICY(0));
  3256. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3257. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3258. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3259. }
  3260. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3261. {
  3262. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3263. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3264. }
  3265. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3266. {
  3267. uint32_t dw2 = 0;
  3268. if (amdgpu_sriov_vf(ring->adev))
  3269. gfx_v9_0_ring_emit_ce_meta(ring);
  3270. gfx_v9_0_ring_emit_tmz(ring, true);
  3271. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3272. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3273. /* set load_global_config & load_global_uconfig */
  3274. dw2 |= 0x8001;
  3275. /* set load_cs_sh_regs */
  3276. dw2 |= 0x01000000;
  3277. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3278. dw2 |= 0x10002;
  3279. /* set load_ce_ram if preamble presented */
  3280. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3281. dw2 |= 0x10000000;
  3282. } else {
  3283. /* still load_ce_ram if this is the first time preamble presented
  3284. * although there is no context switch happens.
  3285. */
  3286. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3287. dw2 |= 0x10000000;
  3288. }
  3289. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3290. amdgpu_ring_write(ring, dw2);
  3291. amdgpu_ring_write(ring, 0);
  3292. }
  3293. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3294. {
  3295. unsigned ret;
  3296. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3297. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3298. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3299. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3300. ret = ring->wptr & ring->buf_mask;
  3301. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3302. return ret;
  3303. }
  3304. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3305. {
  3306. unsigned cur;
  3307. BUG_ON(offset > ring->buf_mask);
  3308. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3309. cur = (ring->wptr & ring->buf_mask) - 1;
  3310. if (likely(cur > offset))
  3311. ring->ring[offset] = cur - offset;
  3312. else
  3313. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3314. }
  3315. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3316. {
  3317. struct amdgpu_device *adev = ring->adev;
  3318. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3319. amdgpu_ring_write(ring, 0 | /* src: register*/
  3320. (5 << 8) | /* dst: memory */
  3321. (1 << 20)); /* write confirm */
  3322. amdgpu_ring_write(ring, reg);
  3323. amdgpu_ring_write(ring, 0);
  3324. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3325. adev->virt.reg_val_offs * 4));
  3326. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3327. adev->virt.reg_val_offs * 4));
  3328. }
  3329. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3330. uint32_t val)
  3331. {
  3332. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3333. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3334. amdgpu_ring_write(ring, reg);
  3335. amdgpu_ring_write(ring, 0);
  3336. amdgpu_ring_write(ring, val);
  3337. }
  3338. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3339. enum amdgpu_interrupt_state state)
  3340. {
  3341. switch (state) {
  3342. case AMDGPU_IRQ_STATE_DISABLE:
  3343. case AMDGPU_IRQ_STATE_ENABLE:
  3344. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3345. TIME_STAMP_INT_ENABLE,
  3346. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3347. break;
  3348. default:
  3349. break;
  3350. }
  3351. }
  3352. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3353. int me, int pipe,
  3354. enum amdgpu_interrupt_state state)
  3355. {
  3356. u32 mec_int_cntl, mec_int_cntl_reg;
  3357. /*
  3358. * amdgpu controls only the first MEC. That's why this function only
  3359. * handles the setting of interrupts for this specific MEC. All other
  3360. * pipes' interrupts are set by amdkfd.
  3361. */
  3362. if (me == 1) {
  3363. switch (pipe) {
  3364. case 0:
  3365. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3366. break;
  3367. case 1:
  3368. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3369. break;
  3370. case 2:
  3371. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3372. break;
  3373. case 3:
  3374. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3375. break;
  3376. default:
  3377. DRM_DEBUG("invalid pipe %d\n", pipe);
  3378. return;
  3379. }
  3380. } else {
  3381. DRM_DEBUG("invalid me %d\n", me);
  3382. return;
  3383. }
  3384. switch (state) {
  3385. case AMDGPU_IRQ_STATE_DISABLE:
  3386. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3387. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3388. TIME_STAMP_INT_ENABLE, 0);
  3389. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3390. break;
  3391. case AMDGPU_IRQ_STATE_ENABLE:
  3392. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3393. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3394. TIME_STAMP_INT_ENABLE, 1);
  3395. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3396. break;
  3397. default:
  3398. break;
  3399. }
  3400. }
  3401. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3402. struct amdgpu_irq_src *source,
  3403. unsigned type,
  3404. enum amdgpu_interrupt_state state)
  3405. {
  3406. switch (state) {
  3407. case AMDGPU_IRQ_STATE_DISABLE:
  3408. case AMDGPU_IRQ_STATE_ENABLE:
  3409. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3410. PRIV_REG_INT_ENABLE,
  3411. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3412. break;
  3413. default:
  3414. break;
  3415. }
  3416. return 0;
  3417. }
  3418. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3419. struct amdgpu_irq_src *source,
  3420. unsigned type,
  3421. enum amdgpu_interrupt_state state)
  3422. {
  3423. switch (state) {
  3424. case AMDGPU_IRQ_STATE_DISABLE:
  3425. case AMDGPU_IRQ_STATE_ENABLE:
  3426. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3427. PRIV_INSTR_INT_ENABLE,
  3428. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3429. default:
  3430. break;
  3431. }
  3432. return 0;
  3433. }
  3434. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3435. struct amdgpu_irq_src *src,
  3436. unsigned type,
  3437. enum amdgpu_interrupt_state state)
  3438. {
  3439. switch (type) {
  3440. case AMDGPU_CP_IRQ_GFX_EOP:
  3441. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3442. break;
  3443. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3444. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3445. break;
  3446. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3447. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3448. break;
  3449. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3450. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3451. break;
  3452. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3453. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3454. break;
  3455. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3456. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3457. break;
  3458. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3459. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3460. break;
  3461. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3462. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3463. break;
  3464. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3465. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3466. break;
  3467. default:
  3468. break;
  3469. }
  3470. return 0;
  3471. }
  3472. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3473. struct amdgpu_irq_src *source,
  3474. struct amdgpu_iv_entry *entry)
  3475. {
  3476. int i;
  3477. u8 me_id, pipe_id, queue_id;
  3478. struct amdgpu_ring *ring;
  3479. DRM_DEBUG("IH: CP EOP\n");
  3480. me_id = (entry->ring_id & 0x0c) >> 2;
  3481. pipe_id = (entry->ring_id & 0x03) >> 0;
  3482. queue_id = (entry->ring_id & 0x70) >> 4;
  3483. switch (me_id) {
  3484. case 0:
  3485. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3486. break;
  3487. case 1:
  3488. case 2:
  3489. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3490. ring = &adev->gfx.compute_ring[i];
  3491. /* Per-queue interrupt is supported for MEC starting from VI.
  3492. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3493. */
  3494. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3495. amdgpu_fence_process(ring);
  3496. }
  3497. break;
  3498. }
  3499. return 0;
  3500. }
  3501. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3502. struct amdgpu_irq_src *source,
  3503. struct amdgpu_iv_entry *entry)
  3504. {
  3505. DRM_ERROR("Illegal register access in command stream\n");
  3506. schedule_work(&adev->reset_work);
  3507. return 0;
  3508. }
  3509. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3510. struct amdgpu_irq_src *source,
  3511. struct amdgpu_iv_entry *entry)
  3512. {
  3513. DRM_ERROR("Illegal instruction in command stream\n");
  3514. schedule_work(&adev->reset_work);
  3515. return 0;
  3516. }
  3517. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3518. struct amdgpu_irq_src *src,
  3519. unsigned int type,
  3520. enum amdgpu_interrupt_state state)
  3521. {
  3522. uint32_t tmp, target;
  3523. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3524. if (ring->me == 1)
  3525. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3526. else
  3527. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3528. target += ring->pipe;
  3529. switch (type) {
  3530. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3531. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3532. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3533. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3534. GENERIC2_INT_ENABLE, 0);
  3535. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3536. tmp = RREG32(target);
  3537. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3538. GENERIC2_INT_ENABLE, 0);
  3539. WREG32(target, tmp);
  3540. } else {
  3541. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3542. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3543. GENERIC2_INT_ENABLE, 1);
  3544. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3545. tmp = RREG32(target);
  3546. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3547. GENERIC2_INT_ENABLE, 1);
  3548. WREG32(target, tmp);
  3549. }
  3550. break;
  3551. default:
  3552. BUG(); /* kiq only support GENERIC2_INT now */
  3553. break;
  3554. }
  3555. return 0;
  3556. }
  3557. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3558. struct amdgpu_irq_src *source,
  3559. struct amdgpu_iv_entry *entry)
  3560. {
  3561. u8 me_id, pipe_id, queue_id;
  3562. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3563. me_id = (entry->ring_id & 0x0c) >> 2;
  3564. pipe_id = (entry->ring_id & 0x03) >> 0;
  3565. queue_id = (entry->ring_id & 0x70) >> 4;
  3566. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3567. me_id, pipe_id, queue_id);
  3568. amdgpu_fence_process(ring);
  3569. return 0;
  3570. }
  3571. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3572. .name = "gfx_v9_0",
  3573. .early_init = gfx_v9_0_early_init,
  3574. .late_init = gfx_v9_0_late_init,
  3575. .sw_init = gfx_v9_0_sw_init,
  3576. .sw_fini = gfx_v9_0_sw_fini,
  3577. .hw_init = gfx_v9_0_hw_init,
  3578. .hw_fini = gfx_v9_0_hw_fini,
  3579. .suspend = gfx_v9_0_suspend,
  3580. .resume = gfx_v9_0_resume,
  3581. .is_idle = gfx_v9_0_is_idle,
  3582. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3583. .soft_reset = gfx_v9_0_soft_reset,
  3584. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3585. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3586. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3587. };
  3588. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3589. .type = AMDGPU_RING_TYPE_GFX,
  3590. .align_mask = 0xff,
  3591. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3592. .support_64bit_ptrs = true,
  3593. .vmhub = AMDGPU_GFXHUB,
  3594. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3595. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3596. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3597. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3598. 5 + /* COND_EXEC */
  3599. 7 + /* PIPELINE_SYNC */
  3600. 24 + /* VM_FLUSH */
  3601. 8 + /* FENCE for VM_FLUSH */
  3602. 20 + /* GDS switch */
  3603. 4 + /* double SWITCH_BUFFER,
  3604. the first COND_EXEC jump to the place just
  3605. prior to this double SWITCH_BUFFER */
  3606. 5 + /* COND_EXEC */
  3607. 7 + /* HDP_flush */
  3608. 4 + /* VGT_flush */
  3609. 14 + /* CE_META */
  3610. 31 + /* DE_META */
  3611. 3 + /* CNTX_CTRL */
  3612. 5 + /* HDP_INVL */
  3613. 8 + 8 + /* FENCE x2 */
  3614. 2, /* SWITCH_BUFFER */
  3615. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3616. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3617. .emit_fence = gfx_v9_0_ring_emit_fence,
  3618. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3619. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3620. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3621. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3622. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3623. .test_ring = gfx_v9_0_ring_test_ring,
  3624. .test_ib = gfx_v9_0_ring_test_ib,
  3625. .insert_nop = amdgpu_ring_insert_nop,
  3626. .pad_ib = amdgpu_ring_generic_pad_ib,
  3627. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3628. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3629. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3630. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3631. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3632. };
  3633. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3634. .type = AMDGPU_RING_TYPE_COMPUTE,
  3635. .align_mask = 0xff,
  3636. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3637. .support_64bit_ptrs = true,
  3638. .vmhub = AMDGPU_GFXHUB,
  3639. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3640. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3641. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3642. .emit_frame_size =
  3643. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3644. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3645. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3646. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3647. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3648. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3649. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3650. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3651. .emit_fence = gfx_v9_0_ring_emit_fence,
  3652. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3653. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3654. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3655. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3656. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3657. .test_ring = gfx_v9_0_ring_test_ring,
  3658. .test_ib = gfx_v9_0_ring_test_ib,
  3659. .insert_nop = amdgpu_ring_insert_nop,
  3660. .pad_ib = amdgpu_ring_generic_pad_ib,
  3661. };
  3662. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3663. .type = AMDGPU_RING_TYPE_KIQ,
  3664. .align_mask = 0xff,
  3665. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3666. .support_64bit_ptrs = true,
  3667. .vmhub = AMDGPU_GFXHUB,
  3668. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3669. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3670. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3671. .emit_frame_size =
  3672. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3673. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3674. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3675. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3676. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3677. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3678. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3679. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3680. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3681. .test_ring = gfx_v9_0_ring_test_ring,
  3682. .test_ib = gfx_v9_0_ring_test_ib,
  3683. .insert_nop = amdgpu_ring_insert_nop,
  3684. .pad_ib = amdgpu_ring_generic_pad_ib,
  3685. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3686. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3687. };
  3688. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3689. {
  3690. int i;
  3691. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3692. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3693. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3694. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3695. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3696. }
  3697. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3698. .set = gfx_v9_0_kiq_set_interrupt_state,
  3699. .process = gfx_v9_0_kiq_irq,
  3700. };
  3701. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3702. .set = gfx_v9_0_set_eop_interrupt_state,
  3703. .process = gfx_v9_0_eop_irq,
  3704. };
  3705. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3706. .set = gfx_v9_0_set_priv_reg_fault_state,
  3707. .process = gfx_v9_0_priv_reg_irq,
  3708. };
  3709. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3710. .set = gfx_v9_0_set_priv_inst_fault_state,
  3711. .process = gfx_v9_0_priv_inst_irq,
  3712. };
  3713. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3714. {
  3715. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3716. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3717. adev->gfx.priv_reg_irq.num_types = 1;
  3718. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3719. adev->gfx.priv_inst_irq.num_types = 1;
  3720. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3721. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3722. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3723. }
  3724. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3725. {
  3726. switch (adev->asic_type) {
  3727. case CHIP_VEGA10:
  3728. case CHIP_RAVEN:
  3729. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3730. break;
  3731. default:
  3732. break;
  3733. }
  3734. }
  3735. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3736. {
  3737. /* init asci gds info */
  3738. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3739. adev->gds.gws.total_size = 64;
  3740. adev->gds.oa.total_size = 16;
  3741. if (adev->gds.mem.total_size == 64 * 1024) {
  3742. adev->gds.mem.gfx_partition_size = 4096;
  3743. adev->gds.mem.cs_partition_size = 4096;
  3744. adev->gds.gws.gfx_partition_size = 4;
  3745. adev->gds.gws.cs_partition_size = 4;
  3746. adev->gds.oa.gfx_partition_size = 4;
  3747. adev->gds.oa.cs_partition_size = 1;
  3748. } else {
  3749. adev->gds.mem.gfx_partition_size = 1024;
  3750. adev->gds.mem.cs_partition_size = 1024;
  3751. adev->gds.gws.gfx_partition_size = 16;
  3752. adev->gds.gws.cs_partition_size = 16;
  3753. adev->gds.oa.gfx_partition_size = 4;
  3754. adev->gds.oa.cs_partition_size = 4;
  3755. }
  3756. }
  3757. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3758. u32 bitmap)
  3759. {
  3760. u32 data;
  3761. if (!bitmap)
  3762. return;
  3763. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3764. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3765. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3766. }
  3767. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3768. {
  3769. u32 data, mask;
  3770. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3771. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3772. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3773. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3774. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3775. return (~data) & mask;
  3776. }
  3777. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3778. struct amdgpu_cu_info *cu_info)
  3779. {
  3780. int i, j, k, counter, active_cu_number = 0;
  3781. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3782. unsigned disable_masks[4 * 2];
  3783. if (!adev || !cu_info)
  3784. return -EINVAL;
  3785. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3786. mutex_lock(&adev->grbm_idx_mutex);
  3787. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3788. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3789. mask = 1;
  3790. ao_bitmap = 0;
  3791. counter = 0;
  3792. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3793. if (i < 4 && j < 2)
  3794. gfx_v9_0_set_user_cu_inactive_bitmap(
  3795. adev, disable_masks[i * 2 + j]);
  3796. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3797. cu_info->bitmap[i][j] = bitmap;
  3798. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3799. if (bitmap & mask) {
  3800. if (counter < adev->gfx.config.max_cu_per_sh)
  3801. ao_bitmap |= mask;
  3802. counter ++;
  3803. }
  3804. mask <<= 1;
  3805. }
  3806. active_cu_number += counter;
  3807. if (i < 2 && j < 2)
  3808. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3809. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3810. }
  3811. }
  3812. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3813. mutex_unlock(&adev->grbm_idx_mutex);
  3814. cu_info->number = active_cu_number;
  3815. cu_info->ao_cu_mask = ao_cu_mask;
  3816. return 0;
  3817. }
  3818. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3819. {
  3820. .type = AMD_IP_BLOCK_TYPE_GFX,
  3821. .major = 9,
  3822. .minor = 0,
  3823. .rev = 0,
  3824. .funcs = &gfx_v9_0_ip_funcs,
  3825. };