cik.c 262 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  44. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  45. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  46. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  47. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  48. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  49. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  50. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  51. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  52. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  53. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  54. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  55. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  59. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  60. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  61. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  65. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  66. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  67. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  68. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  69. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  70. extern void sumo_rlc_fini(struct radeon_device *rdev);
  71. extern int sumo_rlc_init(struct radeon_device *rdev);
  72. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  73. extern void si_rlc_reset(struct radeon_device *rdev);
  74. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  75. extern int cik_sdma_resume(struct radeon_device *rdev);
  76. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  77. extern void cik_sdma_fini(struct radeon_device *rdev);
  78. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  79. static void cik_rlc_stop(struct radeon_device *rdev);
  80. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  81. static void cik_program_aspm(struct radeon_device *rdev);
  82. static void cik_init_pg(struct radeon_device *rdev);
  83. static void cik_init_cg(struct radeon_device *rdev);
  84. static void cik_fini_pg(struct radeon_device *rdev);
  85. static void cik_fini_cg(struct radeon_device *rdev);
  86. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  87. bool enable);
  88. /* get temperature in millidegrees */
  89. int ci_get_temp(struct radeon_device *rdev)
  90. {
  91. u32 temp;
  92. int actual_temp = 0;
  93. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  94. CTF_TEMP_SHIFT;
  95. if (temp & 0x200)
  96. actual_temp = 255;
  97. else
  98. actual_temp = temp & 0x1ff;
  99. actual_temp = actual_temp * 1000;
  100. return actual_temp;
  101. }
  102. /* get temperature in millidegrees */
  103. int kv_get_temp(struct radeon_device *rdev)
  104. {
  105. u32 temp;
  106. int actual_temp = 0;
  107. temp = RREG32_SMC(0xC0300E0C);
  108. if (temp)
  109. actual_temp = (temp / 8) - 49;
  110. else
  111. actual_temp = 0;
  112. actual_temp = actual_temp * 1000;
  113. return actual_temp;
  114. }
  115. /*
  116. * Indirect registers accessor
  117. */
  118. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  119. {
  120. unsigned long flags;
  121. u32 r;
  122. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  123. WREG32(PCIE_INDEX, reg);
  124. (void)RREG32(PCIE_INDEX);
  125. r = RREG32(PCIE_DATA);
  126. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  127. return r;
  128. }
  129. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  130. {
  131. unsigned long flags;
  132. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  133. WREG32(PCIE_INDEX, reg);
  134. (void)RREG32(PCIE_INDEX);
  135. WREG32(PCIE_DATA, v);
  136. (void)RREG32(PCIE_DATA);
  137. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  138. }
  139. static const u32 spectre_rlc_save_restore_register_list[] =
  140. {
  141. (0x0e00 << 16) | (0xc12c >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc140 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc150 >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc15c >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0xc168 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0xc170 >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0xc178 >> 2),
  154. 0x00000000,
  155. (0x0e00 << 16) | (0xc204 >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0xc2b4 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0xc2b8 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0xc2bc >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0xc2c0 >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x8228 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x829c >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x869c >> 2),
  170. 0x00000000,
  171. (0x0600 << 16) | (0x98f4 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0x98f8 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0x9900 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc260 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0x90e8 >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0x3c000 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0x3c00c >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0x8c1c >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0x9700 >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x4e00 << 16) | (0xcd20 >> 2),
  192. 0x00000000,
  193. (0x5e00 << 16) | (0xcd20 >> 2),
  194. 0x00000000,
  195. (0x6e00 << 16) | (0xcd20 >> 2),
  196. 0x00000000,
  197. (0x7e00 << 16) | (0xcd20 >> 2),
  198. 0x00000000,
  199. (0x8e00 << 16) | (0xcd20 >> 2),
  200. 0x00000000,
  201. (0x9e00 << 16) | (0xcd20 >> 2),
  202. 0x00000000,
  203. (0xae00 << 16) | (0xcd20 >> 2),
  204. 0x00000000,
  205. (0xbe00 << 16) | (0xcd20 >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0x89bc >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0x8900 >> 2),
  210. 0x00000000,
  211. 0x3,
  212. (0x0e00 << 16) | (0xc130 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc134 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc1fc >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc208 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc264 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc268 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc26c >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc270 >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc274 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc278 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc27c >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc280 >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc284 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc288 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc28c >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc290 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc294 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc298 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc29c >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc2a0 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0xc2a4 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0xc2a8 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0xc2ac >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0xc2b0 >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0x301d0 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0x30238 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0x30250 >> 2),
  265. 0x00000000,
  266. (0x0e00 << 16) | (0x30254 >> 2),
  267. 0x00000000,
  268. (0x0e00 << 16) | (0x30258 >> 2),
  269. 0x00000000,
  270. (0x0e00 << 16) | (0x3025c >> 2),
  271. 0x00000000,
  272. (0x4e00 << 16) | (0xc900 >> 2),
  273. 0x00000000,
  274. (0x5e00 << 16) | (0xc900 >> 2),
  275. 0x00000000,
  276. (0x6e00 << 16) | (0xc900 >> 2),
  277. 0x00000000,
  278. (0x7e00 << 16) | (0xc900 >> 2),
  279. 0x00000000,
  280. (0x8e00 << 16) | (0xc900 >> 2),
  281. 0x00000000,
  282. (0x9e00 << 16) | (0xc900 >> 2),
  283. 0x00000000,
  284. (0xae00 << 16) | (0xc900 >> 2),
  285. 0x00000000,
  286. (0xbe00 << 16) | (0xc900 >> 2),
  287. 0x00000000,
  288. (0x4e00 << 16) | (0xc904 >> 2),
  289. 0x00000000,
  290. (0x5e00 << 16) | (0xc904 >> 2),
  291. 0x00000000,
  292. (0x6e00 << 16) | (0xc904 >> 2),
  293. 0x00000000,
  294. (0x7e00 << 16) | (0xc904 >> 2),
  295. 0x00000000,
  296. (0x8e00 << 16) | (0xc904 >> 2),
  297. 0x00000000,
  298. (0x9e00 << 16) | (0xc904 >> 2),
  299. 0x00000000,
  300. (0xae00 << 16) | (0xc904 >> 2),
  301. 0x00000000,
  302. (0xbe00 << 16) | (0xc904 >> 2),
  303. 0x00000000,
  304. (0x4e00 << 16) | (0xc908 >> 2),
  305. 0x00000000,
  306. (0x5e00 << 16) | (0xc908 >> 2),
  307. 0x00000000,
  308. (0x6e00 << 16) | (0xc908 >> 2),
  309. 0x00000000,
  310. (0x7e00 << 16) | (0xc908 >> 2),
  311. 0x00000000,
  312. (0x8e00 << 16) | (0xc908 >> 2),
  313. 0x00000000,
  314. (0x9e00 << 16) | (0xc908 >> 2),
  315. 0x00000000,
  316. (0xae00 << 16) | (0xc908 >> 2),
  317. 0x00000000,
  318. (0xbe00 << 16) | (0xc908 >> 2),
  319. 0x00000000,
  320. (0x4e00 << 16) | (0xc90c >> 2),
  321. 0x00000000,
  322. (0x5e00 << 16) | (0xc90c >> 2),
  323. 0x00000000,
  324. (0x6e00 << 16) | (0xc90c >> 2),
  325. 0x00000000,
  326. (0x7e00 << 16) | (0xc90c >> 2),
  327. 0x00000000,
  328. (0x8e00 << 16) | (0xc90c >> 2),
  329. 0x00000000,
  330. (0x9e00 << 16) | (0xc90c >> 2),
  331. 0x00000000,
  332. (0xae00 << 16) | (0xc90c >> 2),
  333. 0x00000000,
  334. (0xbe00 << 16) | (0xc90c >> 2),
  335. 0x00000000,
  336. (0x4e00 << 16) | (0xc910 >> 2),
  337. 0x00000000,
  338. (0x5e00 << 16) | (0xc910 >> 2),
  339. 0x00000000,
  340. (0x6e00 << 16) | (0xc910 >> 2),
  341. 0x00000000,
  342. (0x7e00 << 16) | (0xc910 >> 2),
  343. 0x00000000,
  344. (0x8e00 << 16) | (0xc910 >> 2),
  345. 0x00000000,
  346. (0x9e00 << 16) | (0xc910 >> 2),
  347. 0x00000000,
  348. (0xae00 << 16) | (0xc910 >> 2),
  349. 0x00000000,
  350. (0xbe00 << 16) | (0xc910 >> 2),
  351. 0x00000000,
  352. (0x0e00 << 16) | (0xc99c >> 2),
  353. 0x00000000,
  354. (0x0e00 << 16) | (0x9834 >> 2),
  355. 0x00000000,
  356. (0x0000 << 16) | (0x30f00 >> 2),
  357. 0x00000000,
  358. (0x0001 << 16) | (0x30f00 >> 2),
  359. 0x00000000,
  360. (0x0000 << 16) | (0x30f04 >> 2),
  361. 0x00000000,
  362. (0x0001 << 16) | (0x30f04 >> 2),
  363. 0x00000000,
  364. (0x0000 << 16) | (0x30f08 >> 2),
  365. 0x00000000,
  366. (0x0001 << 16) | (0x30f08 >> 2),
  367. 0x00000000,
  368. (0x0000 << 16) | (0x30f0c >> 2),
  369. 0x00000000,
  370. (0x0001 << 16) | (0x30f0c >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x9b7c >> 2),
  373. 0x00000000,
  374. (0x0e00 << 16) | (0x8a14 >> 2),
  375. 0x00000000,
  376. (0x0e00 << 16) | (0x8a18 >> 2),
  377. 0x00000000,
  378. (0x0600 << 16) | (0x30a00 >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0x8bf0 >> 2),
  381. 0x00000000,
  382. (0x0e00 << 16) | (0x8bcc >> 2),
  383. 0x00000000,
  384. (0x0e00 << 16) | (0x8b24 >> 2),
  385. 0x00000000,
  386. (0x0e00 << 16) | (0x30a04 >> 2),
  387. 0x00000000,
  388. (0x0600 << 16) | (0x30a10 >> 2),
  389. 0x00000000,
  390. (0x0600 << 16) | (0x30a14 >> 2),
  391. 0x00000000,
  392. (0x0600 << 16) | (0x30a18 >> 2),
  393. 0x00000000,
  394. (0x0600 << 16) | (0x30a2c >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0xc700 >> 2),
  397. 0x00000000,
  398. (0x0e00 << 16) | (0xc704 >> 2),
  399. 0x00000000,
  400. (0x0e00 << 16) | (0xc708 >> 2),
  401. 0x00000000,
  402. (0x0e00 << 16) | (0xc768 >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc770 >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc774 >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc778 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc77c >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc780 >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc784 >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc788 >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc78c >> 2),
  419. 0x00000000,
  420. (0x0400 << 16) | (0xc798 >> 2),
  421. 0x00000000,
  422. (0x0400 << 16) | (0xc79c >> 2),
  423. 0x00000000,
  424. (0x0400 << 16) | (0xc7a0 >> 2),
  425. 0x00000000,
  426. (0x0400 << 16) | (0xc7a4 >> 2),
  427. 0x00000000,
  428. (0x0400 << 16) | (0xc7a8 >> 2),
  429. 0x00000000,
  430. (0x0400 << 16) | (0xc7ac >> 2),
  431. 0x00000000,
  432. (0x0400 << 16) | (0xc7b0 >> 2),
  433. 0x00000000,
  434. (0x0400 << 16) | (0xc7b4 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x9100 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x3c010 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92a8 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92ac >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x92b4 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x92b8 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x92bc >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x92c0 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x92c4 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0x92c8 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x92cc >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0x92d0 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x8c00 >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0x8c04 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0x8c20 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0x8c38 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0x8c3c >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xae00 >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0x9604 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac08 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac0c >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac10 >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac14 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac58 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac68 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac6c >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xac70 >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0xac74 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0xac78 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0xac7c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0xac80 >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0xac84 >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0xac88 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0xac8c >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x970c >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x9714 >> 2),
  507. 0x00000000,
  508. (0x0e00 << 16) | (0x9718 >> 2),
  509. 0x00000000,
  510. (0x0e00 << 16) | (0x971c >> 2),
  511. 0x00000000,
  512. (0x0e00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x4e00 << 16) | (0x31068 >> 2),
  515. 0x00000000,
  516. (0x5e00 << 16) | (0x31068 >> 2),
  517. 0x00000000,
  518. (0x6e00 << 16) | (0x31068 >> 2),
  519. 0x00000000,
  520. (0x7e00 << 16) | (0x31068 >> 2),
  521. 0x00000000,
  522. (0x8e00 << 16) | (0x31068 >> 2),
  523. 0x00000000,
  524. (0x9e00 << 16) | (0x31068 >> 2),
  525. 0x00000000,
  526. (0xae00 << 16) | (0x31068 >> 2),
  527. 0x00000000,
  528. (0xbe00 << 16) | (0x31068 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0xcd10 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0xcd14 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88b0 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x88b4 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x88b8 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x88bc >> 2),
  541. 0x00000000,
  542. (0x0400 << 16) | (0x89c0 >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x88c4 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x88c8 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x88d0 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x88d4 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x88d8 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x8980 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x30938 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x3093c >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x30940 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0x89a0 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x30900 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x30904 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x89b4 >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x3c210 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0x3c214 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x3c218 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0x8904 >> 2),
  577. 0x00000000,
  578. 0x5,
  579. (0x0e00 << 16) | (0x8c28 >> 2),
  580. (0x0e00 << 16) | (0x8c2c >> 2),
  581. (0x0e00 << 16) | (0x8c30 >> 2),
  582. (0x0e00 << 16) | (0x8c34 >> 2),
  583. (0x0e00 << 16) | (0x9600 >> 2),
  584. };
  585. static const u32 kalindi_rlc_save_restore_register_list[] =
  586. {
  587. (0x0e00 << 16) | (0xc12c >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc140 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc150 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xc15c >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xc168 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xc170 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xc204 >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0xc2b4 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0xc2b8 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc2bc >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc2c0 >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x8228 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x829c >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x869c >> 2),
  614. 0x00000000,
  615. (0x0600 << 16) | (0x98f4 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0x98f8 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0x9900 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc260 >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0x90e8 >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0x3c000 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0x3c00c >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0x8c1c >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0x9700 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xcd20 >> 2),
  634. 0x00000000,
  635. (0x4e00 << 16) | (0xcd20 >> 2),
  636. 0x00000000,
  637. (0x5e00 << 16) | (0xcd20 >> 2),
  638. 0x00000000,
  639. (0x6e00 << 16) | (0xcd20 >> 2),
  640. 0x00000000,
  641. (0x7e00 << 16) | (0xcd20 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x89bc >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x8900 >> 2),
  646. 0x00000000,
  647. 0x3,
  648. (0x0e00 << 16) | (0xc130 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc134 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc1fc >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc208 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc264 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc268 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc26c >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc270 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc274 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0xc28c >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0xc290 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0xc294 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0xc298 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0xc2a0 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0xc2a4 >> 2),
  677. 0x00000000,
  678. (0x0e00 << 16) | (0xc2a8 >> 2),
  679. 0x00000000,
  680. (0x0e00 << 16) | (0xc2ac >> 2),
  681. 0x00000000,
  682. (0x0e00 << 16) | (0x301d0 >> 2),
  683. 0x00000000,
  684. (0x0e00 << 16) | (0x30238 >> 2),
  685. 0x00000000,
  686. (0x0e00 << 16) | (0x30250 >> 2),
  687. 0x00000000,
  688. (0x0e00 << 16) | (0x30254 >> 2),
  689. 0x00000000,
  690. (0x0e00 << 16) | (0x30258 >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0x3025c >> 2),
  693. 0x00000000,
  694. (0x4e00 << 16) | (0xc900 >> 2),
  695. 0x00000000,
  696. (0x5e00 << 16) | (0xc900 >> 2),
  697. 0x00000000,
  698. (0x6e00 << 16) | (0xc900 >> 2),
  699. 0x00000000,
  700. (0x7e00 << 16) | (0xc900 >> 2),
  701. 0x00000000,
  702. (0x4e00 << 16) | (0xc904 >> 2),
  703. 0x00000000,
  704. (0x5e00 << 16) | (0xc904 >> 2),
  705. 0x00000000,
  706. (0x6e00 << 16) | (0xc904 >> 2),
  707. 0x00000000,
  708. (0x7e00 << 16) | (0xc904 >> 2),
  709. 0x00000000,
  710. (0x4e00 << 16) | (0xc908 >> 2),
  711. 0x00000000,
  712. (0x5e00 << 16) | (0xc908 >> 2),
  713. 0x00000000,
  714. (0x6e00 << 16) | (0xc908 >> 2),
  715. 0x00000000,
  716. (0x7e00 << 16) | (0xc908 >> 2),
  717. 0x00000000,
  718. (0x4e00 << 16) | (0xc90c >> 2),
  719. 0x00000000,
  720. (0x5e00 << 16) | (0xc90c >> 2),
  721. 0x00000000,
  722. (0x6e00 << 16) | (0xc90c >> 2),
  723. 0x00000000,
  724. (0x7e00 << 16) | (0xc90c >> 2),
  725. 0x00000000,
  726. (0x4e00 << 16) | (0xc910 >> 2),
  727. 0x00000000,
  728. (0x5e00 << 16) | (0xc910 >> 2),
  729. 0x00000000,
  730. (0x6e00 << 16) | (0xc910 >> 2),
  731. 0x00000000,
  732. (0x7e00 << 16) | (0xc910 >> 2),
  733. 0x00000000,
  734. (0x0e00 << 16) | (0xc99c >> 2),
  735. 0x00000000,
  736. (0x0e00 << 16) | (0x9834 >> 2),
  737. 0x00000000,
  738. (0x0000 << 16) | (0x30f00 >> 2),
  739. 0x00000000,
  740. (0x0000 << 16) | (0x30f04 >> 2),
  741. 0x00000000,
  742. (0x0000 << 16) | (0x30f08 >> 2),
  743. 0x00000000,
  744. (0x0000 << 16) | (0x30f0c >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x9b7c >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8a14 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8a18 >> 2),
  751. 0x00000000,
  752. (0x0600 << 16) | (0x30a00 >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0x8bf0 >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0x8bcc >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0x8b24 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0x30a04 >> 2),
  761. 0x00000000,
  762. (0x0600 << 16) | (0x30a10 >> 2),
  763. 0x00000000,
  764. (0x0600 << 16) | (0x30a14 >> 2),
  765. 0x00000000,
  766. (0x0600 << 16) | (0x30a18 >> 2),
  767. 0x00000000,
  768. (0x0600 << 16) | (0x30a2c >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xc700 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0xc704 >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0xc708 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0xc768 >> 2),
  777. 0x00000000,
  778. (0x0400 << 16) | (0xc770 >> 2),
  779. 0x00000000,
  780. (0x0400 << 16) | (0xc774 >> 2),
  781. 0x00000000,
  782. (0x0400 << 16) | (0xc798 >> 2),
  783. 0x00000000,
  784. (0x0400 << 16) | (0xc79c >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x9100 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0x3c010 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x8c00 >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x8c04 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0x8c20 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x8c38 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0x8c3c >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xae00 >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0x9604 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac08 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac0c >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac10 >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac14 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac58 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac68 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac6c >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0xac70 >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0xac74 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0xac78 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0xac7c >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0xac80 >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0xac84 >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0xac88 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0xac8c >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x970c >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x9714 >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0x9718 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x971c >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x31068 >> 2),
  843. 0x00000000,
  844. (0x4e00 << 16) | (0x31068 >> 2),
  845. 0x00000000,
  846. (0x5e00 << 16) | (0x31068 >> 2),
  847. 0x00000000,
  848. (0x6e00 << 16) | (0x31068 >> 2),
  849. 0x00000000,
  850. (0x7e00 << 16) | (0x31068 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0xcd10 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0xcd14 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88b0 >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x88b4 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x88b8 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x88bc >> 2),
  863. 0x00000000,
  864. (0x0400 << 16) | (0x89c0 >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x88c4 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x88c8 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x88d0 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x88d4 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x88d8 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x8980 >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x30938 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x3093c >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x30940 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x89a0 >> 2),
  885. 0x00000000,
  886. (0x0e00 << 16) | (0x30900 >> 2),
  887. 0x00000000,
  888. (0x0e00 << 16) | (0x30904 >> 2),
  889. 0x00000000,
  890. (0x0e00 << 16) | (0x89b4 >> 2),
  891. 0x00000000,
  892. (0x0e00 << 16) | (0x3e1fc >> 2),
  893. 0x00000000,
  894. (0x0e00 << 16) | (0x3c210 >> 2),
  895. 0x00000000,
  896. (0x0e00 << 16) | (0x3c214 >> 2),
  897. 0x00000000,
  898. (0x0e00 << 16) | (0x3c218 >> 2),
  899. 0x00000000,
  900. (0x0e00 << 16) | (0x8904 >> 2),
  901. 0x00000000,
  902. 0x5,
  903. (0x0e00 << 16) | (0x8c28 >> 2),
  904. (0x0e00 << 16) | (0x8c2c >> 2),
  905. (0x0e00 << 16) | (0x8c30 >> 2),
  906. (0x0e00 << 16) | (0x8c34 >> 2),
  907. (0x0e00 << 16) | (0x9600 >> 2),
  908. };
  909. static const u32 bonaire_golden_spm_registers[] =
  910. {
  911. 0x30800, 0xe0ffffff, 0xe0000000
  912. };
  913. static const u32 bonaire_golden_common_registers[] =
  914. {
  915. 0xc770, 0xffffffff, 0x00000800,
  916. 0xc774, 0xffffffff, 0x00000800,
  917. 0xc798, 0xffffffff, 0x00007fbf,
  918. 0xc79c, 0xffffffff, 0x00007faf
  919. };
  920. static const u32 bonaire_golden_registers[] =
  921. {
  922. 0x3354, 0x00000333, 0x00000333,
  923. 0x3350, 0x000c0fc0, 0x00040200,
  924. 0x9a10, 0x00010000, 0x00058208,
  925. 0x3c000, 0xffff1fff, 0x00140000,
  926. 0x3c200, 0xfdfc0fff, 0x00000100,
  927. 0x3c234, 0x40000000, 0x40000200,
  928. 0x9830, 0xffffffff, 0x00000000,
  929. 0x9834, 0xf00fffff, 0x00000400,
  930. 0x9838, 0x0002021c, 0x00020200,
  931. 0xc78, 0x00000080, 0x00000000,
  932. 0x5bb0, 0x000000f0, 0x00000070,
  933. 0x5bc0, 0xf0311fff, 0x80300000,
  934. 0x98f8, 0x73773777, 0x12010001,
  935. 0x350c, 0x00810000, 0x408af000,
  936. 0x7030, 0x31000111, 0x00000011,
  937. 0x2f48, 0x73773777, 0x12010001,
  938. 0x220c, 0x00007fb6, 0x0021a1b1,
  939. 0x2210, 0x00007fb6, 0x002021b1,
  940. 0x2180, 0x00007fb6, 0x00002191,
  941. 0x2218, 0x00007fb6, 0x002121b1,
  942. 0x221c, 0x00007fb6, 0x002021b1,
  943. 0x21dc, 0x00007fb6, 0x00002191,
  944. 0x21e0, 0x00007fb6, 0x00002191,
  945. 0x3628, 0x0000003f, 0x0000000a,
  946. 0x362c, 0x0000003f, 0x0000000a,
  947. 0x2ae4, 0x00073ffe, 0x000022a2,
  948. 0x240c, 0x000007ff, 0x00000000,
  949. 0x8a14, 0xf000003f, 0x00000007,
  950. 0x8bf0, 0x00002001, 0x00000001,
  951. 0x8b24, 0xffffffff, 0x00ffffff,
  952. 0x30a04, 0x0000ff0f, 0x00000000,
  953. 0x28a4c, 0x07ffffff, 0x06000000,
  954. 0x4d8, 0x00000fff, 0x00000100,
  955. 0x3e78, 0x00000001, 0x00000002,
  956. 0x9100, 0x03000000, 0x0362c688,
  957. 0x8c00, 0x000000ff, 0x00000001,
  958. 0xe40, 0x00001fff, 0x00001fff,
  959. 0x9060, 0x0000007f, 0x00000020,
  960. 0x9508, 0x00010000, 0x00010000,
  961. 0xac14, 0x000003ff, 0x000000f3,
  962. 0xac0c, 0xffffffff, 0x00001032
  963. };
  964. static const u32 bonaire_mgcg_cgcg_init[] =
  965. {
  966. 0xc420, 0xffffffff, 0xfffffffc,
  967. 0x30800, 0xffffffff, 0xe0000000,
  968. 0x3c2a0, 0xffffffff, 0x00000100,
  969. 0x3c208, 0xffffffff, 0x00000100,
  970. 0x3c2c0, 0xffffffff, 0xc0000100,
  971. 0x3c2c8, 0xffffffff, 0xc0000100,
  972. 0x3c2c4, 0xffffffff, 0xc0000100,
  973. 0x55e4, 0xffffffff, 0x00600100,
  974. 0x3c280, 0xffffffff, 0x00000100,
  975. 0x3c214, 0xffffffff, 0x06000100,
  976. 0x3c220, 0xffffffff, 0x00000100,
  977. 0x3c218, 0xffffffff, 0x06000100,
  978. 0x3c204, 0xffffffff, 0x00000100,
  979. 0x3c2e0, 0xffffffff, 0x00000100,
  980. 0x3c224, 0xffffffff, 0x00000100,
  981. 0x3c200, 0xffffffff, 0x00000100,
  982. 0x3c230, 0xffffffff, 0x00000100,
  983. 0x3c234, 0xffffffff, 0x00000100,
  984. 0x3c250, 0xffffffff, 0x00000100,
  985. 0x3c254, 0xffffffff, 0x00000100,
  986. 0x3c258, 0xffffffff, 0x00000100,
  987. 0x3c25c, 0xffffffff, 0x00000100,
  988. 0x3c260, 0xffffffff, 0x00000100,
  989. 0x3c27c, 0xffffffff, 0x00000100,
  990. 0x3c278, 0xffffffff, 0x00000100,
  991. 0x3c210, 0xffffffff, 0x06000100,
  992. 0x3c290, 0xffffffff, 0x00000100,
  993. 0x3c274, 0xffffffff, 0x00000100,
  994. 0x3c2b4, 0xffffffff, 0x00000100,
  995. 0x3c2b0, 0xffffffff, 0x00000100,
  996. 0x3c270, 0xffffffff, 0x00000100,
  997. 0x30800, 0xffffffff, 0xe0000000,
  998. 0x3c020, 0xffffffff, 0x00010000,
  999. 0x3c024, 0xffffffff, 0x00030002,
  1000. 0x3c028, 0xffffffff, 0x00040007,
  1001. 0x3c02c, 0xffffffff, 0x00060005,
  1002. 0x3c030, 0xffffffff, 0x00090008,
  1003. 0x3c034, 0xffffffff, 0x00010000,
  1004. 0x3c038, 0xffffffff, 0x00030002,
  1005. 0x3c03c, 0xffffffff, 0x00040007,
  1006. 0x3c040, 0xffffffff, 0x00060005,
  1007. 0x3c044, 0xffffffff, 0x00090008,
  1008. 0x3c048, 0xffffffff, 0x00010000,
  1009. 0x3c04c, 0xffffffff, 0x00030002,
  1010. 0x3c050, 0xffffffff, 0x00040007,
  1011. 0x3c054, 0xffffffff, 0x00060005,
  1012. 0x3c058, 0xffffffff, 0x00090008,
  1013. 0x3c05c, 0xffffffff, 0x00010000,
  1014. 0x3c060, 0xffffffff, 0x00030002,
  1015. 0x3c064, 0xffffffff, 0x00040007,
  1016. 0x3c068, 0xffffffff, 0x00060005,
  1017. 0x3c06c, 0xffffffff, 0x00090008,
  1018. 0x3c070, 0xffffffff, 0x00010000,
  1019. 0x3c074, 0xffffffff, 0x00030002,
  1020. 0x3c078, 0xffffffff, 0x00040007,
  1021. 0x3c07c, 0xffffffff, 0x00060005,
  1022. 0x3c080, 0xffffffff, 0x00090008,
  1023. 0x3c084, 0xffffffff, 0x00010000,
  1024. 0x3c088, 0xffffffff, 0x00030002,
  1025. 0x3c08c, 0xffffffff, 0x00040007,
  1026. 0x3c090, 0xffffffff, 0x00060005,
  1027. 0x3c094, 0xffffffff, 0x00090008,
  1028. 0x3c098, 0xffffffff, 0x00010000,
  1029. 0x3c09c, 0xffffffff, 0x00030002,
  1030. 0x3c0a0, 0xffffffff, 0x00040007,
  1031. 0x3c0a4, 0xffffffff, 0x00060005,
  1032. 0x3c0a8, 0xffffffff, 0x00090008,
  1033. 0x3c000, 0xffffffff, 0x96e00200,
  1034. 0x8708, 0xffffffff, 0x00900100,
  1035. 0xc424, 0xffffffff, 0x0020003f,
  1036. 0x38, 0xffffffff, 0x0140001c,
  1037. 0x3c, 0x000f0000, 0x000f0000,
  1038. 0x220, 0xffffffff, 0xC060000C,
  1039. 0x224, 0xc0000fff, 0x00000100,
  1040. 0xf90, 0xffffffff, 0x00000100,
  1041. 0xf98, 0x00000101, 0x00000000,
  1042. 0x20a8, 0xffffffff, 0x00000104,
  1043. 0x55e4, 0xff000fff, 0x00000100,
  1044. 0x30cc, 0xc0000fff, 0x00000104,
  1045. 0xc1e4, 0x00000001, 0x00000001,
  1046. 0xd00c, 0xff000ff0, 0x00000100,
  1047. 0xd80c, 0xff000ff0, 0x00000100
  1048. };
  1049. static const u32 spectre_golden_spm_registers[] =
  1050. {
  1051. 0x30800, 0xe0ffffff, 0xe0000000
  1052. };
  1053. static const u32 spectre_golden_common_registers[] =
  1054. {
  1055. 0xc770, 0xffffffff, 0x00000800,
  1056. 0xc774, 0xffffffff, 0x00000800,
  1057. 0xc798, 0xffffffff, 0x00007fbf,
  1058. 0xc79c, 0xffffffff, 0x00007faf
  1059. };
  1060. static const u32 spectre_golden_registers[] =
  1061. {
  1062. 0x3c000, 0xffff1fff, 0x96940200,
  1063. 0x3c00c, 0xffff0001, 0xff000000,
  1064. 0x3c200, 0xfffc0fff, 0x00000100,
  1065. 0x6ed8, 0x00010101, 0x00010000,
  1066. 0x9834, 0xf00fffff, 0x00000400,
  1067. 0x9838, 0xfffffffc, 0x00020200,
  1068. 0x5bb0, 0x000000f0, 0x00000070,
  1069. 0x5bc0, 0xf0311fff, 0x80300000,
  1070. 0x98f8, 0x73773777, 0x12010001,
  1071. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1072. 0x2f48, 0x73773777, 0x12010001,
  1073. 0x8a14, 0xf000003f, 0x00000007,
  1074. 0x8b24, 0xffffffff, 0x00ffffff,
  1075. 0x28350, 0x3f3f3fff, 0x00000082,
  1076. 0x28354, 0x0000003f, 0x00000000,
  1077. 0x3e78, 0x00000001, 0x00000002,
  1078. 0x913c, 0xffff03df, 0x00000004,
  1079. 0xc768, 0x00000008, 0x00000008,
  1080. 0x8c00, 0x000008ff, 0x00000800,
  1081. 0x9508, 0x00010000, 0x00010000,
  1082. 0xac0c, 0xffffffff, 0x54763210,
  1083. 0x214f8, 0x01ff01ff, 0x00000002,
  1084. 0x21498, 0x007ff800, 0x00200000,
  1085. 0x2015c, 0xffffffff, 0x00000f40,
  1086. 0x30934, 0xffffffff, 0x00000001
  1087. };
  1088. static const u32 spectre_mgcg_cgcg_init[] =
  1089. {
  1090. 0xc420, 0xffffffff, 0xfffffffc,
  1091. 0x30800, 0xffffffff, 0xe0000000,
  1092. 0x3c2a0, 0xffffffff, 0x00000100,
  1093. 0x3c208, 0xffffffff, 0x00000100,
  1094. 0x3c2c0, 0xffffffff, 0x00000100,
  1095. 0x3c2c8, 0xffffffff, 0x00000100,
  1096. 0x3c2c4, 0xffffffff, 0x00000100,
  1097. 0x55e4, 0xffffffff, 0x00600100,
  1098. 0x3c280, 0xffffffff, 0x00000100,
  1099. 0x3c214, 0xffffffff, 0x06000100,
  1100. 0x3c220, 0xffffffff, 0x00000100,
  1101. 0x3c218, 0xffffffff, 0x06000100,
  1102. 0x3c204, 0xffffffff, 0x00000100,
  1103. 0x3c2e0, 0xffffffff, 0x00000100,
  1104. 0x3c224, 0xffffffff, 0x00000100,
  1105. 0x3c200, 0xffffffff, 0x00000100,
  1106. 0x3c230, 0xffffffff, 0x00000100,
  1107. 0x3c234, 0xffffffff, 0x00000100,
  1108. 0x3c250, 0xffffffff, 0x00000100,
  1109. 0x3c254, 0xffffffff, 0x00000100,
  1110. 0x3c258, 0xffffffff, 0x00000100,
  1111. 0x3c25c, 0xffffffff, 0x00000100,
  1112. 0x3c260, 0xffffffff, 0x00000100,
  1113. 0x3c27c, 0xffffffff, 0x00000100,
  1114. 0x3c278, 0xffffffff, 0x00000100,
  1115. 0x3c210, 0xffffffff, 0x06000100,
  1116. 0x3c290, 0xffffffff, 0x00000100,
  1117. 0x3c274, 0xffffffff, 0x00000100,
  1118. 0x3c2b4, 0xffffffff, 0x00000100,
  1119. 0x3c2b0, 0xffffffff, 0x00000100,
  1120. 0x3c270, 0xffffffff, 0x00000100,
  1121. 0x30800, 0xffffffff, 0xe0000000,
  1122. 0x3c020, 0xffffffff, 0x00010000,
  1123. 0x3c024, 0xffffffff, 0x00030002,
  1124. 0x3c028, 0xffffffff, 0x00040007,
  1125. 0x3c02c, 0xffffffff, 0x00060005,
  1126. 0x3c030, 0xffffffff, 0x00090008,
  1127. 0x3c034, 0xffffffff, 0x00010000,
  1128. 0x3c038, 0xffffffff, 0x00030002,
  1129. 0x3c03c, 0xffffffff, 0x00040007,
  1130. 0x3c040, 0xffffffff, 0x00060005,
  1131. 0x3c044, 0xffffffff, 0x00090008,
  1132. 0x3c048, 0xffffffff, 0x00010000,
  1133. 0x3c04c, 0xffffffff, 0x00030002,
  1134. 0x3c050, 0xffffffff, 0x00040007,
  1135. 0x3c054, 0xffffffff, 0x00060005,
  1136. 0x3c058, 0xffffffff, 0x00090008,
  1137. 0x3c05c, 0xffffffff, 0x00010000,
  1138. 0x3c060, 0xffffffff, 0x00030002,
  1139. 0x3c064, 0xffffffff, 0x00040007,
  1140. 0x3c068, 0xffffffff, 0x00060005,
  1141. 0x3c06c, 0xffffffff, 0x00090008,
  1142. 0x3c070, 0xffffffff, 0x00010000,
  1143. 0x3c074, 0xffffffff, 0x00030002,
  1144. 0x3c078, 0xffffffff, 0x00040007,
  1145. 0x3c07c, 0xffffffff, 0x00060005,
  1146. 0x3c080, 0xffffffff, 0x00090008,
  1147. 0x3c084, 0xffffffff, 0x00010000,
  1148. 0x3c088, 0xffffffff, 0x00030002,
  1149. 0x3c08c, 0xffffffff, 0x00040007,
  1150. 0x3c090, 0xffffffff, 0x00060005,
  1151. 0x3c094, 0xffffffff, 0x00090008,
  1152. 0x3c098, 0xffffffff, 0x00010000,
  1153. 0x3c09c, 0xffffffff, 0x00030002,
  1154. 0x3c0a0, 0xffffffff, 0x00040007,
  1155. 0x3c0a4, 0xffffffff, 0x00060005,
  1156. 0x3c0a8, 0xffffffff, 0x00090008,
  1157. 0x3c0ac, 0xffffffff, 0x00010000,
  1158. 0x3c0b0, 0xffffffff, 0x00030002,
  1159. 0x3c0b4, 0xffffffff, 0x00040007,
  1160. 0x3c0b8, 0xffffffff, 0x00060005,
  1161. 0x3c0bc, 0xffffffff, 0x00090008,
  1162. 0x3c000, 0xffffffff, 0x96e00200,
  1163. 0x8708, 0xffffffff, 0x00900100,
  1164. 0xc424, 0xffffffff, 0x0020003f,
  1165. 0x38, 0xffffffff, 0x0140001c,
  1166. 0x3c, 0x000f0000, 0x000f0000,
  1167. 0x220, 0xffffffff, 0xC060000C,
  1168. 0x224, 0xc0000fff, 0x00000100,
  1169. 0xf90, 0xffffffff, 0x00000100,
  1170. 0xf98, 0x00000101, 0x00000000,
  1171. 0x20a8, 0xffffffff, 0x00000104,
  1172. 0x55e4, 0xff000fff, 0x00000100,
  1173. 0x30cc, 0xc0000fff, 0x00000104,
  1174. 0xc1e4, 0x00000001, 0x00000001,
  1175. 0xd00c, 0xff000ff0, 0x00000100,
  1176. 0xd80c, 0xff000ff0, 0x00000100
  1177. };
  1178. static const u32 kalindi_golden_spm_registers[] =
  1179. {
  1180. 0x30800, 0xe0ffffff, 0xe0000000
  1181. };
  1182. static const u32 kalindi_golden_common_registers[] =
  1183. {
  1184. 0xc770, 0xffffffff, 0x00000800,
  1185. 0xc774, 0xffffffff, 0x00000800,
  1186. 0xc798, 0xffffffff, 0x00007fbf,
  1187. 0xc79c, 0xffffffff, 0x00007faf
  1188. };
  1189. static const u32 kalindi_golden_registers[] =
  1190. {
  1191. 0x3c000, 0xffffdfff, 0x6e944040,
  1192. 0x55e4, 0xff607fff, 0xfc000100,
  1193. 0x3c220, 0xff000fff, 0x00000100,
  1194. 0x3c224, 0xff000fff, 0x00000100,
  1195. 0x3c200, 0xfffc0fff, 0x00000100,
  1196. 0x6ed8, 0x00010101, 0x00010000,
  1197. 0x9830, 0xffffffff, 0x00000000,
  1198. 0x9834, 0xf00fffff, 0x00000400,
  1199. 0x5bb0, 0x000000f0, 0x00000070,
  1200. 0x5bc0, 0xf0311fff, 0x80300000,
  1201. 0x98f8, 0x73773777, 0x12010001,
  1202. 0x98fc, 0xffffffff, 0x00000010,
  1203. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1204. 0x8030, 0x00001f0f, 0x0000100a,
  1205. 0x2f48, 0x73773777, 0x12010001,
  1206. 0x2408, 0x000fffff, 0x000c007f,
  1207. 0x8a14, 0xf000003f, 0x00000007,
  1208. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1209. 0x30a04, 0x0000ff0f, 0x00000000,
  1210. 0x28a4c, 0x07ffffff, 0x06000000,
  1211. 0x4d8, 0x00000fff, 0x00000100,
  1212. 0x3e78, 0x00000001, 0x00000002,
  1213. 0xc768, 0x00000008, 0x00000008,
  1214. 0x8c00, 0x000000ff, 0x00000003,
  1215. 0x214f8, 0x01ff01ff, 0x00000002,
  1216. 0x21498, 0x007ff800, 0x00200000,
  1217. 0x2015c, 0xffffffff, 0x00000f40,
  1218. 0x88c4, 0x001f3ae3, 0x00000082,
  1219. 0x88d4, 0x0000001f, 0x00000010,
  1220. 0x30934, 0xffffffff, 0x00000000
  1221. };
  1222. static const u32 kalindi_mgcg_cgcg_init[] =
  1223. {
  1224. 0xc420, 0xffffffff, 0xfffffffc,
  1225. 0x30800, 0xffffffff, 0xe0000000,
  1226. 0x3c2a0, 0xffffffff, 0x00000100,
  1227. 0x3c208, 0xffffffff, 0x00000100,
  1228. 0x3c2c0, 0xffffffff, 0x00000100,
  1229. 0x3c2c8, 0xffffffff, 0x00000100,
  1230. 0x3c2c4, 0xffffffff, 0x00000100,
  1231. 0x55e4, 0xffffffff, 0x00600100,
  1232. 0x3c280, 0xffffffff, 0x00000100,
  1233. 0x3c214, 0xffffffff, 0x06000100,
  1234. 0x3c220, 0xffffffff, 0x00000100,
  1235. 0x3c218, 0xffffffff, 0x06000100,
  1236. 0x3c204, 0xffffffff, 0x00000100,
  1237. 0x3c2e0, 0xffffffff, 0x00000100,
  1238. 0x3c224, 0xffffffff, 0x00000100,
  1239. 0x3c200, 0xffffffff, 0x00000100,
  1240. 0x3c230, 0xffffffff, 0x00000100,
  1241. 0x3c234, 0xffffffff, 0x00000100,
  1242. 0x3c250, 0xffffffff, 0x00000100,
  1243. 0x3c254, 0xffffffff, 0x00000100,
  1244. 0x3c258, 0xffffffff, 0x00000100,
  1245. 0x3c25c, 0xffffffff, 0x00000100,
  1246. 0x3c260, 0xffffffff, 0x00000100,
  1247. 0x3c27c, 0xffffffff, 0x00000100,
  1248. 0x3c278, 0xffffffff, 0x00000100,
  1249. 0x3c210, 0xffffffff, 0x06000100,
  1250. 0x3c290, 0xffffffff, 0x00000100,
  1251. 0x3c274, 0xffffffff, 0x00000100,
  1252. 0x3c2b4, 0xffffffff, 0x00000100,
  1253. 0x3c2b0, 0xffffffff, 0x00000100,
  1254. 0x3c270, 0xffffffff, 0x00000100,
  1255. 0x30800, 0xffffffff, 0xe0000000,
  1256. 0x3c020, 0xffffffff, 0x00010000,
  1257. 0x3c024, 0xffffffff, 0x00030002,
  1258. 0x3c028, 0xffffffff, 0x00040007,
  1259. 0x3c02c, 0xffffffff, 0x00060005,
  1260. 0x3c030, 0xffffffff, 0x00090008,
  1261. 0x3c034, 0xffffffff, 0x00010000,
  1262. 0x3c038, 0xffffffff, 0x00030002,
  1263. 0x3c03c, 0xffffffff, 0x00040007,
  1264. 0x3c040, 0xffffffff, 0x00060005,
  1265. 0x3c044, 0xffffffff, 0x00090008,
  1266. 0x3c000, 0xffffffff, 0x96e00200,
  1267. 0x8708, 0xffffffff, 0x00900100,
  1268. 0xc424, 0xffffffff, 0x0020003f,
  1269. 0x38, 0xffffffff, 0x0140001c,
  1270. 0x3c, 0x000f0000, 0x000f0000,
  1271. 0x220, 0xffffffff, 0xC060000C,
  1272. 0x224, 0xc0000fff, 0x00000100,
  1273. 0x20a8, 0xffffffff, 0x00000104,
  1274. 0x55e4, 0xff000fff, 0x00000100,
  1275. 0x30cc, 0xc0000fff, 0x00000104,
  1276. 0xc1e4, 0x00000001, 0x00000001,
  1277. 0xd00c, 0xff000ff0, 0x00000100,
  1278. 0xd80c, 0xff000ff0, 0x00000100
  1279. };
  1280. static const u32 hawaii_golden_spm_registers[] =
  1281. {
  1282. 0x30800, 0xe0ffffff, 0xe0000000
  1283. };
  1284. static const u32 hawaii_golden_common_registers[] =
  1285. {
  1286. 0x30800, 0xffffffff, 0xe0000000,
  1287. 0x28350, 0xffffffff, 0x3a00161a,
  1288. 0x28354, 0xffffffff, 0x0000002e,
  1289. 0x9a10, 0xffffffff, 0x00018208,
  1290. 0x98f8, 0xffffffff, 0x12011003
  1291. };
  1292. static const u32 hawaii_golden_registers[] =
  1293. {
  1294. 0x3354, 0x00000333, 0x00000333,
  1295. 0x9a10, 0x00010000, 0x00058208,
  1296. 0x9830, 0xffffffff, 0x00000000,
  1297. 0x9834, 0xf00fffff, 0x00000400,
  1298. 0x9838, 0x0002021c, 0x00020200,
  1299. 0xc78, 0x00000080, 0x00000000,
  1300. 0x5bb0, 0x000000f0, 0x00000070,
  1301. 0x5bc0, 0xf0311fff, 0x80300000,
  1302. 0x350c, 0x00810000, 0x408af000,
  1303. 0x7030, 0x31000111, 0x00000011,
  1304. 0x2f48, 0x73773777, 0x12010001,
  1305. 0x2120, 0x0000007f, 0x0000001b,
  1306. 0x21dc, 0x00007fb6, 0x00002191,
  1307. 0x3628, 0x0000003f, 0x0000000a,
  1308. 0x362c, 0x0000003f, 0x0000000a,
  1309. 0x2ae4, 0x00073ffe, 0x000022a2,
  1310. 0x240c, 0x000007ff, 0x00000000,
  1311. 0x8bf0, 0x00002001, 0x00000001,
  1312. 0x8b24, 0xffffffff, 0x00ffffff,
  1313. 0x30a04, 0x0000ff0f, 0x00000000,
  1314. 0x28a4c, 0x07ffffff, 0x06000000,
  1315. 0x3e78, 0x00000001, 0x00000002,
  1316. 0xc768, 0x00000008, 0x00000008,
  1317. 0xc770, 0x00000f00, 0x00000800,
  1318. 0xc774, 0x00000f00, 0x00000800,
  1319. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1320. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1321. 0x8c00, 0x000000ff, 0x00000800,
  1322. 0xe40, 0x00001fff, 0x00001fff,
  1323. 0x9060, 0x0000007f, 0x00000020,
  1324. 0x9508, 0x00010000, 0x00010000,
  1325. 0xae00, 0x00100000, 0x000ff07c,
  1326. 0xac14, 0x000003ff, 0x0000000f,
  1327. 0xac10, 0xffffffff, 0x7564fdec,
  1328. 0xac0c, 0xffffffff, 0x3120b9a8,
  1329. 0xac08, 0x20000000, 0x0f9c0000
  1330. };
  1331. static const u32 hawaii_mgcg_cgcg_init[] =
  1332. {
  1333. 0xc420, 0xffffffff, 0xfffffffd,
  1334. 0x30800, 0xffffffff, 0xe0000000,
  1335. 0x3c2a0, 0xffffffff, 0x00000100,
  1336. 0x3c208, 0xffffffff, 0x00000100,
  1337. 0x3c2c0, 0xffffffff, 0x00000100,
  1338. 0x3c2c8, 0xffffffff, 0x00000100,
  1339. 0x3c2c4, 0xffffffff, 0x00000100,
  1340. 0x55e4, 0xffffffff, 0x00200100,
  1341. 0x3c280, 0xffffffff, 0x00000100,
  1342. 0x3c214, 0xffffffff, 0x06000100,
  1343. 0x3c220, 0xffffffff, 0x00000100,
  1344. 0x3c218, 0xffffffff, 0x06000100,
  1345. 0x3c204, 0xffffffff, 0x00000100,
  1346. 0x3c2e0, 0xffffffff, 0x00000100,
  1347. 0x3c224, 0xffffffff, 0x00000100,
  1348. 0x3c200, 0xffffffff, 0x00000100,
  1349. 0x3c230, 0xffffffff, 0x00000100,
  1350. 0x3c234, 0xffffffff, 0x00000100,
  1351. 0x3c250, 0xffffffff, 0x00000100,
  1352. 0x3c254, 0xffffffff, 0x00000100,
  1353. 0x3c258, 0xffffffff, 0x00000100,
  1354. 0x3c25c, 0xffffffff, 0x00000100,
  1355. 0x3c260, 0xffffffff, 0x00000100,
  1356. 0x3c27c, 0xffffffff, 0x00000100,
  1357. 0x3c278, 0xffffffff, 0x00000100,
  1358. 0x3c210, 0xffffffff, 0x06000100,
  1359. 0x3c290, 0xffffffff, 0x00000100,
  1360. 0x3c274, 0xffffffff, 0x00000100,
  1361. 0x3c2b4, 0xffffffff, 0x00000100,
  1362. 0x3c2b0, 0xffffffff, 0x00000100,
  1363. 0x3c270, 0xffffffff, 0x00000100,
  1364. 0x30800, 0xffffffff, 0xe0000000,
  1365. 0x3c020, 0xffffffff, 0x00010000,
  1366. 0x3c024, 0xffffffff, 0x00030002,
  1367. 0x3c028, 0xffffffff, 0x00040007,
  1368. 0x3c02c, 0xffffffff, 0x00060005,
  1369. 0x3c030, 0xffffffff, 0x00090008,
  1370. 0x3c034, 0xffffffff, 0x00010000,
  1371. 0x3c038, 0xffffffff, 0x00030002,
  1372. 0x3c03c, 0xffffffff, 0x00040007,
  1373. 0x3c040, 0xffffffff, 0x00060005,
  1374. 0x3c044, 0xffffffff, 0x00090008,
  1375. 0x3c048, 0xffffffff, 0x00010000,
  1376. 0x3c04c, 0xffffffff, 0x00030002,
  1377. 0x3c050, 0xffffffff, 0x00040007,
  1378. 0x3c054, 0xffffffff, 0x00060005,
  1379. 0x3c058, 0xffffffff, 0x00090008,
  1380. 0x3c05c, 0xffffffff, 0x00010000,
  1381. 0x3c060, 0xffffffff, 0x00030002,
  1382. 0x3c064, 0xffffffff, 0x00040007,
  1383. 0x3c068, 0xffffffff, 0x00060005,
  1384. 0x3c06c, 0xffffffff, 0x00090008,
  1385. 0x3c070, 0xffffffff, 0x00010000,
  1386. 0x3c074, 0xffffffff, 0x00030002,
  1387. 0x3c078, 0xffffffff, 0x00040007,
  1388. 0x3c07c, 0xffffffff, 0x00060005,
  1389. 0x3c080, 0xffffffff, 0x00090008,
  1390. 0x3c084, 0xffffffff, 0x00010000,
  1391. 0x3c088, 0xffffffff, 0x00030002,
  1392. 0x3c08c, 0xffffffff, 0x00040007,
  1393. 0x3c090, 0xffffffff, 0x00060005,
  1394. 0x3c094, 0xffffffff, 0x00090008,
  1395. 0x3c098, 0xffffffff, 0x00010000,
  1396. 0x3c09c, 0xffffffff, 0x00030002,
  1397. 0x3c0a0, 0xffffffff, 0x00040007,
  1398. 0x3c0a4, 0xffffffff, 0x00060005,
  1399. 0x3c0a8, 0xffffffff, 0x00090008,
  1400. 0x3c0ac, 0xffffffff, 0x00010000,
  1401. 0x3c0b0, 0xffffffff, 0x00030002,
  1402. 0x3c0b4, 0xffffffff, 0x00040007,
  1403. 0x3c0b8, 0xffffffff, 0x00060005,
  1404. 0x3c0bc, 0xffffffff, 0x00090008,
  1405. 0x3c0c0, 0xffffffff, 0x00010000,
  1406. 0x3c0c4, 0xffffffff, 0x00030002,
  1407. 0x3c0c8, 0xffffffff, 0x00040007,
  1408. 0x3c0cc, 0xffffffff, 0x00060005,
  1409. 0x3c0d0, 0xffffffff, 0x00090008,
  1410. 0x3c0d4, 0xffffffff, 0x00010000,
  1411. 0x3c0d8, 0xffffffff, 0x00030002,
  1412. 0x3c0dc, 0xffffffff, 0x00040007,
  1413. 0x3c0e0, 0xffffffff, 0x00060005,
  1414. 0x3c0e4, 0xffffffff, 0x00090008,
  1415. 0x3c0e8, 0xffffffff, 0x00010000,
  1416. 0x3c0ec, 0xffffffff, 0x00030002,
  1417. 0x3c0f0, 0xffffffff, 0x00040007,
  1418. 0x3c0f4, 0xffffffff, 0x00060005,
  1419. 0x3c0f8, 0xffffffff, 0x00090008,
  1420. 0xc318, 0xffffffff, 0x00020200,
  1421. 0x3350, 0xffffffff, 0x00000200,
  1422. 0x15c0, 0xffffffff, 0x00000400,
  1423. 0x55e8, 0xffffffff, 0x00000000,
  1424. 0x2f50, 0xffffffff, 0x00000902,
  1425. 0x3c000, 0xffffffff, 0x96940200,
  1426. 0x8708, 0xffffffff, 0x00900100,
  1427. 0xc424, 0xffffffff, 0x0020003f,
  1428. 0x38, 0xffffffff, 0x0140001c,
  1429. 0x3c, 0x000f0000, 0x000f0000,
  1430. 0x220, 0xffffffff, 0xc060000c,
  1431. 0x224, 0xc0000fff, 0x00000100,
  1432. 0xf90, 0xffffffff, 0x00000100,
  1433. 0xf98, 0x00000101, 0x00000000,
  1434. 0x20a8, 0xffffffff, 0x00000104,
  1435. 0x55e4, 0xff000fff, 0x00000100,
  1436. 0x30cc, 0xc0000fff, 0x00000104,
  1437. 0xc1e4, 0x00000001, 0x00000001,
  1438. 0xd00c, 0xff000ff0, 0x00000100,
  1439. 0xd80c, 0xff000ff0, 0x00000100
  1440. };
  1441. static void cik_init_golden_registers(struct radeon_device *rdev)
  1442. {
  1443. switch (rdev->family) {
  1444. case CHIP_BONAIRE:
  1445. radeon_program_register_sequence(rdev,
  1446. bonaire_mgcg_cgcg_init,
  1447. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1448. radeon_program_register_sequence(rdev,
  1449. bonaire_golden_registers,
  1450. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1451. radeon_program_register_sequence(rdev,
  1452. bonaire_golden_common_registers,
  1453. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1454. radeon_program_register_sequence(rdev,
  1455. bonaire_golden_spm_registers,
  1456. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1457. break;
  1458. case CHIP_KABINI:
  1459. radeon_program_register_sequence(rdev,
  1460. kalindi_mgcg_cgcg_init,
  1461. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1462. radeon_program_register_sequence(rdev,
  1463. kalindi_golden_registers,
  1464. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1465. radeon_program_register_sequence(rdev,
  1466. kalindi_golden_common_registers,
  1467. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1468. radeon_program_register_sequence(rdev,
  1469. kalindi_golden_spm_registers,
  1470. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1471. break;
  1472. case CHIP_KAVERI:
  1473. radeon_program_register_sequence(rdev,
  1474. spectre_mgcg_cgcg_init,
  1475. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1476. radeon_program_register_sequence(rdev,
  1477. spectre_golden_registers,
  1478. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1479. radeon_program_register_sequence(rdev,
  1480. spectre_golden_common_registers,
  1481. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1482. radeon_program_register_sequence(rdev,
  1483. spectre_golden_spm_registers,
  1484. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1485. break;
  1486. case CHIP_HAWAII:
  1487. radeon_program_register_sequence(rdev,
  1488. hawaii_mgcg_cgcg_init,
  1489. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1490. radeon_program_register_sequence(rdev,
  1491. hawaii_golden_registers,
  1492. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1493. radeon_program_register_sequence(rdev,
  1494. hawaii_golden_common_registers,
  1495. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1496. radeon_program_register_sequence(rdev,
  1497. hawaii_golden_spm_registers,
  1498. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1499. break;
  1500. default:
  1501. break;
  1502. }
  1503. }
  1504. /**
  1505. * cik_get_xclk - get the xclk
  1506. *
  1507. * @rdev: radeon_device pointer
  1508. *
  1509. * Returns the reference clock used by the gfx engine
  1510. * (CIK).
  1511. */
  1512. u32 cik_get_xclk(struct radeon_device *rdev)
  1513. {
  1514. u32 reference_clock = rdev->clock.spll.reference_freq;
  1515. if (rdev->flags & RADEON_IS_IGP) {
  1516. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1517. return reference_clock / 2;
  1518. } else {
  1519. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1520. return reference_clock / 4;
  1521. }
  1522. return reference_clock;
  1523. }
  1524. /**
  1525. * cik_mm_rdoorbell - read a doorbell dword
  1526. *
  1527. * @rdev: radeon_device pointer
  1528. * @index: doorbell index
  1529. *
  1530. * Returns the value in the doorbell aperture at the
  1531. * requested doorbell index (CIK).
  1532. */
  1533. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1534. {
  1535. if (index < rdev->doorbell.num_doorbells) {
  1536. return readl(rdev->doorbell.ptr + index);
  1537. } else {
  1538. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1539. return 0;
  1540. }
  1541. }
  1542. /**
  1543. * cik_mm_wdoorbell - write a doorbell dword
  1544. *
  1545. * @rdev: radeon_device pointer
  1546. * @index: doorbell index
  1547. * @v: value to write
  1548. *
  1549. * Writes @v to the doorbell aperture at the
  1550. * requested doorbell index (CIK).
  1551. */
  1552. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1553. {
  1554. if (index < rdev->doorbell.num_doorbells) {
  1555. writel(v, rdev->doorbell.ptr + index);
  1556. } else {
  1557. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1558. }
  1559. }
  1560. #define BONAIRE_IO_MC_REGS_SIZE 36
  1561. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1562. {
  1563. {0x00000070, 0x04400000},
  1564. {0x00000071, 0x80c01803},
  1565. {0x00000072, 0x00004004},
  1566. {0x00000073, 0x00000100},
  1567. {0x00000074, 0x00ff0000},
  1568. {0x00000075, 0x34000000},
  1569. {0x00000076, 0x08000014},
  1570. {0x00000077, 0x00cc08ec},
  1571. {0x00000078, 0x00000400},
  1572. {0x00000079, 0x00000000},
  1573. {0x0000007a, 0x04090000},
  1574. {0x0000007c, 0x00000000},
  1575. {0x0000007e, 0x4408a8e8},
  1576. {0x0000007f, 0x00000304},
  1577. {0x00000080, 0x00000000},
  1578. {0x00000082, 0x00000001},
  1579. {0x00000083, 0x00000002},
  1580. {0x00000084, 0xf3e4f400},
  1581. {0x00000085, 0x052024e3},
  1582. {0x00000087, 0x00000000},
  1583. {0x00000088, 0x01000000},
  1584. {0x0000008a, 0x1c0a0000},
  1585. {0x0000008b, 0xff010000},
  1586. {0x0000008d, 0xffffefff},
  1587. {0x0000008e, 0xfff3efff},
  1588. {0x0000008f, 0xfff3efbf},
  1589. {0x00000092, 0xf7ffffff},
  1590. {0x00000093, 0xffffff7f},
  1591. {0x00000095, 0x00101101},
  1592. {0x00000096, 0x00000fff},
  1593. {0x00000097, 0x00116fff},
  1594. {0x00000098, 0x60010000},
  1595. {0x00000099, 0x10010000},
  1596. {0x0000009a, 0x00006000},
  1597. {0x0000009b, 0x00001000},
  1598. {0x0000009f, 0x00b48000}
  1599. };
  1600. #define HAWAII_IO_MC_REGS_SIZE 22
  1601. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1602. {
  1603. {0x0000007d, 0x40000000},
  1604. {0x0000007e, 0x40180304},
  1605. {0x0000007f, 0x0000ff00},
  1606. {0x00000081, 0x00000000},
  1607. {0x00000083, 0x00000800},
  1608. {0x00000086, 0x00000000},
  1609. {0x00000087, 0x00000100},
  1610. {0x00000088, 0x00020100},
  1611. {0x00000089, 0x00000000},
  1612. {0x0000008b, 0x00040000},
  1613. {0x0000008c, 0x00000100},
  1614. {0x0000008e, 0xff010000},
  1615. {0x00000090, 0xffffefff},
  1616. {0x00000091, 0xfff3efff},
  1617. {0x00000092, 0xfff3efbf},
  1618. {0x00000093, 0xf7ffffff},
  1619. {0x00000094, 0xffffff7f},
  1620. {0x00000095, 0x00000fff},
  1621. {0x00000096, 0x00116fff},
  1622. {0x00000097, 0x60010000},
  1623. {0x00000098, 0x10010000},
  1624. {0x0000009f, 0x00c79000}
  1625. };
  1626. /**
  1627. * cik_srbm_select - select specific register instances
  1628. *
  1629. * @rdev: radeon_device pointer
  1630. * @me: selected ME (micro engine)
  1631. * @pipe: pipe
  1632. * @queue: queue
  1633. * @vmid: VMID
  1634. *
  1635. * Switches the currently active registers instances. Some
  1636. * registers are instanced per VMID, others are instanced per
  1637. * me/pipe/queue combination.
  1638. */
  1639. static void cik_srbm_select(struct radeon_device *rdev,
  1640. u32 me, u32 pipe, u32 queue, u32 vmid)
  1641. {
  1642. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1643. MEID(me & 0x3) |
  1644. VMID(vmid & 0xf) |
  1645. QUEUEID(queue & 0x7));
  1646. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1647. }
  1648. /* ucode loading */
  1649. /**
  1650. * ci_mc_load_microcode - load MC ucode into the hw
  1651. *
  1652. * @rdev: radeon_device pointer
  1653. *
  1654. * Load the GDDR MC ucode into the hw (CIK).
  1655. * Returns 0 on success, error on failure.
  1656. */
  1657. int ci_mc_load_microcode(struct radeon_device *rdev)
  1658. {
  1659. const __be32 *fw_data;
  1660. u32 running, blackout = 0;
  1661. u32 *io_mc_regs;
  1662. int i, regs_size, ucode_size;
  1663. if (!rdev->mc_fw)
  1664. return -EINVAL;
  1665. ucode_size = rdev->mc_fw->size / 4;
  1666. switch (rdev->family) {
  1667. case CHIP_BONAIRE:
  1668. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1669. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1670. break;
  1671. case CHIP_HAWAII:
  1672. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1673. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1674. break;
  1675. default:
  1676. return -EINVAL;
  1677. }
  1678. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1679. if (running == 0) {
  1680. if (running) {
  1681. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1682. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1683. }
  1684. /* reset the engine and set to writable */
  1685. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1686. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1687. /* load mc io regs */
  1688. for (i = 0; i < regs_size; i++) {
  1689. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1690. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1691. }
  1692. /* load the MC ucode */
  1693. fw_data = (const __be32 *)rdev->mc_fw->data;
  1694. for (i = 0; i < ucode_size; i++)
  1695. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1696. /* put the engine back into the active state */
  1697. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1698. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1699. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1700. /* wait for training to complete */
  1701. for (i = 0; i < rdev->usec_timeout; i++) {
  1702. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1703. break;
  1704. udelay(1);
  1705. }
  1706. for (i = 0; i < rdev->usec_timeout; i++) {
  1707. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1708. break;
  1709. udelay(1);
  1710. }
  1711. if (running)
  1712. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1713. }
  1714. return 0;
  1715. }
  1716. /**
  1717. * cik_init_microcode - load ucode images from disk
  1718. *
  1719. * @rdev: radeon_device pointer
  1720. *
  1721. * Use the firmware interface to load the ucode images into
  1722. * the driver (not loaded into hw).
  1723. * Returns 0 on success, error on failure.
  1724. */
  1725. static int cik_init_microcode(struct radeon_device *rdev)
  1726. {
  1727. const char *chip_name;
  1728. size_t pfp_req_size, me_req_size, ce_req_size,
  1729. mec_req_size, rlc_req_size, mc_req_size = 0,
  1730. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1731. char fw_name[30];
  1732. int err;
  1733. DRM_DEBUG("\n");
  1734. switch (rdev->family) {
  1735. case CHIP_BONAIRE:
  1736. chip_name = "BONAIRE";
  1737. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1738. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1739. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1740. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1741. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1742. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1743. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1744. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1745. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1746. break;
  1747. case CHIP_HAWAII:
  1748. chip_name = "HAWAII";
  1749. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1750. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1751. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1752. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1753. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1754. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1755. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1756. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1757. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1758. break;
  1759. case CHIP_KAVERI:
  1760. chip_name = "KAVERI";
  1761. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1762. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1763. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1764. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1765. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1766. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1767. break;
  1768. case CHIP_KABINI:
  1769. chip_name = "KABINI";
  1770. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1771. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1772. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1773. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1774. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1775. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1776. break;
  1777. default: BUG();
  1778. }
  1779. DRM_INFO("Loading %s Microcode\n", chip_name);
  1780. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1781. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1782. if (err)
  1783. goto out;
  1784. if (rdev->pfp_fw->size != pfp_req_size) {
  1785. printk(KERN_ERR
  1786. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1787. rdev->pfp_fw->size, fw_name);
  1788. err = -EINVAL;
  1789. goto out;
  1790. }
  1791. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1792. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1793. if (err)
  1794. goto out;
  1795. if (rdev->me_fw->size != me_req_size) {
  1796. printk(KERN_ERR
  1797. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1798. rdev->me_fw->size, fw_name);
  1799. err = -EINVAL;
  1800. }
  1801. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1802. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1803. if (err)
  1804. goto out;
  1805. if (rdev->ce_fw->size != ce_req_size) {
  1806. printk(KERN_ERR
  1807. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1808. rdev->ce_fw->size, fw_name);
  1809. err = -EINVAL;
  1810. }
  1811. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1812. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1813. if (err)
  1814. goto out;
  1815. if (rdev->mec_fw->size != mec_req_size) {
  1816. printk(KERN_ERR
  1817. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1818. rdev->mec_fw->size, fw_name);
  1819. err = -EINVAL;
  1820. }
  1821. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1822. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1823. if (err)
  1824. goto out;
  1825. if (rdev->rlc_fw->size != rlc_req_size) {
  1826. printk(KERN_ERR
  1827. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1828. rdev->rlc_fw->size, fw_name);
  1829. err = -EINVAL;
  1830. }
  1831. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1832. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1833. if (err)
  1834. goto out;
  1835. if (rdev->sdma_fw->size != sdma_req_size) {
  1836. printk(KERN_ERR
  1837. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1838. rdev->sdma_fw->size, fw_name);
  1839. err = -EINVAL;
  1840. }
  1841. /* No SMC, MC ucode on APUs */
  1842. if (!(rdev->flags & RADEON_IS_IGP)) {
  1843. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  1844. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1845. if (err) {
  1846. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1847. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1848. if (err)
  1849. goto out;
  1850. }
  1851. if ((rdev->mc_fw->size != mc_req_size) &&
  1852. (rdev->mc_fw->size != mc2_req_size)){
  1853. printk(KERN_ERR
  1854. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1855. rdev->mc_fw->size, fw_name);
  1856. err = -EINVAL;
  1857. }
  1858. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  1859. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1860. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1861. if (err) {
  1862. printk(KERN_ERR
  1863. "smc: error loading firmware \"%s\"\n",
  1864. fw_name);
  1865. release_firmware(rdev->smc_fw);
  1866. rdev->smc_fw = NULL;
  1867. err = 0;
  1868. } else if (rdev->smc_fw->size != smc_req_size) {
  1869. printk(KERN_ERR
  1870. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1871. rdev->smc_fw->size, fw_name);
  1872. err = -EINVAL;
  1873. }
  1874. }
  1875. out:
  1876. if (err) {
  1877. if (err != -EINVAL)
  1878. printk(KERN_ERR
  1879. "cik_cp: Failed to load firmware \"%s\"\n",
  1880. fw_name);
  1881. release_firmware(rdev->pfp_fw);
  1882. rdev->pfp_fw = NULL;
  1883. release_firmware(rdev->me_fw);
  1884. rdev->me_fw = NULL;
  1885. release_firmware(rdev->ce_fw);
  1886. rdev->ce_fw = NULL;
  1887. release_firmware(rdev->rlc_fw);
  1888. rdev->rlc_fw = NULL;
  1889. release_firmware(rdev->mc_fw);
  1890. rdev->mc_fw = NULL;
  1891. release_firmware(rdev->smc_fw);
  1892. rdev->smc_fw = NULL;
  1893. }
  1894. return err;
  1895. }
  1896. /*
  1897. * Core functions
  1898. */
  1899. /**
  1900. * cik_tiling_mode_table_init - init the hw tiling table
  1901. *
  1902. * @rdev: radeon_device pointer
  1903. *
  1904. * Starting with SI, the tiling setup is done globally in a
  1905. * set of 32 tiling modes. Rather than selecting each set of
  1906. * parameters per surface as on older asics, we just select
  1907. * which index in the tiling table we want to use, and the
  1908. * surface uses those parameters (CIK).
  1909. */
  1910. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1911. {
  1912. const u32 num_tile_mode_states = 32;
  1913. const u32 num_secondary_tile_mode_states = 16;
  1914. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1915. u32 num_pipe_configs;
  1916. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1917. rdev->config.cik.max_shader_engines;
  1918. switch (rdev->config.cik.mem_row_size_in_kb) {
  1919. case 1:
  1920. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1921. break;
  1922. case 2:
  1923. default:
  1924. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1925. break;
  1926. case 4:
  1927. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1928. break;
  1929. }
  1930. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1931. if (num_pipe_configs > 8)
  1932. num_pipe_configs = 16;
  1933. if (num_pipe_configs == 16) {
  1934. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1935. switch (reg_offset) {
  1936. case 0:
  1937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1939. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1941. break;
  1942. case 1:
  1943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1945. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1947. break;
  1948. case 2:
  1949. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1951. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1953. break;
  1954. case 3:
  1955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1957. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1959. break;
  1960. case 4:
  1961. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1963. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1964. TILE_SPLIT(split_equal_to_row_size));
  1965. break;
  1966. case 5:
  1967. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. break;
  1971. case 6:
  1972. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1974. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1975. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1976. break;
  1977. case 7:
  1978. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1980. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1981. TILE_SPLIT(split_equal_to_row_size));
  1982. break;
  1983. case 8:
  1984. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1985. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1986. break;
  1987. case 9:
  1988. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1991. break;
  1992. case 10:
  1993. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1995. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. break;
  1998. case 11:
  1999. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2001. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2003. break;
  2004. case 12:
  2005. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2007. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2009. break;
  2010. case 13:
  2011. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2012. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2014. break;
  2015. case 14:
  2016. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2018. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2020. break;
  2021. case 16:
  2022. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2024. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2026. break;
  2027. case 17:
  2028. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2030. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2032. break;
  2033. case 27:
  2034. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2035. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2037. break;
  2038. case 28:
  2039. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2041. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2043. break;
  2044. case 29:
  2045. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2047. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2049. break;
  2050. case 30:
  2051. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2053. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2055. break;
  2056. default:
  2057. gb_tile_moden = 0;
  2058. break;
  2059. }
  2060. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2061. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2062. }
  2063. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2064. switch (reg_offset) {
  2065. case 0:
  2066. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2069. NUM_BANKS(ADDR_SURF_16_BANK));
  2070. break;
  2071. case 1:
  2072. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2075. NUM_BANKS(ADDR_SURF_16_BANK));
  2076. break;
  2077. case 2:
  2078. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2081. NUM_BANKS(ADDR_SURF_16_BANK));
  2082. break;
  2083. case 3:
  2084. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. break;
  2089. case 4:
  2090. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2093. NUM_BANKS(ADDR_SURF_8_BANK));
  2094. break;
  2095. case 5:
  2096. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2099. NUM_BANKS(ADDR_SURF_4_BANK));
  2100. break;
  2101. case 6:
  2102. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2105. NUM_BANKS(ADDR_SURF_2_BANK));
  2106. break;
  2107. case 8:
  2108. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2111. NUM_BANKS(ADDR_SURF_16_BANK));
  2112. break;
  2113. case 9:
  2114. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2117. NUM_BANKS(ADDR_SURF_16_BANK));
  2118. break;
  2119. case 10:
  2120. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2123. NUM_BANKS(ADDR_SURF_16_BANK));
  2124. break;
  2125. case 11:
  2126. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2129. NUM_BANKS(ADDR_SURF_8_BANK));
  2130. break;
  2131. case 12:
  2132. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2135. NUM_BANKS(ADDR_SURF_4_BANK));
  2136. break;
  2137. case 13:
  2138. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2141. NUM_BANKS(ADDR_SURF_2_BANK));
  2142. break;
  2143. case 14:
  2144. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2147. NUM_BANKS(ADDR_SURF_2_BANK));
  2148. break;
  2149. default:
  2150. gb_tile_moden = 0;
  2151. break;
  2152. }
  2153. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2154. }
  2155. } else if (num_pipe_configs == 8) {
  2156. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2157. switch (reg_offset) {
  2158. case 0:
  2159. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2161. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2162. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2163. break;
  2164. case 1:
  2165. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2167. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2168. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2169. break;
  2170. case 2:
  2171. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2173. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2174. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2175. break;
  2176. case 3:
  2177. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2179. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2180. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2181. break;
  2182. case 4:
  2183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2185. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2186. TILE_SPLIT(split_equal_to_row_size));
  2187. break;
  2188. case 5:
  2189. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2190. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2192. break;
  2193. case 6:
  2194. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2196. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2198. break;
  2199. case 7:
  2200. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2202. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2203. TILE_SPLIT(split_equal_to_row_size));
  2204. break;
  2205. case 8:
  2206. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2207. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2208. break;
  2209. case 9:
  2210. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2211. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2213. break;
  2214. case 10:
  2215. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2217. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2219. break;
  2220. case 11:
  2221. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2223. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. break;
  2226. case 12:
  2227. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2229. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2231. break;
  2232. case 13:
  2233. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2236. break;
  2237. case 14:
  2238. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2240. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. break;
  2243. case 16:
  2244. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2246. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2247. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2248. break;
  2249. case 17:
  2250. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2252. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2254. break;
  2255. case 27:
  2256. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2257. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2258. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2259. break;
  2260. case 28:
  2261. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2262. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2263. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2265. break;
  2266. case 29:
  2267. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2269. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2271. break;
  2272. case 30:
  2273. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2275. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2277. break;
  2278. default:
  2279. gb_tile_moden = 0;
  2280. break;
  2281. }
  2282. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2283. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2284. }
  2285. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2286. switch (reg_offset) {
  2287. case 0:
  2288. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2291. NUM_BANKS(ADDR_SURF_16_BANK));
  2292. break;
  2293. case 1:
  2294. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2295. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2296. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2297. NUM_BANKS(ADDR_SURF_16_BANK));
  2298. break;
  2299. case 2:
  2300. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2303. NUM_BANKS(ADDR_SURF_16_BANK));
  2304. break;
  2305. case 3:
  2306. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2309. NUM_BANKS(ADDR_SURF_16_BANK));
  2310. break;
  2311. case 4:
  2312. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2315. NUM_BANKS(ADDR_SURF_8_BANK));
  2316. break;
  2317. case 5:
  2318. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2319. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2320. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2321. NUM_BANKS(ADDR_SURF_4_BANK));
  2322. break;
  2323. case 6:
  2324. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2327. NUM_BANKS(ADDR_SURF_2_BANK));
  2328. break;
  2329. case 8:
  2330. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2333. NUM_BANKS(ADDR_SURF_16_BANK));
  2334. break;
  2335. case 9:
  2336. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2339. NUM_BANKS(ADDR_SURF_16_BANK));
  2340. break;
  2341. case 10:
  2342. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2345. NUM_BANKS(ADDR_SURF_16_BANK));
  2346. break;
  2347. case 11:
  2348. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2351. NUM_BANKS(ADDR_SURF_16_BANK));
  2352. break;
  2353. case 12:
  2354. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2357. NUM_BANKS(ADDR_SURF_8_BANK));
  2358. break;
  2359. case 13:
  2360. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2363. NUM_BANKS(ADDR_SURF_4_BANK));
  2364. break;
  2365. case 14:
  2366. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2369. NUM_BANKS(ADDR_SURF_2_BANK));
  2370. break;
  2371. default:
  2372. gb_tile_moden = 0;
  2373. break;
  2374. }
  2375. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2376. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2377. }
  2378. } else if (num_pipe_configs == 4) {
  2379. if (num_rbs == 4) {
  2380. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2381. switch (reg_offset) {
  2382. case 0:
  2383. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2387. break;
  2388. case 1:
  2389. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2393. break;
  2394. case 2:
  2395. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2397. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2399. break;
  2400. case 3:
  2401. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2403. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2404. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2405. break;
  2406. case 4:
  2407. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2409. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2410. TILE_SPLIT(split_equal_to_row_size));
  2411. break;
  2412. case 5:
  2413. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2416. break;
  2417. case 6:
  2418. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2420. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2421. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2422. break;
  2423. case 7:
  2424. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2426. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2427. TILE_SPLIT(split_equal_to_row_size));
  2428. break;
  2429. case 8:
  2430. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2431. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2432. break;
  2433. case 9:
  2434. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2437. break;
  2438. case 10:
  2439. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2441. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2443. break;
  2444. case 11:
  2445. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2447. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2448. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2449. break;
  2450. case 12:
  2451. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2453. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2454. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2455. break;
  2456. case 13:
  2457. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2458. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2459. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2460. break;
  2461. case 14:
  2462. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2463. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2464. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2466. break;
  2467. case 16:
  2468. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2470. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2472. break;
  2473. case 17:
  2474. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2475. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2478. break;
  2479. case 27:
  2480. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2483. break;
  2484. case 28:
  2485. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2487. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2488. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2489. break;
  2490. case 29:
  2491. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2495. break;
  2496. case 30:
  2497. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2499. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2500. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2501. break;
  2502. default:
  2503. gb_tile_moden = 0;
  2504. break;
  2505. }
  2506. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2507. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2508. }
  2509. } else if (num_rbs < 4) {
  2510. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2511. switch (reg_offset) {
  2512. case 0:
  2513. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2515. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2516. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2517. break;
  2518. case 1:
  2519. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2522. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2523. break;
  2524. case 2:
  2525. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2528. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2529. break;
  2530. case 3:
  2531. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2533. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2534. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2535. break;
  2536. case 4:
  2537. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2538. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2540. TILE_SPLIT(split_equal_to_row_size));
  2541. break;
  2542. case 5:
  2543. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2546. break;
  2547. case 6:
  2548. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2551. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2552. break;
  2553. case 7:
  2554. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2557. TILE_SPLIT(split_equal_to_row_size));
  2558. break;
  2559. case 8:
  2560. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2561. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2562. break;
  2563. case 9:
  2564. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2565. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2567. break;
  2568. case 10:
  2569. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2573. break;
  2574. case 11:
  2575. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2577. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2579. break;
  2580. case 12:
  2581. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2585. break;
  2586. case 13:
  2587. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2590. break;
  2591. case 14:
  2592. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2594. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2596. break;
  2597. case 16:
  2598. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2602. break;
  2603. case 17:
  2604. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2607. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2608. break;
  2609. case 27:
  2610. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2613. break;
  2614. case 28:
  2615. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2619. break;
  2620. case 29:
  2621. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2623. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2625. break;
  2626. case 30:
  2627. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2629. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2630. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2631. break;
  2632. default:
  2633. gb_tile_moden = 0;
  2634. break;
  2635. }
  2636. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2637. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2638. }
  2639. }
  2640. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2641. switch (reg_offset) {
  2642. case 0:
  2643. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. break;
  2648. case 1:
  2649. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2652. NUM_BANKS(ADDR_SURF_16_BANK));
  2653. break;
  2654. case 2:
  2655. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_16_BANK));
  2659. break;
  2660. case 3:
  2661. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2664. NUM_BANKS(ADDR_SURF_16_BANK));
  2665. break;
  2666. case 4:
  2667. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2670. NUM_BANKS(ADDR_SURF_16_BANK));
  2671. break;
  2672. case 5:
  2673. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2676. NUM_BANKS(ADDR_SURF_8_BANK));
  2677. break;
  2678. case 6:
  2679. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2680. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2681. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2682. NUM_BANKS(ADDR_SURF_4_BANK));
  2683. break;
  2684. case 8:
  2685. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2688. NUM_BANKS(ADDR_SURF_16_BANK));
  2689. break;
  2690. case 9:
  2691. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2694. NUM_BANKS(ADDR_SURF_16_BANK));
  2695. break;
  2696. case 10:
  2697. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. break;
  2702. case 11:
  2703. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2704. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2705. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2706. NUM_BANKS(ADDR_SURF_16_BANK));
  2707. break;
  2708. case 12:
  2709. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. break;
  2714. case 13:
  2715. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2718. NUM_BANKS(ADDR_SURF_8_BANK));
  2719. break;
  2720. case 14:
  2721. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2724. NUM_BANKS(ADDR_SURF_4_BANK));
  2725. break;
  2726. default:
  2727. gb_tile_moden = 0;
  2728. break;
  2729. }
  2730. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2731. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2732. }
  2733. } else if (num_pipe_configs == 2) {
  2734. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2735. switch (reg_offset) {
  2736. case 0:
  2737. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2739. PIPE_CONFIG(ADDR_SURF_P2) |
  2740. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2741. break;
  2742. case 1:
  2743. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2745. PIPE_CONFIG(ADDR_SURF_P2) |
  2746. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2747. break;
  2748. case 2:
  2749. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2751. PIPE_CONFIG(ADDR_SURF_P2) |
  2752. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2753. break;
  2754. case 3:
  2755. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2757. PIPE_CONFIG(ADDR_SURF_P2) |
  2758. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2759. break;
  2760. case 4:
  2761. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2763. PIPE_CONFIG(ADDR_SURF_P2) |
  2764. TILE_SPLIT(split_equal_to_row_size));
  2765. break;
  2766. case 5:
  2767. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P2) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2770. break;
  2771. case 6:
  2772. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2774. PIPE_CONFIG(ADDR_SURF_P2) |
  2775. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2776. break;
  2777. case 7:
  2778. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2780. PIPE_CONFIG(ADDR_SURF_P2) |
  2781. TILE_SPLIT(split_equal_to_row_size));
  2782. break;
  2783. case 8:
  2784. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2785. PIPE_CONFIG(ADDR_SURF_P2);
  2786. break;
  2787. case 9:
  2788. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2789. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2790. PIPE_CONFIG(ADDR_SURF_P2));
  2791. break;
  2792. case 10:
  2793. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2795. PIPE_CONFIG(ADDR_SURF_P2) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2797. break;
  2798. case 11:
  2799. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2801. PIPE_CONFIG(ADDR_SURF_P2) |
  2802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2803. break;
  2804. case 12:
  2805. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2806. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2807. PIPE_CONFIG(ADDR_SURF_P2) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2809. break;
  2810. case 13:
  2811. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2812. PIPE_CONFIG(ADDR_SURF_P2) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2814. break;
  2815. case 14:
  2816. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2818. PIPE_CONFIG(ADDR_SURF_P2) |
  2819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2820. break;
  2821. case 16:
  2822. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2824. PIPE_CONFIG(ADDR_SURF_P2) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2826. break;
  2827. case 17:
  2828. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2829. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2830. PIPE_CONFIG(ADDR_SURF_P2) |
  2831. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2832. break;
  2833. case 27:
  2834. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2836. PIPE_CONFIG(ADDR_SURF_P2));
  2837. break;
  2838. case 28:
  2839. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2841. PIPE_CONFIG(ADDR_SURF_P2) |
  2842. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2843. break;
  2844. case 29:
  2845. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2846. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2847. PIPE_CONFIG(ADDR_SURF_P2) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2849. break;
  2850. case 30:
  2851. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2853. PIPE_CONFIG(ADDR_SURF_P2) |
  2854. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2855. break;
  2856. default:
  2857. gb_tile_moden = 0;
  2858. break;
  2859. }
  2860. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2861. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2862. }
  2863. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2864. switch (reg_offset) {
  2865. case 0:
  2866. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2867. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2868. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2869. NUM_BANKS(ADDR_SURF_16_BANK));
  2870. break;
  2871. case 1:
  2872. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2875. NUM_BANKS(ADDR_SURF_16_BANK));
  2876. break;
  2877. case 2:
  2878. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2881. NUM_BANKS(ADDR_SURF_16_BANK));
  2882. break;
  2883. case 3:
  2884. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2885. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2886. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2887. NUM_BANKS(ADDR_SURF_16_BANK));
  2888. break;
  2889. case 4:
  2890. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2893. NUM_BANKS(ADDR_SURF_16_BANK));
  2894. break;
  2895. case 5:
  2896. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2899. NUM_BANKS(ADDR_SURF_16_BANK));
  2900. break;
  2901. case 6:
  2902. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2905. NUM_BANKS(ADDR_SURF_8_BANK));
  2906. break;
  2907. case 8:
  2908. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2909. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2910. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2911. NUM_BANKS(ADDR_SURF_16_BANK));
  2912. break;
  2913. case 9:
  2914. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2917. NUM_BANKS(ADDR_SURF_16_BANK));
  2918. break;
  2919. case 10:
  2920. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2923. NUM_BANKS(ADDR_SURF_16_BANK));
  2924. break;
  2925. case 11:
  2926. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2929. NUM_BANKS(ADDR_SURF_16_BANK));
  2930. break;
  2931. case 12:
  2932. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2935. NUM_BANKS(ADDR_SURF_16_BANK));
  2936. break;
  2937. case 13:
  2938. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2941. NUM_BANKS(ADDR_SURF_16_BANK));
  2942. break;
  2943. case 14:
  2944. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2947. NUM_BANKS(ADDR_SURF_8_BANK));
  2948. break;
  2949. default:
  2950. gb_tile_moden = 0;
  2951. break;
  2952. }
  2953. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2954. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2955. }
  2956. } else
  2957. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2958. }
  2959. /**
  2960. * cik_select_se_sh - select which SE, SH to address
  2961. *
  2962. * @rdev: radeon_device pointer
  2963. * @se_num: shader engine to address
  2964. * @sh_num: sh block to address
  2965. *
  2966. * Select which SE, SH combinations to address. Certain
  2967. * registers are instanced per SE or SH. 0xffffffff means
  2968. * broadcast to all SEs or SHs (CIK).
  2969. */
  2970. static void cik_select_se_sh(struct radeon_device *rdev,
  2971. u32 se_num, u32 sh_num)
  2972. {
  2973. u32 data = INSTANCE_BROADCAST_WRITES;
  2974. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2975. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2976. else if (se_num == 0xffffffff)
  2977. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2978. else if (sh_num == 0xffffffff)
  2979. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2980. else
  2981. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2982. WREG32(GRBM_GFX_INDEX, data);
  2983. }
  2984. /**
  2985. * cik_create_bitmask - create a bitmask
  2986. *
  2987. * @bit_width: length of the mask
  2988. *
  2989. * create a variable length bit mask (CIK).
  2990. * Returns the bitmask.
  2991. */
  2992. static u32 cik_create_bitmask(u32 bit_width)
  2993. {
  2994. u32 i, mask = 0;
  2995. for (i = 0; i < bit_width; i++) {
  2996. mask <<= 1;
  2997. mask |= 1;
  2998. }
  2999. return mask;
  3000. }
  3001. /**
  3002. * cik_get_rb_disabled - computes the mask of disabled RBs
  3003. *
  3004. * @rdev: radeon_device pointer
  3005. * @max_rb_num: max RBs (render backends) for the asic
  3006. * @se_num: number of SEs (shader engines) for the asic
  3007. * @sh_per_se: number of SH blocks per SE for the asic
  3008. *
  3009. * Calculates the bitmask of disabled RBs (CIK).
  3010. * Returns the disabled RB bitmask.
  3011. */
  3012. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  3013. u32 max_rb_num_per_se,
  3014. u32 sh_per_se)
  3015. {
  3016. u32 data, mask;
  3017. data = RREG32(CC_RB_BACKEND_DISABLE);
  3018. if (data & 1)
  3019. data &= BACKEND_DISABLE_MASK;
  3020. else
  3021. data = 0;
  3022. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  3023. data >>= BACKEND_DISABLE_SHIFT;
  3024. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3025. return data & mask;
  3026. }
  3027. /**
  3028. * cik_setup_rb - setup the RBs on the asic
  3029. *
  3030. * @rdev: radeon_device pointer
  3031. * @se_num: number of SEs (shader engines) for the asic
  3032. * @sh_per_se: number of SH blocks per SE for the asic
  3033. * @max_rb_num: max RBs (render backends) for the asic
  3034. *
  3035. * Configures per-SE/SH RB registers (CIK).
  3036. */
  3037. static void cik_setup_rb(struct radeon_device *rdev,
  3038. u32 se_num, u32 sh_per_se,
  3039. u32 max_rb_num_per_se)
  3040. {
  3041. int i, j;
  3042. u32 data, mask;
  3043. u32 disabled_rbs = 0;
  3044. u32 enabled_rbs = 0;
  3045. for (i = 0; i < se_num; i++) {
  3046. for (j = 0; j < sh_per_se; j++) {
  3047. cik_select_se_sh(rdev, i, j);
  3048. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3049. if (rdev->family == CHIP_HAWAII)
  3050. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3051. else
  3052. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3053. }
  3054. }
  3055. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3056. mask = 1;
  3057. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3058. if (!(disabled_rbs & mask))
  3059. enabled_rbs |= mask;
  3060. mask <<= 1;
  3061. }
  3062. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3063. for (i = 0; i < se_num; i++) {
  3064. cik_select_se_sh(rdev, i, 0xffffffff);
  3065. data = 0;
  3066. for (j = 0; j < sh_per_se; j++) {
  3067. switch (enabled_rbs & 3) {
  3068. case 0:
  3069. if (j == 0)
  3070. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3071. else
  3072. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3073. break;
  3074. case 1:
  3075. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3076. break;
  3077. case 2:
  3078. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3079. break;
  3080. case 3:
  3081. default:
  3082. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3083. break;
  3084. }
  3085. enabled_rbs >>= 2;
  3086. }
  3087. WREG32(PA_SC_RASTER_CONFIG, data);
  3088. }
  3089. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3090. }
  3091. /**
  3092. * cik_gpu_init - setup the 3D engine
  3093. *
  3094. * @rdev: radeon_device pointer
  3095. *
  3096. * Configures the 3D engine and tiling configuration
  3097. * registers so that the 3D engine is usable.
  3098. */
  3099. static void cik_gpu_init(struct radeon_device *rdev)
  3100. {
  3101. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3102. u32 mc_shared_chmap, mc_arb_ramcfg;
  3103. u32 hdp_host_path_cntl;
  3104. u32 tmp;
  3105. int i, j;
  3106. switch (rdev->family) {
  3107. case CHIP_BONAIRE:
  3108. rdev->config.cik.max_shader_engines = 2;
  3109. rdev->config.cik.max_tile_pipes = 4;
  3110. rdev->config.cik.max_cu_per_sh = 7;
  3111. rdev->config.cik.max_sh_per_se = 1;
  3112. rdev->config.cik.max_backends_per_se = 2;
  3113. rdev->config.cik.max_texture_channel_caches = 4;
  3114. rdev->config.cik.max_gprs = 256;
  3115. rdev->config.cik.max_gs_threads = 32;
  3116. rdev->config.cik.max_hw_contexts = 8;
  3117. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3118. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3119. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3120. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3121. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3122. break;
  3123. case CHIP_HAWAII:
  3124. rdev->config.cik.max_shader_engines = 4;
  3125. rdev->config.cik.max_tile_pipes = 16;
  3126. rdev->config.cik.max_cu_per_sh = 11;
  3127. rdev->config.cik.max_sh_per_se = 1;
  3128. rdev->config.cik.max_backends_per_se = 4;
  3129. rdev->config.cik.max_texture_channel_caches = 16;
  3130. rdev->config.cik.max_gprs = 256;
  3131. rdev->config.cik.max_gs_threads = 32;
  3132. rdev->config.cik.max_hw_contexts = 8;
  3133. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3134. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3135. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3136. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3137. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3138. break;
  3139. case CHIP_KAVERI:
  3140. rdev->config.cik.max_shader_engines = 1;
  3141. rdev->config.cik.max_tile_pipes = 4;
  3142. if ((rdev->pdev->device == 0x1304) ||
  3143. (rdev->pdev->device == 0x1305) ||
  3144. (rdev->pdev->device == 0x130C) ||
  3145. (rdev->pdev->device == 0x130F) ||
  3146. (rdev->pdev->device == 0x1310) ||
  3147. (rdev->pdev->device == 0x1311) ||
  3148. (rdev->pdev->device == 0x131C)) {
  3149. rdev->config.cik.max_cu_per_sh = 8;
  3150. rdev->config.cik.max_backends_per_se = 2;
  3151. } else if ((rdev->pdev->device == 0x1309) ||
  3152. (rdev->pdev->device == 0x130A) ||
  3153. (rdev->pdev->device == 0x130D) ||
  3154. (rdev->pdev->device == 0x1313) ||
  3155. (rdev->pdev->device == 0x131D)) {
  3156. rdev->config.cik.max_cu_per_sh = 6;
  3157. rdev->config.cik.max_backends_per_se = 2;
  3158. } else if ((rdev->pdev->device == 0x1306) ||
  3159. (rdev->pdev->device == 0x1307) ||
  3160. (rdev->pdev->device == 0x130B) ||
  3161. (rdev->pdev->device == 0x130E) ||
  3162. (rdev->pdev->device == 0x1315) ||
  3163. (rdev->pdev->device == 0x131B)) {
  3164. rdev->config.cik.max_cu_per_sh = 4;
  3165. rdev->config.cik.max_backends_per_se = 1;
  3166. } else {
  3167. rdev->config.cik.max_cu_per_sh = 3;
  3168. rdev->config.cik.max_backends_per_se = 1;
  3169. }
  3170. rdev->config.cik.max_sh_per_se = 1;
  3171. rdev->config.cik.max_texture_channel_caches = 4;
  3172. rdev->config.cik.max_gprs = 256;
  3173. rdev->config.cik.max_gs_threads = 16;
  3174. rdev->config.cik.max_hw_contexts = 8;
  3175. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3176. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3177. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3178. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3179. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3180. break;
  3181. case CHIP_KABINI:
  3182. default:
  3183. rdev->config.cik.max_shader_engines = 1;
  3184. rdev->config.cik.max_tile_pipes = 2;
  3185. rdev->config.cik.max_cu_per_sh = 2;
  3186. rdev->config.cik.max_sh_per_se = 1;
  3187. rdev->config.cik.max_backends_per_se = 1;
  3188. rdev->config.cik.max_texture_channel_caches = 2;
  3189. rdev->config.cik.max_gprs = 256;
  3190. rdev->config.cik.max_gs_threads = 16;
  3191. rdev->config.cik.max_hw_contexts = 8;
  3192. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3193. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3194. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3195. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3196. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3197. break;
  3198. }
  3199. /* Initialize HDP */
  3200. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3201. WREG32((0x2c14 + j), 0x00000000);
  3202. WREG32((0x2c18 + j), 0x00000000);
  3203. WREG32((0x2c1c + j), 0x00000000);
  3204. WREG32((0x2c20 + j), 0x00000000);
  3205. WREG32((0x2c24 + j), 0x00000000);
  3206. }
  3207. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3208. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3209. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3210. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3211. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3212. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3213. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3214. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3215. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3216. rdev->config.cik.mem_row_size_in_kb = 4;
  3217. /* XXX use MC settings? */
  3218. rdev->config.cik.shader_engine_tile_size = 32;
  3219. rdev->config.cik.num_gpus = 1;
  3220. rdev->config.cik.multi_gpu_tile_size = 64;
  3221. /* fix up row size */
  3222. gb_addr_config &= ~ROW_SIZE_MASK;
  3223. switch (rdev->config.cik.mem_row_size_in_kb) {
  3224. case 1:
  3225. default:
  3226. gb_addr_config |= ROW_SIZE(0);
  3227. break;
  3228. case 2:
  3229. gb_addr_config |= ROW_SIZE(1);
  3230. break;
  3231. case 4:
  3232. gb_addr_config |= ROW_SIZE(2);
  3233. break;
  3234. }
  3235. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3236. * not have bank info, so create a custom tiling dword.
  3237. * bits 3:0 num_pipes
  3238. * bits 7:4 num_banks
  3239. * bits 11:8 group_size
  3240. * bits 15:12 row_size
  3241. */
  3242. rdev->config.cik.tile_config = 0;
  3243. switch (rdev->config.cik.num_tile_pipes) {
  3244. case 1:
  3245. rdev->config.cik.tile_config |= (0 << 0);
  3246. break;
  3247. case 2:
  3248. rdev->config.cik.tile_config |= (1 << 0);
  3249. break;
  3250. case 4:
  3251. rdev->config.cik.tile_config |= (2 << 0);
  3252. break;
  3253. case 8:
  3254. default:
  3255. /* XXX what about 12? */
  3256. rdev->config.cik.tile_config |= (3 << 0);
  3257. break;
  3258. }
  3259. rdev->config.cik.tile_config |=
  3260. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3261. rdev->config.cik.tile_config |=
  3262. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3263. rdev->config.cik.tile_config |=
  3264. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3265. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3266. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3267. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3268. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3269. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3270. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3271. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3272. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3273. cik_tiling_mode_table_init(rdev);
  3274. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3275. rdev->config.cik.max_sh_per_se,
  3276. rdev->config.cik.max_backends_per_se);
  3277. /* set HW defaults for 3D engine */
  3278. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3279. WREG32(SX_DEBUG_1, 0x20);
  3280. WREG32(TA_CNTL_AUX, 0x00010000);
  3281. tmp = RREG32(SPI_CONFIG_CNTL);
  3282. tmp |= 0x03000000;
  3283. WREG32(SPI_CONFIG_CNTL, tmp);
  3284. WREG32(SQ_CONFIG, 1);
  3285. WREG32(DB_DEBUG, 0);
  3286. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3287. tmp |= 0x00000400;
  3288. WREG32(DB_DEBUG2, tmp);
  3289. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3290. tmp |= 0x00020200;
  3291. WREG32(DB_DEBUG3, tmp);
  3292. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3293. tmp |= 0x00018208;
  3294. WREG32(CB_HW_CONTROL, tmp);
  3295. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3296. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3297. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3298. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3299. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3300. WREG32(VGT_NUM_INSTANCES, 1);
  3301. WREG32(CP_PERFMON_CNTL, 0);
  3302. WREG32(SQ_CONFIG, 0);
  3303. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3304. FORCE_EOV_MAX_REZ_CNT(255)));
  3305. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3306. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3307. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3308. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3309. tmp = RREG32(HDP_MISC_CNTL);
  3310. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3311. WREG32(HDP_MISC_CNTL, tmp);
  3312. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3313. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3314. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3315. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3316. udelay(50);
  3317. }
  3318. /*
  3319. * GPU scratch registers helpers function.
  3320. */
  3321. /**
  3322. * cik_scratch_init - setup driver info for CP scratch regs
  3323. *
  3324. * @rdev: radeon_device pointer
  3325. *
  3326. * Set up the number and offset of the CP scratch registers.
  3327. * NOTE: use of CP scratch registers is a legacy inferface and
  3328. * is not used by default on newer asics (r6xx+). On newer asics,
  3329. * memory buffers are used for fences rather than scratch regs.
  3330. */
  3331. static void cik_scratch_init(struct radeon_device *rdev)
  3332. {
  3333. int i;
  3334. rdev->scratch.num_reg = 7;
  3335. rdev->scratch.reg_base = SCRATCH_REG0;
  3336. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3337. rdev->scratch.free[i] = true;
  3338. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3339. }
  3340. }
  3341. /**
  3342. * cik_ring_test - basic gfx ring test
  3343. *
  3344. * @rdev: radeon_device pointer
  3345. * @ring: radeon_ring structure holding ring information
  3346. *
  3347. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3348. * Provides a basic gfx ring test to verify that the ring is working.
  3349. * Used by cik_cp_gfx_resume();
  3350. * Returns 0 on success, error on failure.
  3351. */
  3352. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3353. {
  3354. uint32_t scratch;
  3355. uint32_t tmp = 0;
  3356. unsigned i;
  3357. int r;
  3358. r = radeon_scratch_get(rdev, &scratch);
  3359. if (r) {
  3360. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3361. return r;
  3362. }
  3363. WREG32(scratch, 0xCAFEDEAD);
  3364. r = radeon_ring_lock(rdev, ring, 3);
  3365. if (r) {
  3366. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3367. radeon_scratch_free(rdev, scratch);
  3368. return r;
  3369. }
  3370. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3371. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3372. radeon_ring_write(ring, 0xDEADBEEF);
  3373. radeon_ring_unlock_commit(rdev, ring);
  3374. for (i = 0; i < rdev->usec_timeout; i++) {
  3375. tmp = RREG32(scratch);
  3376. if (tmp == 0xDEADBEEF)
  3377. break;
  3378. DRM_UDELAY(1);
  3379. }
  3380. if (i < rdev->usec_timeout) {
  3381. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3382. } else {
  3383. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3384. ring->idx, scratch, tmp);
  3385. r = -EINVAL;
  3386. }
  3387. radeon_scratch_free(rdev, scratch);
  3388. return r;
  3389. }
  3390. /**
  3391. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3392. *
  3393. * @rdev: radeon_device pointer
  3394. * @ridx: radeon ring index
  3395. *
  3396. * Emits an hdp flush on the cp.
  3397. */
  3398. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3399. int ridx)
  3400. {
  3401. struct radeon_ring *ring = &rdev->ring[ridx];
  3402. u32 ref_and_mask;
  3403. switch (ring->idx) {
  3404. case CAYMAN_RING_TYPE_CP1_INDEX:
  3405. case CAYMAN_RING_TYPE_CP2_INDEX:
  3406. default:
  3407. switch (ring->me) {
  3408. case 0:
  3409. ref_and_mask = CP2 << ring->pipe;
  3410. break;
  3411. case 1:
  3412. ref_and_mask = CP6 << ring->pipe;
  3413. break;
  3414. default:
  3415. return;
  3416. }
  3417. break;
  3418. case RADEON_RING_TYPE_GFX_INDEX:
  3419. ref_and_mask = CP0;
  3420. break;
  3421. }
  3422. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3423. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3424. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3425. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3426. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3427. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3428. radeon_ring_write(ring, ref_and_mask);
  3429. radeon_ring_write(ring, ref_and_mask);
  3430. radeon_ring_write(ring, 0x20); /* poll interval */
  3431. }
  3432. /**
  3433. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3434. *
  3435. * @rdev: radeon_device pointer
  3436. * @fence: radeon fence object
  3437. *
  3438. * Emits a fence sequnce number on the gfx ring and flushes
  3439. * GPU caches.
  3440. */
  3441. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3442. struct radeon_fence *fence)
  3443. {
  3444. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3445. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3446. /* EVENT_WRITE_EOP - flush caches, send int */
  3447. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3448. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3449. EOP_TC_ACTION_EN |
  3450. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3451. EVENT_INDEX(5)));
  3452. radeon_ring_write(ring, addr & 0xfffffffc);
  3453. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3454. radeon_ring_write(ring, fence->seq);
  3455. radeon_ring_write(ring, 0);
  3456. /* HDP flush */
  3457. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3458. }
  3459. /**
  3460. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3461. *
  3462. * @rdev: radeon_device pointer
  3463. * @fence: radeon fence object
  3464. *
  3465. * Emits a fence sequnce number on the compute ring and flushes
  3466. * GPU caches.
  3467. */
  3468. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3469. struct radeon_fence *fence)
  3470. {
  3471. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3472. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3473. /* RELEASE_MEM - flush caches, send int */
  3474. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3475. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3476. EOP_TC_ACTION_EN |
  3477. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3478. EVENT_INDEX(5)));
  3479. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3480. radeon_ring_write(ring, addr & 0xfffffffc);
  3481. radeon_ring_write(ring, upper_32_bits(addr));
  3482. radeon_ring_write(ring, fence->seq);
  3483. radeon_ring_write(ring, 0);
  3484. /* HDP flush */
  3485. cik_hdp_flush_cp_ring_emit(rdev, fence->ring);
  3486. }
  3487. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3488. struct radeon_ring *ring,
  3489. struct radeon_semaphore *semaphore,
  3490. bool emit_wait)
  3491. {
  3492. uint64_t addr = semaphore->gpu_addr;
  3493. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3494. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3495. radeon_ring_write(ring, addr & 0xffffffff);
  3496. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3497. return true;
  3498. }
  3499. /**
  3500. * cik_copy_cpdma - copy pages using the CP DMA engine
  3501. *
  3502. * @rdev: radeon_device pointer
  3503. * @src_offset: src GPU address
  3504. * @dst_offset: dst GPU address
  3505. * @num_gpu_pages: number of GPU pages to xfer
  3506. * @fence: radeon fence object
  3507. *
  3508. * Copy GPU paging using the CP DMA engine (CIK+).
  3509. * Used by the radeon ttm implementation to move pages if
  3510. * registered as the asic copy callback.
  3511. */
  3512. int cik_copy_cpdma(struct radeon_device *rdev,
  3513. uint64_t src_offset, uint64_t dst_offset,
  3514. unsigned num_gpu_pages,
  3515. struct radeon_fence **fence)
  3516. {
  3517. struct radeon_semaphore *sem = NULL;
  3518. int ring_index = rdev->asic->copy.blit_ring_index;
  3519. struct radeon_ring *ring = &rdev->ring[ring_index];
  3520. u32 size_in_bytes, cur_size_in_bytes, control;
  3521. int i, num_loops;
  3522. int r = 0;
  3523. r = radeon_semaphore_create(rdev, &sem);
  3524. if (r) {
  3525. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3526. return r;
  3527. }
  3528. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3529. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3530. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3531. if (r) {
  3532. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3533. radeon_semaphore_free(rdev, &sem, NULL);
  3534. return r;
  3535. }
  3536. radeon_semaphore_sync_to(sem, *fence);
  3537. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  3538. for (i = 0; i < num_loops; i++) {
  3539. cur_size_in_bytes = size_in_bytes;
  3540. if (cur_size_in_bytes > 0x1fffff)
  3541. cur_size_in_bytes = 0x1fffff;
  3542. size_in_bytes -= cur_size_in_bytes;
  3543. control = 0;
  3544. if (size_in_bytes == 0)
  3545. control |= PACKET3_DMA_DATA_CP_SYNC;
  3546. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3547. radeon_ring_write(ring, control);
  3548. radeon_ring_write(ring, lower_32_bits(src_offset));
  3549. radeon_ring_write(ring, upper_32_bits(src_offset));
  3550. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3551. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3552. radeon_ring_write(ring, cur_size_in_bytes);
  3553. src_offset += cur_size_in_bytes;
  3554. dst_offset += cur_size_in_bytes;
  3555. }
  3556. r = radeon_fence_emit(rdev, fence, ring->idx);
  3557. if (r) {
  3558. radeon_ring_unlock_undo(rdev, ring);
  3559. return r;
  3560. }
  3561. radeon_ring_unlock_commit(rdev, ring);
  3562. radeon_semaphore_free(rdev, &sem, *fence);
  3563. return r;
  3564. }
  3565. /*
  3566. * IB stuff
  3567. */
  3568. /**
  3569. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3570. *
  3571. * @rdev: radeon_device pointer
  3572. * @ib: radeon indirect buffer object
  3573. *
  3574. * Emits an DE (drawing engine) or CE (constant engine) IB
  3575. * on the gfx ring. IBs are usually generated by userspace
  3576. * acceleration drivers and submitted to the kernel for
  3577. * sheduling on the ring. This function schedules the IB
  3578. * on the gfx ring for execution by the GPU.
  3579. */
  3580. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3581. {
  3582. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3583. u32 header, control = INDIRECT_BUFFER_VALID;
  3584. if (ib->is_const_ib) {
  3585. /* set switch buffer packet before const IB */
  3586. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3587. radeon_ring_write(ring, 0);
  3588. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3589. } else {
  3590. u32 next_rptr;
  3591. if (ring->rptr_save_reg) {
  3592. next_rptr = ring->wptr + 3 + 4;
  3593. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3594. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3595. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3596. radeon_ring_write(ring, next_rptr);
  3597. } else if (rdev->wb.enabled) {
  3598. next_rptr = ring->wptr + 5 + 4;
  3599. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3600. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3601. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3602. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3603. radeon_ring_write(ring, next_rptr);
  3604. }
  3605. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3606. }
  3607. control |= ib->length_dw |
  3608. (ib->vm ? (ib->vm->id << 24) : 0);
  3609. radeon_ring_write(ring, header);
  3610. radeon_ring_write(ring,
  3611. #ifdef __BIG_ENDIAN
  3612. (2 << 0) |
  3613. #endif
  3614. (ib->gpu_addr & 0xFFFFFFFC));
  3615. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3616. radeon_ring_write(ring, control);
  3617. }
  3618. /**
  3619. * cik_ib_test - basic gfx ring IB test
  3620. *
  3621. * @rdev: radeon_device pointer
  3622. * @ring: radeon_ring structure holding ring information
  3623. *
  3624. * Allocate an IB and execute it on the gfx ring (CIK).
  3625. * Provides a basic gfx ring test to verify that IBs are working.
  3626. * Returns 0 on success, error on failure.
  3627. */
  3628. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3629. {
  3630. struct radeon_ib ib;
  3631. uint32_t scratch;
  3632. uint32_t tmp = 0;
  3633. unsigned i;
  3634. int r;
  3635. r = radeon_scratch_get(rdev, &scratch);
  3636. if (r) {
  3637. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3638. return r;
  3639. }
  3640. WREG32(scratch, 0xCAFEDEAD);
  3641. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3642. if (r) {
  3643. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3644. radeon_scratch_free(rdev, scratch);
  3645. return r;
  3646. }
  3647. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3648. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3649. ib.ptr[2] = 0xDEADBEEF;
  3650. ib.length_dw = 3;
  3651. r = radeon_ib_schedule(rdev, &ib, NULL);
  3652. if (r) {
  3653. radeon_scratch_free(rdev, scratch);
  3654. radeon_ib_free(rdev, &ib);
  3655. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3656. return r;
  3657. }
  3658. r = radeon_fence_wait(ib.fence, false);
  3659. if (r) {
  3660. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3661. radeon_scratch_free(rdev, scratch);
  3662. radeon_ib_free(rdev, &ib);
  3663. return r;
  3664. }
  3665. for (i = 0; i < rdev->usec_timeout; i++) {
  3666. tmp = RREG32(scratch);
  3667. if (tmp == 0xDEADBEEF)
  3668. break;
  3669. DRM_UDELAY(1);
  3670. }
  3671. if (i < rdev->usec_timeout) {
  3672. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3673. } else {
  3674. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3675. scratch, tmp);
  3676. r = -EINVAL;
  3677. }
  3678. radeon_scratch_free(rdev, scratch);
  3679. radeon_ib_free(rdev, &ib);
  3680. return r;
  3681. }
  3682. /*
  3683. * CP.
  3684. * On CIK, gfx and compute now have independant command processors.
  3685. *
  3686. * GFX
  3687. * Gfx consists of a single ring and can process both gfx jobs and
  3688. * compute jobs. The gfx CP consists of three microengines (ME):
  3689. * PFP - Pre-Fetch Parser
  3690. * ME - Micro Engine
  3691. * CE - Constant Engine
  3692. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3693. * The CE is an asynchronous engine used for updating buffer desciptors
  3694. * used by the DE so that they can be loaded into cache in parallel
  3695. * while the DE is processing state update packets.
  3696. *
  3697. * Compute
  3698. * The compute CP consists of two microengines (ME):
  3699. * MEC1 - Compute MicroEngine 1
  3700. * MEC2 - Compute MicroEngine 2
  3701. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3702. * The queues are exposed to userspace and are programmed directly
  3703. * by the compute runtime.
  3704. */
  3705. /**
  3706. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3707. *
  3708. * @rdev: radeon_device pointer
  3709. * @enable: enable or disable the MEs
  3710. *
  3711. * Halts or unhalts the gfx MEs.
  3712. */
  3713. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3714. {
  3715. if (enable)
  3716. WREG32(CP_ME_CNTL, 0);
  3717. else {
  3718. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3719. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3720. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3721. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3722. }
  3723. udelay(50);
  3724. }
  3725. /**
  3726. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3727. *
  3728. * @rdev: radeon_device pointer
  3729. *
  3730. * Loads the gfx PFP, ME, and CE ucode.
  3731. * Returns 0 for success, -EINVAL if the ucode is not available.
  3732. */
  3733. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3734. {
  3735. const __be32 *fw_data;
  3736. int i;
  3737. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3738. return -EINVAL;
  3739. cik_cp_gfx_enable(rdev, false);
  3740. /* PFP */
  3741. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3742. WREG32(CP_PFP_UCODE_ADDR, 0);
  3743. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3744. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3745. WREG32(CP_PFP_UCODE_ADDR, 0);
  3746. /* CE */
  3747. fw_data = (const __be32 *)rdev->ce_fw->data;
  3748. WREG32(CP_CE_UCODE_ADDR, 0);
  3749. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3750. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3751. WREG32(CP_CE_UCODE_ADDR, 0);
  3752. /* ME */
  3753. fw_data = (const __be32 *)rdev->me_fw->data;
  3754. WREG32(CP_ME_RAM_WADDR, 0);
  3755. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3756. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3757. WREG32(CP_ME_RAM_WADDR, 0);
  3758. WREG32(CP_PFP_UCODE_ADDR, 0);
  3759. WREG32(CP_CE_UCODE_ADDR, 0);
  3760. WREG32(CP_ME_RAM_WADDR, 0);
  3761. WREG32(CP_ME_RAM_RADDR, 0);
  3762. return 0;
  3763. }
  3764. /**
  3765. * cik_cp_gfx_start - start the gfx ring
  3766. *
  3767. * @rdev: radeon_device pointer
  3768. *
  3769. * Enables the ring and loads the clear state context and other
  3770. * packets required to init the ring.
  3771. * Returns 0 for success, error for failure.
  3772. */
  3773. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3774. {
  3775. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3776. int r, i;
  3777. /* init the CP */
  3778. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3779. WREG32(CP_ENDIAN_SWAP, 0);
  3780. WREG32(CP_DEVICE_ID, 1);
  3781. cik_cp_gfx_enable(rdev, true);
  3782. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3783. if (r) {
  3784. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3785. return r;
  3786. }
  3787. /* init the CE partitions. CE only used for gfx on CIK */
  3788. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3789. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3790. radeon_ring_write(ring, 0xc000);
  3791. radeon_ring_write(ring, 0xc000);
  3792. /* setup clear context state */
  3793. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3794. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3795. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3796. radeon_ring_write(ring, 0x80000000);
  3797. radeon_ring_write(ring, 0x80000000);
  3798. for (i = 0; i < cik_default_size; i++)
  3799. radeon_ring_write(ring, cik_default_state[i]);
  3800. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3801. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3802. /* set clear context state */
  3803. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3804. radeon_ring_write(ring, 0);
  3805. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3806. radeon_ring_write(ring, 0x00000316);
  3807. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3808. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3809. radeon_ring_unlock_commit(rdev, ring);
  3810. return 0;
  3811. }
  3812. /**
  3813. * cik_cp_gfx_fini - stop the gfx ring
  3814. *
  3815. * @rdev: radeon_device pointer
  3816. *
  3817. * Stop the gfx ring and tear down the driver ring
  3818. * info.
  3819. */
  3820. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3821. {
  3822. cik_cp_gfx_enable(rdev, false);
  3823. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3824. }
  3825. /**
  3826. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3827. *
  3828. * @rdev: radeon_device pointer
  3829. *
  3830. * Program the location and size of the gfx ring buffer
  3831. * and test it to make sure it's working.
  3832. * Returns 0 for success, error for failure.
  3833. */
  3834. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3835. {
  3836. struct radeon_ring *ring;
  3837. u32 tmp;
  3838. u32 rb_bufsz;
  3839. u64 rb_addr;
  3840. int r;
  3841. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3842. if (rdev->family != CHIP_HAWAII)
  3843. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3844. /* Set the write pointer delay */
  3845. WREG32(CP_RB_WPTR_DELAY, 0);
  3846. /* set the RB to use vmid 0 */
  3847. WREG32(CP_RB_VMID, 0);
  3848. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3849. /* ring 0 - compute and gfx */
  3850. /* Set ring buffer size */
  3851. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3852. rb_bufsz = order_base_2(ring->ring_size / 8);
  3853. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3854. #ifdef __BIG_ENDIAN
  3855. tmp |= BUF_SWAP_32BIT;
  3856. #endif
  3857. WREG32(CP_RB0_CNTL, tmp);
  3858. /* Initialize the ring buffer's read and write pointers */
  3859. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3860. ring->wptr = 0;
  3861. WREG32(CP_RB0_WPTR, ring->wptr);
  3862. /* set the wb address wether it's enabled or not */
  3863. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3864. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3865. /* scratch register shadowing is no longer supported */
  3866. WREG32(SCRATCH_UMSK, 0);
  3867. if (!rdev->wb.enabled)
  3868. tmp |= RB_NO_UPDATE;
  3869. mdelay(1);
  3870. WREG32(CP_RB0_CNTL, tmp);
  3871. rb_addr = ring->gpu_addr >> 8;
  3872. WREG32(CP_RB0_BASE, rb_addr);
  3873. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3874. /* start the ring */
  3875. cik_cp_gfx_start(rdev);
  3876. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3877. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3878. if (r) {
  3879. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3880. return r;
  3881. }
  3882. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3883. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3884. return 0;
  3885. }
  3886. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3887. struct radeon_ring *ring)
  3888. {
  3889. u32 rptr;
  3890. if (rdev->wb.enabled)
  3891. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3892. else
  3893. rptr = RREG32(CP_RB0_RPTR);
  3894. return rptr;
  3895. }
  3896. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3897. struct radeon_ring *ring)
  3898. {
  3899. u32 wptr;
  3900. wptr = RREG32(CP_RB0_WPTR);
  3901. return wptr;
  3902. }
  3903. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3904. struct radeon_ring *ring)
  3905. {
  3906. WREG32(CP_RB0_WPTR, ring->wptr);
  3907. (void)RREG32(CP_RB0_WPTR);
  3908. }
  3909. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3910. struct radeon_ring *ring)
  3911. {
  3912. u32 rptr;
  3913. if (rdev->wb.enabled) {
  3914. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3915. } else {
  3916. mutex_lock(&rdev->srbm_mutex);
  3917. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3918. rptr = RREG32(CP_HQD_PQ_RPTR);
  3919. cik_srbm_select(rdev, 0, 0, 0, 0);
  3920. mutex_unlock(&rdev->srbm_mutex);
  3921. }
  3922. return rptr;
  3923. }
  3924. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  3925. struct radeon_ring *ring)
  3926. {
  3927. u32 wptr;
  3928. if (rdev->wb.enabled) {
  3929. /* XXX check if swapping is necessary on BE */
  3930. wptr = rdev->wb.wb[ring->wptr_offs/4];
  3931. } else {
  3932. mutex_lock(&rdev->srbm_mutex);
  3933. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3934. wptr = RREG32(CP_HQD_PQ_WPTR);
  3935. cik_srbm_select(rdev, 0, 0, 0, 0);
  3936. mutex_unlock(&rdev->srbm_mutex);
  3937. }
  3938. return wptr;
  3939. }
  3940. void cik_compute_set_wptr(struct radeon_device *rdev,
  3941. struct radeon_ring *ring)
  3942. {
  3943. /* XXX check if swapping is necessary on BE */
  3944. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  3945. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3946. }
  3947. /**
  3948. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3949. *
  3950. * @rdev: radeon_device pointer
  3951. * @enable: enable or disable the MEs
  3952. *
  3953. * Halts or unhalts the compute MEs.
  3954. */
  3955. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3956. {
  3957. if (enable)
  3958. WREG32(CP_MEC_CNTL, 0);
  3959. else {
  3960. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3961. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3962. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3963. }
  3964. udelay(50);
  3965. }
  3966. /**
  3967. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3968. *
  3969. * @rdev: radeon_device pointer
  3970. *
  3971. * Loads the compute MEC1&2 ucode.
  3972. * Returns 0 for success, -EINVAL if the ucode is not available.
  3973. */
  3974. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3975. {
  3976. const __be32 *fw_data;
  3977. int i;
  3978. if (!rdev->mec_fw)
  3979. return -EINVAL;
  3980. cik_cp_compute_enable(rdev, false);
  3981. /* MEC1 */
  3982. fw_data = (const __be32 *)rdev->mec_fw->data;
  3983. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3984. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3985. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3986. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3987. if (rdev->family == CHIP_KAVERI) {
  3988. /* MEC2 */
  3989. fw_data = (const __be32 *)rdev->mec_fw->data;
  3990. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3991. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3992. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3993. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3994. }
  3995. return 0;
  3996. }
  3997. /**
  3998. * cik_cp_compute_start - start the compute queues
  3999. *
  4000. * @rdev: radeon_device pointer
  4001. *
  4002. * Enable the compute queues.
  4003. * Returns 0 for success, error for failure.
  4004. */
  4005. static int cik_cp_compute_start(struct radeon_device *rdev)
  4006. {
  4007. cik_cp_compute_enable(rdev, true);
  4008. return 0;
  4009. }
  4010. /**
  4011. * cik_cp_compute_fini - stop the compute queues
  4012. *
  4013. * @rdev: radeon_device pointer
  4014. *
  4015. * Stop the compute queues and tear down the driver queue
  4016. * info.
  4017. */
  4018. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4019. {
  4020. int i, idx, r;
  4021. cik_cp_compute_enable(rdev, false);
  4022. for (i = 0; i < 2; i++) {
  4023. if (i == 0)
  4024. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4025. else
  4026. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4027. if (rdev->ring[idx].mqd_obj) {
  4028. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4029. if (unlikely(r != 0))
  4030. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4031. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4032. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4033. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4034. rdev->ring[idx].mqd_obj = NULL;
  4035. }
  4036. }
  4037. }
  4038. static void cik_mec_fini(struct radeon_device *rdev)
  4039. {
  4040. int r;
  4041. if (rdev->mec.hpd_eop_obj) {
  4042. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4043. if (unlikely(r != 0))
  4044. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4045. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4046. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4047. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4048. rdev->mec.hpd_eop_obj = NULL;
  4049. }
  4050. }
  4051. #define MEC_HPD_SIZE 2048
  4052. static int cik_mec_init(struct radeon_device *rdev)
  4053. {
  4054. int r;
  4055. u32 *hpd;
  4056. /*
  4057. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4058. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4059. */
  4060. if (rdev->family == CHIP_KAVERI)
  4061. rdev->mec.num_mec = 2;
  4062. else
  4063. rdev->mec.num_mec = 1;
  4064. rdev->mec.num_pipe = 4;
  4065. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4066. if (rdev->mec.hpd_eop_obj == NULL) {
  4067. r = radeon_bo_create(rdev,
  4068. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4069. PAGE_SIZE, true,
  4070. RADEON_GEM_DOMAIN_GTT, NULL,
  4071. &rdev->mec.hpd_eop_obj);
  4072. if (r) {
  4073. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4074. return r;
  4075. }
  4076. }
  4077. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4078. if (unlikely(r != 0)) {
  4079. cik_mec_fini(rdev);
  4080. return r;
  4081. }
  4082. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4083. &rdev->mec.hpd_eop_gpu_addr);
  4084. if (r) {
  4085. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4086. cik_mec_fini(rdev);
  4087. return r;
  4088. }
  4089. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4090. if (r) {
  4091. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4092. cik_mec_fini(rdev);
  4093. return r;
  4094. }
  4095. /* clear memory. Not sure if this is required or not */
  4096. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4097. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4098. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4099. return 0;
  4100. }
  4101. struct hqd_registers
  4102. {
  4103. u32 cp_mqd_base_addr;
  4104. u32 cp_mqd_base_addr_hi;
  4105. u32 cp_hqd_active;
  4106. u32 cp_hqd_vmid;
  4107. u32 cp_hqd_persistent_state;
  4108. u32 cp_hqd_pipe_priority;
  4109. u32 cp_hqd_queue_priority;
  4110. u32 cp_hqd_quantum;
  4111. u32 cp_hqd_pq_base;
  4112. u32 cp_hqd_pq_base_hi;
  4113. u32 cp_hqd_pq_rptr;
  4114. u32 cp_hqd_pq_rptr_report_addr;
  4115. u32 cp_hqd_pq_rptr_report_addr_hi;
  4116. u32 cp_hqd_pq_wptr_poll_addr;
  4117. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4118. u32 cp_hqd_pq_doorbell_control;
  4119. u32 cp_hqd_pq_wptr;
  4120. u32 cp_hqd_pq_control;
  4121. u32 cp_hqd_ib_base_addr;
  4122. u32 cp_hqd_ib_base_addr_hi;
  4123. u32 cp_hqd_ib_rptr;
  4124. u32 cp_hqd_ib_control;
  4125. u32 cp_hqd_iq_timer;
  4126. u32 cp_hqd_iq_rptr;
  4127. u32 cp_hqd_dequeue_request;
  4128. u32 cp_hqd_dma_offload;
  4129. u32 cp_hqd_sema_cmd;
  4130. u32 cp_hqd_msg_type;
  4131. u32 cp_hqd_atomic0_preop_lo;
  4132. u32 cp_hqd_atomic0_preop_hi;
  4133. u32 cp_hqd_atomic1_preop_lo;
  4134. u32 cp_hqd_atomic1_preop_hi;
  4135. u32 cp_hqd_hq_scheduler0;
  4136. u32 cp_hqd_hq_scheduler1;
  4137. u32 cp_mqd_control;
  4138. };
  4139. struct bonaire_mqd
  4140. {
  4141. u32 header;
  4142. u32 dispatch_initiator;
  4143. u32 dimensions[3];
  4144. u32 start_idx[3];
  4145. u32 num_threads[3];
  4146. u32 pipeline_stat_enable;
  4147. u32 perf_counter_enable;
  4148. u32 pgm[2];
  4149. u32 tba[2];
  4150. u32 tma[2];
  4151. u32 pgm_rsrc[2];
  4152. u32 vmid;
  4153. u32 resource_limits;
  4154. u32 static_thread_mgmt01[2];
  4155. u32 tmp_ring_size;
  4156. u32 static_thread_mgmt23[2];
  4157. u32 restart[3];
  4158. u32 thread_trace_enable;
  4159. u32 reserved1;
  4160. u32 user_data[16];
  4161. u32 vgtcs_invoke_count[2];
  4162. struct hqd_registers queue_state;
  4163. u32 dequeue_cntr;
  4164. u32 interrupt_queue[64];
  4165. };
  4166. /**
  4167. * cik_cp_compute_resume - setup the compute queue registers
  4168. *
  4169. * @rdev: radeon_device pointer
  4170. *
  4171. * Program the compute queues and test them to make sure they
  4172. * are working.
  4173. * Returns 0 for success, error for failure.
  4174. */
  4175. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4176. {
  4177. int r, i, idx;
  4178. u32 tmp;
  4179. bool use_doorbell = true;
  4180. u64 hqd_gpu_addr;
  4181. u64 mqd_gpu_addr;
  4182. u64 eop_gpu_addr;
  4183. u64 wb_gpu_addr;
  4184. u32 *buf;
  4185. struct bonaire_mqd *mqd;
  4186. r = cik_cp_compute_start(rdev);
  4187. if (r)
  4188. return r;
  4189. /* fix up chicken bits */
  4190. tmp = RREG32(CP_CPF_DEBUG);
  4191. tmp |= (1 << 23);
  4192. WREG32(CP_CPF_DEBUG, tmp);
  4193. /* init the pipes */
  4194. mutex_lock(&rdev->srbm_mutex);
  4195. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  4196. int me = (i < 4) ? 1 : 2;
  4197. int pipe = (i < 4) ? i : (i - 4);
  4198. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  4199. cik_srbm_select(rdev, me, pipe, 0, 0);
  4200. /* write the EOP addr */
  4201. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4202. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4203. /* set the VMID assigned */
  4204. WREG32(CP_HPD_EOP_VMID, 0);
  4205. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4206. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4207. tmp &= ~EOP_SIZE_MASK;
  4208. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4209. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4210. }
  4211. cik_srbm_select(rdev, 0, 0, 0, 0);
  4212. mutex_unlock(&rdev->srbm_mutex);
  4213. /* init the queues. Just two for now. */
  4214. for (i = 0; i < 2; i++) {
  4215. if (i == 0)
  4216. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4217. else
  4218. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4219. if (rdev->ring[idx].mqd_obj == NULL) {
  4220. r = radeon_bo_create(rdev,
  4221. sizeof(struct bonaire_mqd),
  4222. PAGE_SIZE, true,
  4223. RADEON_GEM_DOMAIN_GTT, NULL,
  4224. &rdev->ring[idx].mqd_obj);
  4225. if (r) {
  4226. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4227. return r;
  4228. }
  4229. }
  4230. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4231. if (unlikely(r != 0)) {
  4232. cik_cp_compute_fini(rdev);
  4233. return r;
  4234. }
  4235. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4236. &mqd_gpu_addr);
  4237. if (r) {
  4238. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4239. cik_cp_compute_fini(rdev);
  4240. return r;
  4241. }
  4242. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4243. if (r) {
  4244. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4245. cik_cp_compute_fini(rdev);
  4246. return r;
  4247. }
  4248. /* init the mqd struct */
  4249. memset(buf, 0, sizeof(struct bonaire_mqd));
  4250. mqd = (struct bonaire_mqd *)buf;
  4251. mqd->header = 0xC0310800;
  4252. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4253. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4254. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4255. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4256. mutex_lock(&rdev->srbm_mutex);
  4257. cik_srbm_select(rdev, rdev->ring[idx].me,
  4258. rdev->ring[idx].pipe,
  4259. rdev->ring[idx].queue, 0);
  4260. /* disable wptr polling */
  4261. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4262. tmp &= ~WPTR_POLL_EN;
  4263. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4264. /* enable doorbell? */
  4265. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4266. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4267. if (use_doorbell)
  4268. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4269. else
  4270. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4271. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4272. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4273. /* disable the queue if it's active */
  4274. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4275. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4276. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4277. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4278. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4279. for (i = 0; i < rdev->usec_timeout; i++) {
  4280. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4281. break;
  4282. udelay(1);
  4283. }
  4284. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4285. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4286. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4287. }
  4288. /* set the pointer to the MQD */
  4289. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4290. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4291. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4292. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4293. /* set MQD vmid to 0 */
  4294. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4295. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4296. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4297. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4298. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4299. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4300. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4301. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4302. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4303. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4304. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4305. mqd->queue_state.cp_hqd_pq_control &=
  4306. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4307. mqd->queue_state.cp_hqd_pq_control |=
  4308. order_base_2(rdev->ring[idx].ring_size / 8);
  4309. mqd->queue_state.cp_hqd_pq_control |=
  4310. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4311. #ifdef __BIG_ENDIAN
  4312. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4313. #endif
  4314. mqd->queue_state.cp_hqd_pq_control &=
  4315. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4316. mqd->queue_state.cp_hqd_pq_control |=
  4317. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4318. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4319. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4320. if (i == 0)
  4321. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4322. else
  4323. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4324. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4325. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4326. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4327. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4328. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4329. /* set the wb address wether it's enabled or not */
  4330. if (i == 0)
  4331. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4332. else
  4333. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4334. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4335. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4336. upper_32_bits(wb_gpu_addr) & 0xffff;
  4337. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4338. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4339. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4340. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4341. /* enable the doorbell if requested */
  4342. if (use_doorbell) {
  4343. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4344. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4345. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4346. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4347. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4348. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4349. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4350. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4351. } else {
  4352. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4353. }
  4354. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4355. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4356. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4357. rdev->ring[idx].wptr = 0;
  4358. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4359. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4360. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4361. /* set the vmid for the queue */
  4362. mqd->queue_state.cp_hqd_vmid = 0;
  4363. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4364. /* activate the queue */
  4365. mqd->queue_state.cp_hqd_active = 1;
  4366. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4367. cik_srbm_select(rdev, 0, 0, 0, 0);
  4368. mutex_unlock(&rdev->srbm_mutex);
  4369. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4370. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4371. rdev->ring[idx].ready = true;
  4372. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4373. if (r)
  4374. rdev->ring[idx].ready = false;
  4375. }
  4376. return 0;
  4377. }
  4378. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4379. {
  4380. cik_cp_gfx_enable(rdev, enable);
  4381. cik_cp_compute_enable(rdev, enable);
  4382. }
  4383. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4384. {
  4385. int r;
  4386. r = cik_cp_gfx_load_microcode(rdev);
  4387. if (r)
  4388. return r;
  4389. r = cik_cp_compute_load_microcode(rdev);
  4390. if (r)
  4391. return r;
  4392. return 0;
  4393. }
  4394. static void cik_cp_fini(struct radeon_device *rdev)
  4395. {
  4396. cik_cp_gfx_fini(rdev);
  4397. cik_cp_compute_fini(rdev);
  4398. }
  4399. static int cik_cp_resume(struct radeon_device *rdev)
  4400. {
  4401. int r;
  4402. cik_enable_gui_idle_interrupt(rdev, false);
  4403. r = cik_cp_load_microcode(rdev);
  4404. if (r)
  4405. return r;
  4406. r = cik_cp_gfx_resume(rdev);
  4407. if (r)
  4408. return r;
  4409. r = cik_cp_compute_resume(rdev);
  4410. if (r)
  4411. return r;
  4412. cik_enable_gui_idle_interrupt(rdev, true);
  4413. return 0;
  4414. }
  4415. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4416. {
  4417. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4418. RREG32(GRBM_STATUS));
  4419. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4420. RREG32(GRBM_STATUS2));
  4421. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4422. RREG32(GRBM_STATUS_SE0));
  4423. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4424. RREG32(GRBM_STATUS_SE1));
  4425. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4426. RREG32(GRBM_STATUS_SE2));
  4427. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4428. RREG32(GRBM_STATUS_SE3));
  4429. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4430. RREG32(SRBM_STATUS));
  4431. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4432. RREG32(SRBM_STATUS2));
  4433. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4434. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4435. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4436. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4437. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4438. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4439. RREG32(CP_STALLED_STAT1));
  4440. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4441. RREG32(CP_STALLED_STAT2));
  4442. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4443. RREG32(CP_STALLED_STAT3));
  4444. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4445. RREG32(CP_CPF_BUSY_STAT));
  4446. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4447. RREG32(CP_CPF_STALLED_STAT1));
  4448. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4449. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4450. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4451. RREG32(CP_CPC_STALLED_STAT1));
  4452. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4453. }
  4454. /**
  4455. * cik_gpu_check_soft_reset - check which blocks are busy
  4456. *
  4457. * @rdev: radeon_device pointer
  4458. *
  4459. * Check which blocks are busy and return the relevant reset
  4460. * mask to be used by cik_gpu_soft_reset().
  4461. * Returns a mask of the blocks to be reset.
  4462. */
  4463. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4464. {
  4465. u32 reset_mask = 0;
  4466. u32 tmp;
  4467. /* GRBM_STATUS */
  4468. tmp = RREG32(GRBM_STATUS);
  4469. if (tmp & (PA_BUSY | SC_BUSY |
  4470. BCI_BUSY | SX_BUSY |
  4471. TA_BUSY | VGT_BUSY |
  4472. DB_BUSY | CB_BUSY |
  4473. GDS_BUSY | SPI_BUSY |
  4474. IA_BUSY | IA_BUSY_NO_DMA))
  4475. reset_mask |= RADEON_RESET_GFX;
  4476. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4477. reset_mask |= RADEON_RESET_CP;
  4478. /* GRBM_STATUS2 */
  4479. tmp = RREG32(GRBM_STATUS2);
  4480. if (tmp & RLC_BUSY)
  4481. reset_mask |= RADEON_RESET_RLC;
  4482. /* SDMA0_STATUS_REG */
  4483. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4484. if (!(tmp & SDMA_IDLE))
  4485. reset_mask |= RADEON_RESET_DMA;
  4486. /* SDMA1_STATUS_REG */
  4487. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4488. if (!(tmp & SDMA_IDLE))
  4489. reset_mask |= RADEON_RESET_DMA1;
  4490. /* SRBM_STATUS2 */
  4491. tmp = RREG32(SRBM_STATUS2);
  4492. if (tmp & SDMA_BUSY)
  4493. reset_mask |= RADEON_RESET_DMA;
  4494. if (tmp & SDMA1_BUSY)
  4495. reset_mask |= RADEON_RESET_DMA1;
  4496. /* SRBM_STATUS */
  4497. tmp = RREG32(SRBM_STATUS);
  4498. if (tmp & IH_BUSY)
  4499. reset_mask |= RADEON_RESET_IH;
  4500. if (tmp & SEM_BUSY)
  4501. reset_mask |= RADEON_RESET_SEM;
  4502. if (tmp & GRBM_RQ_PENDING)
  4503. reset_mask |= RADEON_RESET_GRBM;
  4504. if (tmp & VMC_BUSY)
  4505. reset_mask |= RADEON_RESET_VMC;
  4506. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4507. MCC_BUSY | MCD_BUSY))
  4508. reset_mask |= RADEON_RESET_MC;
  4509. if (evergreen_is_display_hung(rdev))
  4510. reset_mask |= RADEON_RESET_DISPLAY;
  4511. /* Skip MC reset as it's mostly likely not hung, just busy */
  4512. if (reset_mask & RADEON_RESET_MC) {
  4513. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4514. reset_mask &= ~RADEON_RESET_MC;
  4515. }
  4516. return reset_mask;
  4517. }
  4518. /**
  4519. * cik_gpu_soft_reset - soft reset GPU
  4520. *
  4521. * @rdev: radeon_device pointer
  4522. * @reset_mask: mask of which blocks to reset
  4523. *
  4524. * Soft reset the blocks specified in @reset_mask.
  4525. */
  4526. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4527. {
  4528. struct evergreen_mc_save save;
  4529. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4530. u32 tmp;
  4531. if (reset_mask == 0)
  4532. return;
  4533. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4534. cik_print_gpu_status_regs(rdev);
  4535. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4536. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4537. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4538. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4539. /* disable CG/PG */
  4540. cik_fini_pg(rdev);
  4541. cik_fini_cg(rdev);
  4542. /* stop the rlc */
  4543. cik_rlc_stop(rdev);
  4544. /* Disable GFX parsing/prefetching */
  4545. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4546. /* Disable MEC parsing/prefetching */
  4547. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4548. if (reset_mask & RADEON_RESET_DMA) {
  4549. /* sdma0 */
  4550. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4551. tmp |= SDMA_HALT;
  4552. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4553. }
  4554. if (reset_mask & RADEON_RESET_DMA1) {
  4555. /* sdma1 */
  4556. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4557. tmp |= SDMA_HALT;
  4558. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4559. }
  4560. evergreen_mc_stop(rdev, &save);
  4561. if (evergreen_mc_wait_for_idle(rdev)) {
  4562. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4563. }
  4564. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4565. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4566. if (reset_mask & RADEON_RESET_CP) {
  4567. grbm_soft_reset |= SOFT_RESET_CP;
  4568. srbm_soft_reset |= SOFT_RESET_GRBM;
  4569. }
  4570. if (reset_mask & RADEON_RESET_DMA)
  4571. srbm_soft_reset |= SOFT_RESET_SDMA;
  4572. if (reset_mask & RADEON_RESET_DMA1)
  4573. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4574. if (reset_mask & RADEON_RESET_DISPLAY)
  4575. srbm_soft_reset |= SOFT_RESET_DC;
  4576. if (reset_mask & RADEON_RESET_RLC)
  4577. grbm_soft_reset |= SOFT_RESET_RLC;
  4578. if (reset_mask & RADEON_RESET_SEM)
  4579. srbm_soft_reset |= SOFT_RESET_SEM;
  4580. if (reset_mask & RADEON_RESET_IH)
  4581. srbm_soft_reset |= SOFT_RESET_IH;
  4582. if (reset_mask & RADEON_RESET_GRBM)
  4583. srbm_soft_reset |= SOFT_RESET_GRBM;
  4584. if (reset_mask & RADEON_RESET_VMC)
  4585. srbm_soft_reset |= SOFT_RESET_VMC;
  4586. if (!(rdev->flags & RADEON_IS_IGP)) {
  4587. if (reset_mask & RADEON_RESET_MC)
  4588. srbm_soft_reset |= SOFT_RESET_MC;
  4589. }
  4590. if (grbm_soft_reset) {
  4591. tmp = RREG32(GRBM_SOFT_RESET);
  4592. tmp |= grbm_soft_reset;
  4593. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4594. WREG32(GRBM_SOFT_RESET, tmp);
  4595. tmp = RREG32(GRBM_SOFT_RESET);
  4596. udelay(50);
  4597. tmp &= ~grbm_soft_reset;
  4598. WREG32(GRBM_SOFT_RESET, tmp);
  4599. tmp = RREG32(GRBM_SOFT_RESET);
  4600. }
  4601. if (srbm_soft_reset) {
  4602. tmp = RREG32(SRBM_SOFT_RESET);
  4603. tmp |= srbm_soft_reset;
  4604. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4605. WREG32(SRBM_SOFT_RESET, tmp);
  4606. tmp = RREG32(SRBM_SOFT_RESET);
  4607. udelay(50);
  4608. tmp &= ~srbm_soft_reset;
  4609. WREG32(SRBM_SOFT_RESET, tmp);
  4610. tmp = RREG32(SRBM_SOFT_RESET);
  4611. }
  4612. /* Wait a little for things to settle down */
  4613. udelay(50);
  4614. evergreen_mc_resume(rdev, &save);
  4615. udelay(50);
  4616. cik_print_gpu_status_regs(rdev);
  4617. }
  4618. struct kv_reset_save_regs {
  4619. u32 gmcon_reng_execute;
  4620. u32 gmcon_misc;
  4621. u32 gmcon_misc3;
  4622. };
  4623. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4624. struct kv_reset_save_regs *save)
  4625. {
  4626. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4627. save->gmcon_misc = RREG32(GMCON_MISC);
  4628. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4629. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4630. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4631. STCTRL_STUTTER_EN));
  4632. }
  4633. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4634. struct kv_reset_save_regs *save)
  4635. {
  4636. int i;
  4637. WREG32(GMCON_PGFSM_WRITE, 0);
  4638. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4639. for (i = 0; i < 5; i++)
  4640. WREG32(GMCON_PGFSM_WRITE, 0);
  4641. WREG32(GMCON_PGFSM_WRITE, 0);
  4642. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4643. for (i = 0; i < 5; i++)
  4644. WREG32(GMCON_PGFSM_WRITE, 0);
  4645. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4646. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4647. for (i = 0; i < 5; i++)
  4648. WREG32(GMCON_PGFSM_WRITE, 0);
  4649. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4650. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4651. for (i = 0; i < 5; i++)
  4652. WREG32(GMCON_PGFSM_WRITE, 0);
  4653. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4654. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4655. for (i = 0; i < 5; i++)
  4656. WREG32(GMCON_PGFSM_WRITE, 0);
  4657. WREG32(GMCON_PGFSM_WRITE, 0);
  4658. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4659. for (i = 0; i < 5; i++)
  4660. WREG32(GMCON_PGFSM_WRITE, 0);
  4661. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4662. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4663. for (i = 0; i < 5; i++)
  4664. WREG32(GMCON_PGFSM_WRITE, 0);
  4665. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4666. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4667. for (i = 0; i < 5; i++)
  4668. WREG32(GMCON_PGFSM_WRITE, 0);
  4669. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4670. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4671. for (i = 0; i < 5; i++)
  4672. WREG32(GMCON_PGFSM_WRITE, 0);
  4673. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4674. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4675. for (i = 0; i < 5; i++)
  4676. WREG32(GMCON_PGFSM_WRITE, 0);
  4677. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4678. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4679. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4680. WREG32(GMCON_MISC, save->gmcon_misc);
  4681. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4682. }
  4683. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4684. {
  4685. struct evergreen_mc_save save;
  4686. struct kv_reset_save_regs kv_save = { 0 };
  4687. u32 tmp, i;
  4688. dev_info(rdev->dev, "GPU pci config reset\n");
  4689. /* disable dpm? */
  4690. /* disable cg/pg */
  4691. cik_fini_pg(rdev);
  4692. cik_fini_cg(rdev);
  4693. /* Disable GFX parsing/prefetching */
  4694. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4695. /* Disable MEC parsing/prefetching */
  4696. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4697. /* sdma0 */
  4698. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4699. tmp |= SDMA_HALT;
  4700. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4701. /* sdma1 */
  4702. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4703. tmp |= SDMA_HALT;
  4704. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4705. /* XXX other engines? */
  4706. /* halt the rlc, disable cp internal ints */
  4707. cik_rlc_stop(rdev);
  4708. udelay(50);
  4709. /* disable mem access */
  4710. evergreen_mc_stop(rdev, &save);
  4711. if (evergreen_mc_wait_for_idle(rdev)) {
  4712. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4713. }
  4714. if (rdev->flags & RADEON_IS_IGP)
  4715. kv_save_regs_for_reset(rdev, &kv_save);
  4716. /* disable BM */
  4717. pci_clear_master(rdev->pdev);
  4718. /* reset */
  4719. radeon_pci_config_reset(rdev);
  4720. udelay(100);
  4721. /* wait for asic to come out of reset */
  4722. for (i = 0; i < rdev->usec_timeout; i++) {
  4723. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4724. break;
  4725. udelay(1);
  4726. }
  4727. /* does asic init need to be run first??? */
  4728. if (rdev->flags & RADEON_IS_IGP)
  4729. kv_restore_regs_for_reset(rdev, &kv_save);
  4730. }
  4731. /**
  4732. * cik_asic_reset - soft reset GPU
  4733. *
  4734. * @rdev: radeon_device pointer
  4735. *
  4736. * Look up which blocks are hung and attempt
  4737. * to reset them.
  4738. * Returns 0 for success.
  4739. */
  4740. int cik_asic_reset(struct radeon_device *rdev)
  4741. {
  4742. u32 reset_mask;
  4743. reset_mask = cik_gpu_check_soft_reset(rdev);
  4744. if (reset_mask)
  4745. r600_set_bios_scratch_engine_hung(rdev, true);
  4746. /* try soft reset */
  4747. cik_gpu_soft_reset(rdev, reset_mask);
  4748. reset_mask = cik_gpu_check_soft_reset(rdev);
  4749. /* try pci config reset */
  4750. if (reset_mask && radeon_hard_reset)
  4751. cik_gpu_pci_config_reset(rdev);
  4752. reset_mask = cik_gpu_check_soft_reset(rdev);
  4753. if (!reset_mask)
  4754. r600_set_bios_scratch_engine_hung(rdev, false);
  4755. return 0;
  4756. }
  4757. /**
  4758. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4759. *
  4760. * @rdev: radeon_device pointer
  4761. * @ring: radeon_ring structure holding ring information
  4762. *
  4763. * Check if the 3D engine is locked up (CIK).
  4764. * Returns true if the engine is locked, false if not.
  4765. */
  4766. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4767. {
  4768. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4769. if (!(reset_mask & (RADEON_RESET_GFX |
  4770. RADEON_RESET_COMPUTE |
  4771. RADEON_RESET_CP))) {
  4772. radeon_ring_lockup_update(rdev, ring);
  4773. return false;
  4774. }
  4775. return radeon_ring_test_lockup(rdev, ring);
  4776. }
  4777. /* MC */
  4778. /**
  4779. * cik_mc_program - program the GPU memory controller
  4780. *
  4781. * @rdev: radeon_device pointer
  4782. *
  4783. * Set the location of vram, gart, and AGP in the GPU's
  4784. * physical address space (CIK).
  4785. */
  4786. static void cik_mc_program(struct radeon_device *rdev)
  4787. {
  4788. struct evergreen_mc_save save;
  4789. u32 tmp;
  4790. int i, j;
  4791. /* Initialize HDP */
  4792. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4793. WREG32((0x2c14 + j), 0x00000000);
  4794. WREG32((0x2c18 + j), 0x00000000);
  4795. WREG32((0x2c1c + j), 0x00000000);
  4796. WREG32((0x2c20 + j), 0x00000000);
  4797. WREG32((0x2c24 + j), 0x00000000);
  4798. }
  4799. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4800. evergreen_mc_stop(rdev, &save);
  4801. if (radeon_mc_wait_for_idle(rdev)) {
  4802. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4803. }
  4804. /* Lockout access through VGA aperture*/
  4805. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4806. /* Update configuration */
  4807. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4808. rdev->mc.vram_start >> 12);
  4809. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4810. rdev->mc.vram_end >> 12);
  4811. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4812. rdev->vram_scratch.gpu_addr >> 12);
  4813. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4814. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4815. WREG32(MC_VM_FB_LOCATION, tmp);
  4816. /* XXX double check these! */
  4817. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4818. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4819. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4820. WREG32(MC_VM_AGP_BASE, 0);
  4821. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4822. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4823. if (radeon_mc_wait_for_idle(rdev)) {
  4824. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4825. }
  4826. evergreen_mc_resume(rdev, &save);
  4827. /* we need to own VRAM, so turn off the VGA renderer here
  4828. * to stop it overwriting our objects */
  4829. rv515_vga_render_disable(rdev);
  4830. }
  4831. /**
  4832. * cik_mc_init - initialize the memory controller driver params
  4833. *
  4834. * @rdev: radeon_device pointer
  4835. *
  4836. * Look up the amount of vram, vram width, and decide how to place
  4837. * vram and gart within the GPU's physical address space (CIK).
  4838. * Returns 0 for success.
  4839. */
  4840. static int cik_mc_init(struct radeon_device *rdev)
  4841. {
  4842. u32 tmp;
  4843. int chansize, numchan;
  4844. /* Get VRAM informations */
  4845. rdev->mc.vram_is_ddr = true;
  4846. tmp = RREG32(MC_ARB_RAMCFG);
  4847. if (tmp & CHANSIZE_MASK) {
  4848. chansize = 64;
  4849. } else {
  4850. chansize = 32;
  4851. }
  4852. tmp = RREG32(MC_SHARED_CHMAP);
  4853. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4854. case 0:
  4855. default:
  4856. numchan = 1;
  4857. break;
  4858. case 1:
  4859. numchan = 2;
  4860. break;
  4861. case 2:
  4862. numchan = 4;
  4863. break;
  4864. case 3:
  4865. numchan = 8;
  4866. break;
  4867. case 4:
  4868. numchan = 3;
  4869. break;
  4870. case 5:
  4871. numchan = 6;
  4872. break;
  4873. case 6:
  4874. numchan = 10;
  4875. break;
  4876. case 7:
  4877. numchan = 12;
  4878. break;
  4879. case 8:
  4880. numchan = 16;
  4881. break;
  4882. }
  4883. rdev->mc.vram_width = numchan * chansize;
  4884. /* Could aper size report 0 ? */
  4885. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4886. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4887. /* size in MB on si */
  4888. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4889. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4890. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4891. si_vram_gtt_location(rdev, &rdev->mc);
  4892. radeon_update_bandwidth_info(rdev);
  4893. return 0;
  4894. }
  4895. /*
  4896. * GART
  4897. * VMID 0 is the physical GPU addresses as used by the kernel.
  4898. * VMIDs 1-15 are used for userspace clients and are handled
  4899. * by the radeon vm/hsa code.
  4900. */
  4901. /**
  4902. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4903. *
  4904. * @rdev: radeon_device pointer
  4905. *
  4906. * Flush the TLB for the VMID 0 page table (CIK).
  4907. */
  4908. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4909. {
  4910. /* flush hdp cache */
  4911. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4912. /* bits 0-15 are the VM contexts0-15 */
  4913. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4914. }
  4915. /**
  4916. * cik_pcie_gart_enable - gart enable
  4917. *
  4918. * @rdev: radeon_device pointer
  4919. *
  4920. * This sets up the TLBs, programs the page tables for VMID0,
  4921. * sets up the hw for VMIDs 1-15 which are allocated on
  4922. * demand, and sets up the global locations for the LDS, GDS,
  4923. * and GPUVM for FSA64 clients (CIK).
  4924. * Returns 0 for success, errors for failure.
  4925. */
  4926. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4927. {
  4928. int r, i;
  4929. if (rdev->gart.robj == NULL) {
  4930. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4931. return -EINVAL;
  4932. }
  4933. r = radeon_gart_table_vram_pin(rdev);
  4934. if (r)
  4935. return r;
  4936. radeon_gart_restore(rdev);
  4937. /* Setup TLB control */
  4938. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4939. (0xA << 7) |
  4940. ENABLE_L1_TLB |
  4941. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4942. ENABLE_ADVANCED_DRIVER_MODEL |
  4943. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4944. /* Setup L2 cache */
  4945. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4946. ENABLE_L2_FRAGMENT_PROCESSING |
  4947. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4948. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4949. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4950. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4951. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4952. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4953. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4954. /* setup context0 */
  4955. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4956. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4957. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4958. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4959. (u32)(rdev->dummy_page.addr >> 12));
  4960. WREG32(VM_CONTEXT0_CNTL2, 0);
  4961. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4962. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4963. WREG32(0x15D4, 0);
  4964. WREG32(0x15D8, 0);
  4965. WREG32(0x15DC, 0);
  4966. /* empty context1-15 */
  4967. /* FIXME start with 4G, once using 2 level pt switch to full
  4968. * vm size space
  4969. */
  4970. /* set vm size, must be a multiple of 4 */
  4971. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4972. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4973. for (i = 1; i < 16; i++) {
  4974. if (i < 8)
  4975. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4976. rdev->gart.table_addr >> 12);
  4977. else
  4978. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4979. rdev->gart.table_addr >> 12);
  4980. }
  4981. /* enable context1-15 */
  4982. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4983. (u32)(rdev->dummy_page.addr >> 12));
  4984. WREG32(VM_CONTEXT1_CNTL2, 4);
  4985. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4986. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4987. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4988. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4989. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4990. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4991. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4992. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4993. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4994. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4995. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4996. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4997. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4998. if (rdev->family == CHIP_KAVERI) {
  4999. u32 tmp = RREG32(CHUB_CONTROL);
  5000. tmp &= ~BYPASS_VM;
  5001. WREG32(CHUB_CONTROL, tmp);
  5002. }
  5003. /* XXX SH_MEM regs */
  5004. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5005. mutex_lock(&rdev->srbm_mutex);
  5006. for (i = 0; i < 16; i++) {
  5007. cik_srbm_select(rdev, 0, 0, 0, i);
  5008. /* CP and shaders */
  5009. WREG32(SH_MEM_CONFIG, 0);
  5010. WREG32(SH_MEM_APE1_BASE, 1);
  5011. WREG32(SH_MEM_APE1_LIMIT, 0);
  5012. WREG32(SH_MEM_BASES, 0);
  5013. /* SDMA GFX */
  5014. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5015. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5016. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5017. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5018. /* XXX SDMA RLC - todo */
  5019. }
  5020. cik_srbm_select(rdev, 0, 0, 0, 0);
  5021. mutex_unlock(&rdev->srbm_mutex);
  5022. cik_pcie_gart_tlb_flush(rdev);
  5023. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5024. (unsigned)(rdev->mc.gtt_size >> 20),
  5025. (unsigned long long)rdev->gart.table_addr);
  5026. rdev->gart.ready = true;
  5027. return 0;
  5028. }
  5029. /**
  5030. * cik_pcie_gart_disable - gart disable
  5031. *
  5032. * @rdev: radeon_device pointer
  5033. *
  5034. * This disables all VM page table (CIK).
  5035. */
  5036. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5037. {
  5038. /* Disable all tables */
  5039. WREG32(VM_CONTEXT0_CNTL, 0);
  5040. WREG32(VM_CONTEXT1_CNTL, 0);
  5041. /* Setup TLB control */
  5042. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5043. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5044. /* Setup L2 cache */
  5045. WREG32(VM_L2_CNTL,
  5046. ENABLE_L2_FRAGMENT_PROCESSING |
  5047. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5048. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5049. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5050. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5051. WREG32(VM_L2_CNTL2, 0);
  5052. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5053. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5054. radeon_gart_table_vram_unpin(rdev);
  5055. }
  5056. /**
  5057. * cik_pcie_gart_fini - vm fini callback
  5058. *
  5059. * @rdev: radeon_device pointer
  5060. *
  5061. * Tears down the driver GART/VM setup (CIK).
  5062. */
  5063. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5064. {
  5065. cik_pcie_gart_disable(rdev);
  5066. radeon_gart_table_vram_free(rdev);
  5067. radeon_gart_fini(rdev);
  5068. }
  5069. /* vm parser */
  5070. /**
  5071. * cik_ib_parse - vm ib_parse callback
  5072. *
  5073. * @rdev: radeon_device pointer
  5074. * @ib: indirect buffer pointer
  5075. *
  5076. * CIK uses hw IB checking so this is a nop (CIK).
  5077. */
  5078. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5079. {
  5080. return 0;
  5081. }
  5082. /*
  5083. * vm
  5084. * VMID 0 is the physical GPU addresses as used by the kernel.
  5085. * VMIDs 1-15 are used for userspace clients and are handled
  5086. * by the radeon vm/hsa code.
  5087. */
  5088. /**
  5089. * cik_vm_init - cik vm init callback
  5090. *
  5091. * @rdev: radeon_device pointer
  5092. *
  5093. * Inits cik specific vm parameters (number of VMs, base of vram for
  5094. * VMIDs 1-15) (CIK).
  5095. * Returns 0 for success.
  5096. */
  5097. int cik_vm_init(struct radeon_device *rdev)
  5098. {
  5099. /* number of VMs */
  5100. rdev->vm_manager.nvm = 16;
  5101. /* base offset of vram pages */
  5102. if (rdev->flags & RADEON_IS_IGP) {
  5103. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5104. tmp <<= 22;
  5105. rdev->vm_manager.vram_base_offset = tmp;
  5106. } else
  5107. rdev->vm_manager.vram_base_offset = 0;
  5108. return 0;
  5109. }
  5110. /**
  5111. * cik_vm_fini - cik vm fini callback
  5112. *
  5113. * @rdev: radeon_device pointer
  5114. *
  5115. * Tear down any asic specific VM setup (CIK).
  5116. */
  5117. void cik_vm_fini(struct radeon_device *rdev)
  5118. {
  5119. }
  5120. /**
  5121. * cik_vm_decode_fault - print human readable fault info
  5122. *
  5123. * @rdev: radeon_device pointer
  5124. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5125. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5126. *
  5127. * Print human readable fault information (CIK).
  5128. */
  5129. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5130. u32 status, u32 addr, u32 mc_client)
  5131. {
  5132. u32 mc_id;
  5133. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5134. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5135. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5136. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5137. if (rdev->family == CHIP_HAWAII)
  5138. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5139. else
  5140. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5141. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5142. protections, vmid, addr,
  5143. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5144. block, mc_client, mc_id);
  5145. }
  5146. /**
  5147. * cik_vm_flush - cik vm flush using the CP
  5148. *
  5149. * @rdev: radeon_device pointer
  5150. *
  5151. * Update the page table base and flush the VM TLB
  5152. * using the CP (CIK).
  5153. */
  5154. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  5155. {
  5156. struct radeon_ring *ring = &rdev->ring[ridx];
  5157. if (vm == NULL)
  5158. return;
  5159. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5160. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5161. WRITE_DATA_DST_SEL(0)));
  5162. if (vm->id < 8) {
  5163. radeon_ring_write(ring,
  5164. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  5165. } else {
  5166. radeon_ring_write(ring,
  5167. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  5168. }
  5169. radeon_ring_write(ring, 0);
  5170. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  5171. /* update SH_MEM_* regs */
  5172. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5173. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5174. WRITE_DATA_DST_SEL(0)));
  5175. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5176. radeon_ring_write(ring, 0);
  5177. radeon_ring_write(ring, VMID(vm->id));
  5178. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5179. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5180. WRITE_DATA_DST_SEL(0)));
  5181. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5182. radeon_ring_write(ring, 0);
  5183. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5184. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5185. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5186. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5187. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5188. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5189. WRITE_DATA_DST_SEL(0)));
  5190. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5191. radeon_ring_write(ring, 0);
  5192. radeon_ring_write(ring, VMID(0));
  5193. /* HDP flush */
  5194. cik_hdp_flush_cp_ring_emit(rdev, ridx);
  5195. /* bits 0-15 are the VM contexts0-15 */
  5196. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5197. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5198. WRITE_DATA_DST_SEL(0)));
  5199. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5200. radeon_ring_write(ring, 0);
  5201. radeon_ring_write(ring, 1 << vm->id);
  5202. /* compute doesn't have PFP */
  5203. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  5204. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5205. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5206. radeon_ring_write(ring, 0x0);
  5207. }
  5208. }
  5209. /*
  5210. * RLC
  5211. * The RLC is a multi-purpose microengine that handles a
  5212. * variety of functions, the most important of which is
  5213. * the interrupt controller.
  5214. */
  5215. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5216. bool enable)
  5217. {
  5218. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5219. if (enable)
  5220. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5221. else
  5222. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5223. WREG32(CP_INT_CNTL_RING0, tmp);
  5224. }
  5225. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5226. {
  5227. u32 tmp;
  5228. tmp = RREG32(RLC_LB_CNTL);
  5229. if (enable)
  5230. tmp |= LOAD_BALANCE_ENABLE;
  5231. else
  5232. tmp &= ~LOAD_BALANCE_ENABLE;
  5233. WREG32(RLC_LB_CNTL, tmp);
  5234. }
  5235. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5236. {
  5237. u32 i, j, k;
  5238. u32 mask;
  5239. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5240. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5241. cik_select_se_sh(rdev, i, j);
  5242. for (k = 0; k < rdev->usec_timeout; k++) {
  5243. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5244. break;
  5245. udelay(1);
  5246. }
  5247. }
  5248. }
  5249. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5250. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5251. for (k = 0; k < rdev->usec_timeout; k++) {
  5252. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5253. break;
  5254. udelay(1);
  5255. }
  5256. }
  5257. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5258. {
  5259. u32 tmp;
  5260. tmp = RREG32(RLC_CNTL);
  5261. if (tmp != rlc)
  5262. WREG32(RLC_CNTL, rlc);
  5263. }
  5264. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5265. {
  5266. u32 data, orig;
  5267. orig = data = RREG32(RLC_CNTL);
  5268. if (data & RLC_ENABLE) {
  5269. u32 i;
  5270. data &= ~RLC_ENABLE;
  5271. WREG32(RLC_CNTL, data);
  5272. for (i = 0; i < rdev->usec_timeout; i++) {
  5273. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5274. break;
  5275. udelay(1);
  5276. }
  5277. cik_wait_for_rlc_serdes(rdev);
  5278. }
  5279. return orig;
  5280. }
  5281. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5282. {
  5283. u32 tmp, i, mask;
  5284. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5285. WREG32(RLC_GPR_REG2, tmp);
  5286. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5287. for (i = 0; i < rdev->usec_timeout; i++) {
  5288. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5289. break;
  5290. udelay(1);
  5291. }
  5292. for (i = 0; i < rdev->usec_timeout; i++) {
  5293. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5294. break;
  5295. udelay(1);
  5296. }
  5297. }
  5298. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5299. {
  5300. u32 tmp;
  5301. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5302. WREG32(RLC_GPR_REG2, tmp);
  5303. }
  5304. /**
  5305. * cik_rlc_stop - stop the RLC ME
  5306. *
  5307. * @rdev: radeon_device pointer
  5308. *
  5309. * Halt the RLC ME (MicroEngine) (CIK).
  5310. */
  5311. static void cik_rlc_stop(struct radeon_device *rdev)
  5312. {
  5313. WREG32(RLC_CNTL, 0);
  5314. cik_enable_gui_idle_interrupt(rdev, false);
  5315. cik_wait_for_rlc_serdes(rdev);
  5316. }
  5317. /**
  5318. * cik_rlc_start - start the RLC ME
  5319. *
  5320. * @rdev: radeon_device pointer
  5321. *
  5322. * Unhalt the RLC ME (MicroEngine) (CIK).
  5323. */
  5324. static void cik_rlc_start(struct radeon_device *rdev)
  5325. {
  5326. WREG32(RLC_CNTL, RLC_ENABLE);
  5327. cik_enable_gui_idle_interrupt(rdev, true);
  5328. udelay(50);
  5329. }
  5330. /**
  5331. * cik_rlc_resume - setup the RLC hw
  5332. *
  5333. * @rdev: radeon_device pointer
  5334. *
  5335. * Initialize the RLC registers, load the ucode,
  5336. * and start the RLC (CIK).
  5337. * Returns 0 for success, -EINVAL if the ucode is not available.
  5338. */
  5339. static int cik_rlc_resume(struct radeon_device *rdev)
  5340. {
  5341. u32 i, size, tmp;
  5342. const __be32 *fw_data;
  5343. if (!rdev->rlc_fw)
  5344. return -EINVAL;
  5345. switch (rdev->family) {
  5346. case CHIP_BONAIRE:
  5347. case CHIP_HAWAII:
  5348. default:
  5349. size = BONAIRE_RLC_UCODE_SIZE;
  5350. break;
  5351. case CHIP_KAVERI:
  5352. size = KV_RLC_UCODE_SIZE;
  5353. break;
  5354. case CHIP_KABINI:
  5355. size = KB_RLC_UCODE_SIZE;
  5356. break;
  5357. }
  5358. cik_rlc_stop(rdev);
  5359. /* disable CG */
  5360. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5361. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5362. si_rlc_reset(rdev);
  5363. cik_init_pg(rdev);
  5364. cik_init_cg(rdev);
  5365. WREG32(RLC_LB_CNTR_INIT, 0);
  5366. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5367. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5368. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5369. WREG32(RLC_LB_PARAMS, 0x00600408);
  5370. WREG32(RLC_LB_CNTL, 0x80000004);
  5371. WREG32(RLC_MC_CNTL, 0);
  5372. WREG32(RLC_UCODE_CNTL, 0);
  5373. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5374. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5375. for (i = 0; i < size; i++)
  5376. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5377. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5378. /* XXX - find out what chips support lbpw */
  5379. cik_enable_lbpw(rdev, false);
  5380. if (rdev->family == CHIP_BONAIRE)
  5381. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5382. cik_rlc_start(rdev);
  5383. return 0;
  5384. }
  5385. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5386. {
  5387. u32 data, orig, tmp, tmp2;
  5388. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5389. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5390. cik_enable_gui_idle_interrupt(rdev, true);
  5391. tmp = cik_halt_rlc(rdev);
  5392. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5393. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5394. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5395. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5396. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5397. cik_update_rlc(rdev, tmp);
  5398. data |= CGCG_EN | CGLS_EN;
  5399. } else {
  5400. cik_enable_gui_idle_interrupt(rdev, false);
  5401. RREG32(CB_CGTT_SCLK_CTRL);
  5402. RREG32(CB_CGTT_SCLK_CTRL);
  5403. RREG32(CB_CGTT_SCLK_CTRL);
  5404. RREG32(CB_CGTT_SCLK_CTRL);
  5405. data &= ~(CGCG_EN | CGLS_EN);
  5406. }
  5407. if (orig != data)
  5408. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5409. }
  5410. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5411. {
  5412. u32 data, orig, tmp = 0;
  5413. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5414. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5415. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5416. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5417. data |= CP_MEM_LS_EN;
  5418. if (orig != data)
  5419. WREG32(CP_MEM_SLP_CNTL, data);
  5420. }
  5421. }
  5422. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5423. data &= 0xfffffffd;
  5424. if (orig != data)
  5425. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5426. tmp = cik_halt_rlc(rdev);
  5427. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5428. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5429. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5430. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5431. WREG32(RLC_SERDES_WR_CTRL, data);
  5432. cik_update_rlc(rdev, tmp);
  5433. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5434. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5435. data &= ~SM_MODE_MASK;
  5436. data |= SM_MODE(0x2);
  5437. data |= SM_MODE_ENABLE;
  5438. data &= ~CGTS_OVERRIDE;
  5439. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5440. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5441. data &= ~CGTS_LS_OVERRIDE;
  5442. data &= ~ON_MONITOR_ADD_MASK;
  5443. data |= ON_MONITOR_ADD_EN;
  5444. data |= ON_MONITOR_ADD(0x96);
  5445. if (orig != data)
  5446. WREG32(CGTS_SM_CTRL_REG, data);
  5447. }
  5448. } else {
  5449. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5450. data |= 0x00000002;
  5451. if (orig != data)
  5452. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5453. data = RREG32(RLC_MEM_SLP_CNTL);
  5454. if (data & RLC_MEM_LS_EN) {
  5455. data &= ~RLC_MEM_LS_EN;
  5456. WREG32(RLC_MEM_SLP_CNTL, data);
  5457. }
  5458. data = RREG32(CP_MEM_SLP_CNTL);
  5459. if (data & CP_MEM_LS_EN) {
  5460. data &= ~CP_MEM_LS_EN;
  5461. WREG32(CP_MEM_SLP_CNTL, data);
  5462. }
  5463. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5464. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5465. if (orig != data)
  5466. WREG32(CGTS_SM_CTRL_REG, data);
  5467. tmp = cik_halt_rlc(rdev);
  5468. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5469. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5470. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5471. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5472. WREG32(RLC_SERDES_WR_CTRL, data);
  5473. cik_update_rlc(rdev, tmp);
  5474. }
  5475. }
  5476. static const u32 mc_cg_registers[] =
  5477. {
  5478. MC_HUB_MISC_HUB_CG,
  5479. MC_HUB_MISC_SIP_CG,
  5480. MC_HUB_MISC_VM_CG,
  5481. MC_XPB_CLK_GAT,
  5482. ATC_MISC_CG,
  5483. MC_CITF_MISC_WR_CG,
  5484. MC_CITF_MISC_RD_CG,
  5485. MC_CITF_MISC_VM_CG,
  5486. VM_L2_CG,
  5487. };
  5488. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5489. bool enable)
  5490. {
  5491. int i;
  5492. u32 orig, data;
  5493. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5494. orig = data = RREG32(mc_cg_registers[i]);
  5495. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5496. data |= MC_LS_ENABLE;
  5497. else
  5498. data &= ~MC_LS_ENABLE;
  5499. if (data != orig)
  5500. WREG32(mc_cg_registers[i], data);
  5501. }
  5502. }
  5503. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5504. bool enable)
  5505. {
  5506. int i;
  5507. u32 orig, data;
  5508. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5509. orig = data = RREG32(mc_cg_registers[i]);
  5510. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5511. data |= MC_CG_ENABLE;
  5512. else
  5513. data &= ~MC_CG_ENABLE;
  5514. if (data != orig)
  5515. WREG32(mc_cg_registers[i], data);
  5516. }
  5517. }
  5518. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5519. bool enable)
  5520. {
  5521. u32 orig, data;
  5522. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5523. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5524. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5525. } else {
  5526. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5527. data |= 0xff000000;
  5528. if (data != orig)
  5529. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5530. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5531. data |= 0xff000000;
  5532. if (data != orig)
  5533. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5534. }
  5535. }
  5536. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5537. bool enable)
  5538. {
  5539. u32 orig, data;
  5540. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5541. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5542. data |= 0x100;
  5543. if (orig != data)
  5544. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5545. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5546. data |= 0x100;
  5547. if (orig != data)
  5548. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5549. } else {
  5550. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5551. data &= ~0x100;
  5552. if (orig != data)
  5553. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5554. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5555. data &= ~0x100;
  5556. if (orig != data)
  5557. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5558. }
  5559. }
  5560. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5561. bool enable)
  5562. {
  5563. u32 orig, data;
  5564. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5565. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5566. data = 0xfff;
  5567. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5568. orig = data = RREG32(UVD_CGC_CTRL);
  5569. data |= DCM;
  5570. if (orig != data)
  5571. WREG32(UVD_CGC_CTRL, data);
  5572. } else {
  5573. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5574. data &= ~0xfff;
  5575. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5576. orig = data = RREG32(UVD_CGC_CTRL);
  5577. data &= ~DCM;
  5578. if (orig != data)
  5579. WREG32(UVD_CGC_CTRL, data);
  5580. }
  5581. }
  5582. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5583. bool enable)
  5584. {
  5585. u32 orig, data;
  5586. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5587. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5588. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5589. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5590. else
  5591. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5592. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5593. if (orig != data)
  5594. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5595. }
  5596. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5597. bool enable)
  5598. {
  5599. u32 orig, data;
  5600. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5601. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5602. data &= ~CLOCK_GATING_DIS;
  5603. else
  5604. data |= CLOCK_GATING_DIS;
  5605. if (orig != data)
  5606. WREG32(HDP_HOST_PATH_CNTL, data);
  5607. }
  5608. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5609. bool enable)
  5610. {
  5611. u32 orig, data;
  5612. orig = data = RREG32(HDP_MEM_POWER_LS);
  5613. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5614. data |= HDP_LS_ENABLE;
  5615. else
  5616. data &= ~HDP_LS_ENABLE;
  5617. if (orig != data)
  5618. WREG32(HDP_MEM_POWER_LS, data);
  5619. }
  5620. void cik_update_cg(struct radeon_device *rdev,
  5621. u32 block, bool enable)
  5622. {
  5623. if (block & RADEON_CG_BLOCK_GFX) {
  5624. cik_enable_gui_idle_interrupt(rdev, false);
  5625. /* order matters! */
  5626. if (enable) {
  5627. cik_enable_mgcg(rdev, true);
  5628. cik_enable_cgcg(rdev, true);
  5629. } else {
  5630. cik_enable_cgcg(rdev, false);
  5631. cik_enable_mgcg(rdev, false);
  5632. }
  5633. cik_enable_gui_idle_interrupt(rdev, true);
  5634. }
  5635. if (block & RADEON_CG_BLOCK_MC) {
  5636. if (!(rdev->flags & RADEON_IS_IGP)) {
  5637. cik_enable_mc_mgcg(rdev, enable);
  5638. cik_enable_mc_ls(rdev, enable);
  5639. }
  5640. }
  5641. if (block & RADEON_CG_BLOCK_SDMA) {
  5642. cik_enable_sdma_mgcg(rdev, enable);
  5643. cik_enable_sdma_mgls(rdev, enable);
  5644. }
  5645. if (block & RADEON_CG_BLOCK_BIF) {
  5646. cik_enable_bif_mgls(rdev, enable);
  5647. }
  5648. if (block & RADEON_CG_BLOCK_UVD) {
  5649. if (rdev->has_uvd)
  5650. cik_enable_uvd_mgcg(rdev, enable);
  5651. }
  5652. if (block & RADEON_CG_BLOCK_HDP) {
  5653. cik_enable_hdp_mgcg(rdev, enable);
  5654. cik_enable_hdp_ls(rdev, enable);
  5655. }
  5656. if (block & RADEON_CG_BLOCK_VCE) {
  5657. vce_v2_0_enable_mgcg(rdev, enable);
  5658. }
  5659. }
  5660. static void cik_init_cg(struct radeon_device *rdev)
  5661. {
  5662. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5663. if (rdev->has_uvd)
  5664. si_init_uvd_internal_cg(rdev);
  5665. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5666. RADEON_CG_BLOCK_SDMA |
  5667. RADEON_CG_BLOCK_BIF |
  5668. RADEON_CG_BLOCK_UVD |
  5669. RADEON_CG_BLOCK_HDP), true);
  5670. }
  5671. static void cik_fini_cg(struct radeon_device *rdev)
  5672. {
  5673. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5674. RADEON_CG_BLOCK_SDMA |
  5675. RADEON_CG_BLOCK_BIF |
  5676. RADEON_CG_BLOCK_UVD |
  5677. RADEON_CG_BLOCK_HDP), false);
  5678. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5679. }
  5680. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5681. bool enable)
  5682. {
  5683. u32 data, orig;
  5684. orig = data = RREG32(RLC_PG_CNTL);
  5685. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5686. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5687. else
  5688. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5689. if (orig != data)
  5690. WREG32(RLC_PG_CNTL, data);
  5691. }
  5692. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5693. bool enable)
  5694. {
  5695. u32 data, orig;
  5696. orig = data = RREG32(RLC_PG_CNTL);
  5697. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5698. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5699. else
  5700. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5701. if (orig != data)
  5702. WREG32(RLC_PG_CNTL, data);
  5703. }
  5704. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5705. {
  5706. u32 data, orig;
  5707. orig = data = RREG32(RLC_PG_CNTL);
  5708. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5709. data &= ~DISABLE_CP_PG;
  5710. else
  5711. data |= DISABLE_CP_PG;
  5712. if (orig != data)
  5713. WREG32(RLC_PG_CNTL, data);
  5714. }
  5715. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5716. {
  5717. u32 data, orig;
  5718. orig = data = RREG32(RLC_PG_CNTL);
  5719. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5720. data &= ~DISABLE_GDS_PG;
  5721. else
  5722. data |= DISABLE_GDS_PG;
  5723. if (orig != data)
  5724. WREG32(RLC_PG_CNTL, data);
  5725. }
  5726. #define CP_ME_TABLE_SIZE 96
  5727. #define CP_ME_TABLE_OFFSET 2048
  5728. #define CP_MEC_TABLE_OFFSET 4096
  5729. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5730. {
  5731. const __be32 *fw_data;
  5732. volatile u32 *dst_ptr;
  5733. int me, i, max_me = 4;
  5734. u32 bo_offset = 0;
  5735. u32 table_offset;
  5736. if (rdev->family == CHIP_KAVERI)
  5737. max_me = 5;
  5738. if (rdev->rlc.cp_table_ptr == NULL)
  5739. return;
  5740. /* write the cp table buffer */
  5741. dst_ptr = rdev->rlc.cp_table_ptr;
  5742. for (me = 0; me < max_me; me++) {
  5743. if (me == 0) {
  5744. fw_data = (const __be32 *)rdev->ce_fw->data;
  5745. table_offset = CP_ME_TABLE_OFFSET;
  5746. } else if (me == 1) {
  5747. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5748. table_offset = CP_ME_TABLE_OFFSET;
  5749. } else if (me == 2) {
  5750. fw_data = (const __be32 *)rdev->me_fw->data;
  5751. table_offset = CP_ME_TABLE_OFFSET;
  5752. } else {
  5753. fw_data = (const __be32 *)rdev->mec_fw->data;
  5754. table_offset = CP_MEC_TABLE_OFFSET;
  5755. }
  5756. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5757. dst_ptr[bo_offset + i] = cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5758. }
  5759. bo_offset += CP_ME_TABLE_SIZE;
  5760. }
  5761. }
  5762. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5763. bool enable)
  5764. {
  5765. u32 data, orig;
  5766. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5767. orig = data = RREG32(RLC_PG_CNTL);
  5768. data |= GFX_PG_ENABLE;
  5769. if (orig != data)
  5770. WREG32(RLC_PG_CNTL, data);
  5771. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5772. data |= AUTO_PG_EN;
  5773. if (orig != data)
  5774. WREG32(RLC_AUTO_PG_CTRL, data);
  5775. } else {
  5776. orig = data = RREG32(RLC_PG_CNTL);
  5777. data &= ~GFX_PG_ENABLE;
  5778. if (orig != data)
  5779. WREG32(RLC_PG_CNTL, data);
  5780. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5781. data &= ~AUTO_PG_EN;
  5782. if (orig != data)
  5783. WREG32(RLC_AUTO_PG_CTRL, data);
  5784. data = RREG32(DB_RENDER_CONTROL);
  5785. }
  5786. }
  5787. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5788. {
  5789. u32 mask = 0, tmp, tmp1;
  5790. int i;
  5791. cik_select_se_sh(rdev, se, sh);
  5792. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5793. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5794. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5795. tmp &= 0xffff0000;
  5796. tmp |= tmp1;
  5797. tmp >>= 16;
  5798. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5799. mask <<= 1;
  5800. mask |= 1;
  5801. }
  5802. return (~tmp) & mask;
  5803. }
  5804. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5805. {
  5806. u32 i, j, k, active_cu_number = 0;
  5807. u32 mask, counter, cu_bitmap;
  5808. u32 tmp = 0;
  5809. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5810. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5811. mask = 1;
  5812. cu_bitmap = 0;
  5813. counter = 0;
  5814. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5815. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5816. if (counter < 2)
  5817. cu_bitmap |= mask;
  5818. counter ++;
  5819. }
  5820. mask <<= 1;
  5821. }
  5822. active_cu_number += counter;
  5823. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5824. }
  5825. }
  5826. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5827. tmp = RREG32(RLC_MAX_PG_CU);
  5828. tmp &= ~MAX_PU_CU_MASK;
  5829. tmp |= MAX_PU_CU(active_cu_number);
  5830. WREG32(RLC_MAX_PG_CU, tmp);
  5831. }
  5832. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5833. bool enable)
  5834. {
  5835. u32 data, orig;
  5836. orig = data = RREG32(RLC_PG_CNTL);
  5837. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5838. data |= STATIC_PER_CU_PG_ENABLE;
  5839. else
  5840. data &= ~STATIC_PER_CU_PG_ENABLE;
  5841. if (orig != data)
  5842. WREG32(RLC_PG_CNTL, data);
  5843. }
  5844. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5845. bool enable)
  5846. {
  5847. u32 data, orig;
  5848. orig = data = RREG32(RLC_PG_CNTL);
  5849. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5850. data |= DYN_PER_CU_PG_ENABLE;
  5851. else
  5852. data &= ~DYN_PER_CU_PG_ENABLE;
  5853. if (orig != data)
  5854. WREG32(RLC_PG_CNTL, data);
  5855. }
  5856. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5857. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5858. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5859. {
  5860. u32 data, orig;
  5861. u32 i;
  5862. if (rdev->rlc.cs_data) {
  5863. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5864. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5865. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5866. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5867. } else {
  5868. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5869. for (i = 0; i < 3; i++)
  5870. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5871. }
  5872. if (rdev->rlc.reg_list) {
  5873. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5874. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5875. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5876. }
  5877. orig = data = RREG32(RLC_PG_CNTL);
  5878. data |= GFX_PG_SRC;
  5879. if (orig != data)
  5880. WREG32(RLC_PG_CNTL, data);
  5881. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5882. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5883. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5884. data &= ~IDLE_POLL_COUNT_MASK;
  5885. data |= IDLE_POLL_COUNT(0x60);
  5886. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5887. data = 0x10101010;
  5888. WREG32(RLC_PG_DELAY, data);
  5889. data = RREG32(RLC_PG_DELAY_2);
  5890. data &= ~0xff;
  5891. data |= 0x3;
  5892. WREG32(RLC_PG_DELAY_2, data);
  5893. data = RREG32(RLC_AUTO_PG_CTRL);
  5894. data &= ~GRBM_REG_SGIT_MASK;
  5895. data |= GRBM_REG_SGIT(0x700);
  5896. WREG32(RLC_AUTO_PG_CTRL, data);
  5897. }
  5898. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5899. {
  5900. cik_enable_gfx_cgpg(rdev, enable);
  5901. cik_enable_gfx_static_mgpg(rdev, enable);
  5902. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5903. }
  5904. u32 cik_get_csb_size(struct radeon_device *rdev)
  5905. {
  5906. u32 count = 0;
  5907. const struct cs_section_def *sect = NULL;
  5908. const struct cs_extent_def *ext = NULL;
  5909. if (rdev->rlc.cs_data == NULL)
  5910. return 0;
  5911. /* begin clear state */
  5912. count += 2;
  5913. /* context control state */
  5914. count += 3;
  5915. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5916. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5917. if (sect->id == SECT_CONTEXT)
  5918. count += 2 + ext->reg_count;
  5919. else
  5920. return 0;
  5921. }
  5922. }
  5923. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5924. count += 4;
  5925. /* end clear state */
  5926. count += 2;
  5927. /* clear state */
  5928. count += 2;
  5929. return count;
  5930. }
  5931. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5932. {
  5933. u32 count = 0, i;
  5934. const struct cs_section_def *sect = NULL;
  5935. const struct cs_extent_def *ext = NULL;
  5936. if (rdev->rlc.cs_data == NULL)
  5937. return;
  5938. if (buffer == NULL)
  5939. return;
  5940. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5941. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  5942. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5943. buffer[count++] = cpu_to_le32(0x80000000);
  5944. buffer[count++] = cpu_to_le32(0x80000000);
  5945. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5946. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5947. if (sect->id == SECT_CONTEXT) {
  5948. buffer[count++] =
  5949. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  5950. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  5951. for (i = 0; i < ext->reg_count; i++)
  5952. buffer[count++] = cpu_to_le32(ext->extent[i]);
  5953. } else {
  5954. return;
  5955. }
  5956. }
  5957. }
  5958. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  5959. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  5960. switch (rdev->family) {
  5961. case CHIP_BONAIRE:
  5962. buffer[count++] = cpu_to_le32(0x16000012);
  5963. buffer[count++] = cpu_to_le32(0x00000000);
  5964. break;
  5965. case CHIP_KAVERI:
  5966. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5967. buffer[count++] = cpu_to_le32(0x00000000);
  5968. break;
  5969. case CHIP_KABINI:
  5970. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  5971. buffer[count++] = cpu_to_le32(0x00000000);
  5972. break;
  5973. case CHIP_HAWAII:
  5974. buffer[count++] = cpu_to_le32(0x3a00161a);
  5975. buffer[count++] = cpu_to_le32(0x0000002e);
  5976. break;
  5977. default:
  5978. buffer[count++] = cpu_to_le32(0x00000000);
  5979. buffer[count++] = cpu_to_le32(0x00000000);
  5980. break;
  5981. }
  5982. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  5983. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  5984. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  5985. buffer[count++] = cpu_to_le32(0);
  5986. }
  5987. static void cik_init_pg(struct radeon_device *rdev)
  5988. {
  5989. if (rdev->pg_flags) {
  5990. cik_enable_sck_slowdown_on_pu(rdev, true);
  5991. cik_enable_sck_slowdown_on_pd(rdev, true);
  5992. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5993. cik_init_gfx_cgpg(rdev);
  5994. cik_enable_cp_pg(rdev, true);
  5995. cik_enable_gds_pg(rdev, true);
  5996. }
  5997. cik_init_ao_cu_mask(rdev);
  5998. cik_update_gfx_pg(rdev, true);
  5999. }
  6000. }
  6001. static void cik_fini_pg(struct radeon_device *rdev)
  6002. {
  6003. if (rdev->pg_flags) {
  6004. cik_update_gfx_pg(rdev, false);
  6005. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6006. cik_enable_cp_pg(rdev, false);
  6007. cik_enable_gds_pg(rdev, false);
  6008. }
  6009. }
  6010. }
  6011. /*
  6012. * Interrupts
  6013. * Starting with r6xx, interrupts are handled via a ring buffer.
  6014. * Ring buffers are areas of GPU accessible memory that the GPU
  6015. * writes interrupt vectors into and the host reads vectors out of.
  6016. * There is a rptr (read pointer) that determines where the
  6017. * host is currently reading, and a wptr (write pointer)
  6018. * which determines where the GPU has written. When the
  6019. * pointers are equal, the ring is idle. When the GPU
  6020. * writes vectors to the ring buffer, it increments the
  6021. * wptr. When there is an interrupt, the host then starts
  6022. * fetching commands and processing them until the pointers are
  6023. * equal again at which point it updates the rptr.
  6024. */
  6025. /**
  6026. * cik_enable_interrupts - Enable the interrupt ring buffer
  6027. *
  6028. * @rdev: radeon_device pointer
  6029. *
  6030. * Enable the interrupt ring buffer (CIK).
  6031. */
  6032. static void cik_enable_interrupts(struct radeon_device *rdev)
  6033. {
  6034. u32 ih_cntl = RREG32(IH_CNTL);
  6035. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6036. ih_cntl |= ENABLE_INTR;
  6037. ih_rb_cntl |= IH_RB_ENABLE;
  6038. WREG32(IH_CNTL, ih_cntl);
  6039. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6040. rdev->ih.enabled = true;
  6041. }
  6042. /**
  6043. * cik_disable_interrupts - Disable the interrupt ring buffer
  6044. *
  6045. * @rdev: radeon_device pointer
  6046. *
  6047. * Disable the interrupt ring buffer (CIK).
  6048. */
  6049. static void cik_disable_interrupts(struct radeon_device *rdev)
  6050. {
  6051. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6052. u32 ih_cntl = RREG32(IH_CNTL);
  6053. ih_rb_cntl &= ~IH_RB_ENABLE;
  6054. ih_cntl &= ~ENABLE_INTR;
  6055. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6056. WREG32(IH_CNTL, ih_cntl);
  6057. /* set rptr, wptr to 0 */
  6058. WREG32(IH_RB_RPTR, 0);
  6059. WREG32(IH_RB_WPTR, 0);
  6060. rdev->ih.enabled = false;
  6061. rdev->ih.rptr = 0;
  6062. }
  6063. /**
  6064. * cik_disable_interrupt_state - Disable all interrupt sources
  6065. *
  6066. * @rdev: radeon_device pointer
  6067. *
  6068. * Clear all interrupt enable bits used by the driver (CIK).
  6069. */
  6070. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6071. {
  6072. u32 tmp;
  6073. /* gfx ring */
  6074. tmp = RREG32(CP_INT_CNTL_RING0) &
  6075. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6076. WREG32(CP_INT_CNTL_RING0, tmp);
  6077. /* sdma */
  6078. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6079. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6080. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6081. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6082. /* compute queues */
  6083. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6084. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6085. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6086. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6087. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6088. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6089. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6090. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6091. /* grbm */
  6092. WREG32(GRBM_INT_CNTL, 0);
  6093. /* vline/vblank, etc. */
  6094. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6095. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6096. if (rdev->num_crtc >= 4) {
  6097. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6098. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6099. }
  6100. if (rdev->num_crtc >= 6) {
  6101. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6102. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6103. }
  6104. /* pflip */
  6105. if (rdev->num_crtc >= 2) {
  6106. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6107. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6108. }
  6109. if (rdev->num_crtc >= 4) {
  6110. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6111. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6112. }
  6113. if (rdev->num_crtc >= 6) {
  6114. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6115. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6116. }
  6117. /* dac hotplug */
  6118. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6119. /* digital hotplug */
  6120. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6121. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6122. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6123. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6124. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6125. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6126. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6127. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6128. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6129. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6130. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6131. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6132. }
  6133. /**
  6134. * cik_irq_init - init and enable the interrupt ring
  6135. *
  6136. * @rdev: radeon_device pointer
  6137. *
  6138. * Allocate a ring buffer for the interrupt controller,
  6139. * enable the RLC, disable interrupts, enable the IH
  6140. * ring buffer and enable it (CIK).
  6141. * Called at device load and reume.
  6142. * Returns 0 for success, errors for failure.
  6143. */
  6144. static int cik_irq_init(struct radeon_device *rdev)
  6145. {
  6146. int ret = 0;
  6147. int rb_bufsz;
  6148. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6149. /* allocate ring */
  6150. ret = r600_ih_ring_alloc(rdev);
  6151. if (ret)
  6152. return ret;
  6153. /* disable irqs */
  6154. cik_disable_interrupts(rdev);
  6155. /* init rlc */
  6156. ret = cik_rlc_resume(rdev);
  6157. if (ret) {
  6158. r600_ih_ring_fini(rdev);
  6159. return ret;
  6160. }
  6161. /* setup interrupt control */
  6162. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6163. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6164. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6165. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6166. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6167. */
  6168. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6169. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6170. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6171. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6172. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6173. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6174. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6175. IH_WPTR_OVERFLOW_CLEAR |
  6176. (rb_bufsz << 1));
  6177. if (rdev->wb.enabled)
  6178. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6179. /* set the writeback address whether it's enabled or not */
  6180. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6181. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6182. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6183. /* set rptr, wptr to 0 */
  6184. WREG32(IH_RB_RPTR, 0);
  6185. WREG32(IH_RB_WPTR, 0);
  6186. /* Default settings for IH_CNTL (disabled at first) */
  6187. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6188. /* RPTR_REARM only works if msi's are enabled */
  6189. if (rdev->msi_enabled)
  6190. ih_cntl |= RPTR_REARM;
  6191. WREG32(IH_CNTL, ih_cntl);
  6192. /* force the active interrupt state to all disabled */
  6193. cik_disable_interrupt_state(rdev);
  6194. pci_set_master(rdev->pdev);
  6195. /* enable irqs */
  6196. cik_enable_interrupts(rdev);
  6197. return ret;
  6198. }
  6199. /**
  6200. * cik_irq_set - enable/disable interrupt sources
  6201. *
  6202. * @rdev: radeon_device pointer
  6203. *
  6204. * Enable interrupt sources on the GPU (vblanks, hpd,
  6205. * etc.) (CIK).
  6206. * Returns 0 for success, errors for failure.
  6207. */
  6208. int cik_irq_set(struct radeon_device *rdev)
  6209. {
  6210. u32 cp_int_cntl;
  6211. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  6212. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  6213. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6214. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6215. u32 grbm_int_cntl = 0;
  6216. u32 dma_cntl, dma_cntl1;
  6217. u32 thermal_int;
  6218. if (!rdev->irq.installed) {
  6219. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6220. return -EINVAL;
  6221. }
  6222. /* don't enable anything if the ih is disabled */
  6223. if (!rdev->ih.enabled) {
  6224. cik_disable_interrupts(rdev);
  6225. /* force the active interrupt state to all disabled */
  6226. cik_disable_interrupt_state(rdev);
  6227. return 0;
  6228. }
  6229. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6230. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6231. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6232. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6233. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6234. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6235. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6236. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6237. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  6238. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6239. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6240. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6241. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6242. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6243. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6244. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6245. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6246. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6247. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6248. if (rdev->flags & RADEON_IS_IGP)
  6249. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  6250. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  6251. else
  6252. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  6253. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  6254. /* enable CP interrupts on all rings */
  6255. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6256. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6257. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6258. }
  6259. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6260. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6261. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6262. if (ring->me == 1) {
  6263. switch (ring->pipe) {
  6264. case 0:
  6265. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6266. break;
  6267. case 1:
  6268. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6269. break;
  6270. case 2:
  6271. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6272. break;
  6273. case 3:
  6274. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6275. break;
  6276. default:
  6277. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6278. break;
  6279. }
  6280. } else if (ring->me == 2) {
  6281. switch (ring->pipe) {
  6282. case 0:
  6283. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6284. break;
  6285. case 1:
  6286. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6287. break;
  6288. case 2:
  6289. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6290. break;
  6291. case 3:
  6292. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6293. break;
  6294. default:
  6295. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6296. break;
  6297. }
  6298. } else {
  6299. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6300. }
  6301. }
  6302. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6303. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6304. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6305. if (ring->me == 1) {
  6306. switch (ring->pipe) {
  6307. case 0:
  6308. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6309. break;
  6310. case 1:
  6311. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6312. break;
  6313. case 2:
  6314. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6315. break;
  6316. case 3:
  6317. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6318. break;
  6319. default:
  6320. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6321. break;
  6322. }
  6323. } else if (ring->me == 2) {
  6324. switch (ring->pipe) {
  6325. case 0:
  6326. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6327. break;
  6328. case 1:
  6329. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6330. break;
  6331. case 2:
  6332. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6333. break;
  6334. case 3:
  6335. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6336. break;
  6337. default:
  6338. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6339. break;
  6340. }
  6341. } else {
  6342. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6343. }
  6344. }
  6345. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6346. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6347. dma_cntl |= TRAP_ENABLE;
  6348. }
  6349. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6350. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6351. dma_cntl1 |= TRAP_ENABLE;
  6352. }
  6353. if (rdev->irq.crtc_vblank_int[0] ||
  6354. atomic_read(&rdev->irq.pflip[0])) {
  6355. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6356. crtc1 |= VBLANK_INTERRUPT_MASK;
  6357. }
  6358. if (rdev->irq.crtc_vblank_int[1] ||
  6359. atomic_read(&rdev->irq.pflip[1])) {
  6360. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6361. crtc2 |= VBLANK_INTERRUPT_MASK;
  6362. }
  6363. if (rdev->irq.crtc_vblank_int[2] ||
  6364. atomic_read(&rdev->irq.pflip[2])) {
  6365. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6366. crtc3 |= VBLANK_INTERRUPT_MASK;
  6367. }
  6368. if (rdev->irq.crtc_vblank_int[3] ||
  6369. atomic_read(&rdev->irq.pflip[3])) {
  6370. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6371. crtc4 |= VBLANK_INTERRUPT_MASK;
  6372. }
  6373. if (rdev->irq.crtc_vblank_int[4] ||
  6374. atomic_read(&rdev->irq.pflip[4])) {
  6375. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6376. crtc5 |= VBLANK_INTERRUPT_MASK;
  6377. }
  6378. if (rdev->irq.crtc_vblank_int[5] ||
  6379. atomic_read(&rdev->irq.pflip[5])) {
  6380. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6381. crtc6 |= VBLANK_INTERRUPT_MASK;
  6382. }
  6383. if (rdev->irq.hpd[0]) {
  6384. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6385. hpd1 |= DC_HPDx_INT_EN;
  6386. }
  6387. if (rdev->irq.hpd[1]) {
  6388. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6389. hpd2 |= DC_HPDx_INT_EN;
  6390. }
  6391. if (rdev->irq.hpd[2]) {
  6392. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6393. hpd3 |= DC_HPDx_INT_EN;
  6394. }
  6395. if (rdev->irq.hpd[3]) {
  6396. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6397. hpd4 |= DC_HPDx_INT_EN;
  6398. }
  6399. if (rdev->irq.hpd[4]) {
  6400. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6401. hpd5 |= DC_HPDx_INT_EN;
  6402. }
  6403. if (rdev->irq.hpd[5]) {
  6404. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6405. hpd6 |= DC_HPDx_INT_EN;
  6406. }
  6407. if (rdev->irq.dpm_thermal) {
  6408. DRM_DEBUG("dpm thermal\n");
  6409. if (rdev->flags & RADEON_IS_IGP)
  6410. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  6411. else
  6412. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  6413. }
  6414. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6415. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6416. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6417. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6418. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  6419. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  6420. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  6421. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  6422. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  6423. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  6424. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  6425. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6426. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6427. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6428. if (rdev->num_crtc >= 4) {
  6429. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6430. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6431. }
  6432. if (rdev->num_crtc >= 6) {
  6433. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6434. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6435. }
  6436. if (rdev->num_crtc >= 2) {
  6437. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6438. GRPH_PFLIP_INT_MASK);
  6439. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6440. GRPH_PFLIP_INT_MASK);
  6441. }
  6442. if (rdev->num_crtc >= 4) {
  6443. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6444. GRPH_PFLIP_INT_MASK);
  6445. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6446. GRPH_PFLIP_INT_MASK);
  6447. }
  6448. if (rdev->num_crtc >= 6) {
  6449. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6450. GRPH_PFLIP_INT_MASK);
  6451. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6452. GRPH_PFLIP_INT_MASK);
  6453. }
  6454. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6455. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6456. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6457. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6458. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6459. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6460. if (rdev->flags & RADEON_IS_IGP)
  6461. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  6462. else
  6463. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  6464. return 0;
  6465. }
  6466. /**
  6467. * cik_irq_ack - ack interrupt sources
  6468. *
  6469. * @rdev: radeon_device pointer
  6470. *
  6471. * Ack interrupt sources on the GPU (vblanks, hpd,
  6472. * etc.) (CIK). Certain interrupts sources are sw
  6473. * generated and do not require an explicit ack.
  6474. */
  6475. static inline void cik_irq_ack(struct radeon_device *rdev)
  6476. {
  6477. u32 tmp;
  6478. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6479. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6480. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6481. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6482. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6483. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6484. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6485. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6486. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6487. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6488. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6489. if (rdev->num_crtc >= 4) {
  6490. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6491. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6492. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6493. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6494. }
  6495. if (rdev->num_crtc >= 6) {
  6496. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6497. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6498. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6499. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6500. }
  6501. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6502. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6503. GRPH_PFLIP_INT_CLEAR);
  6504. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6505. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6506. GRPH_PFLIP_INT_CLEAR);
  6507. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6508. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6509. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6510. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6511. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6512. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6513. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6514. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6515. if (rdev->num_crtc >= 4) {
  6516. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6517. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6518. GRPH_PFLIP_INT_CLEAR);
  6519. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6520. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6521. GRPH_PFLIP_INT_CLEAR);
  6522. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6523. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6524. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6525. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6526. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6527. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6528. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6529. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6530. }
  6531. if (rdev->num_crtc >= 6) {
  6532. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6533. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6534. GRPH_PFLIP_INT_CLEAR);
  6535. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6536. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6537. GRPH_PFLIP_INT_CLEAR);
  6538. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6539. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6540. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6541. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6542. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6543. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6544. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6545. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6546. }
  6547. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6548. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6549. tmp |= DC_HPDx_INT_ACK;
  6550. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6551. }
  6552. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6553. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6554. tmp |= DC_HPDx_INT_ACK;
  6555. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6556. }
  6557. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6558. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6559. tmp |= DC_HPDx_INT_ACK;
  6560. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6561. }
  6562. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6563. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6564. tmp |= DC_HPDx_INT_ACK;
  6565. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6566. }
  6567. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6568. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6569. tmp |= DC_HPDx_INT_ACK;
  6570. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6571. }
  6572. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6573. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6574. tmp |= DC_HPDx_INT_ACK;
  6575. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6576. }
  6577. }
  6578. /**
  6579. * cik_irq_disable - disable interrupts
  6580. *
  6581. * @rdev: radeon_device pointer
  6582. *
  6583. * Disable interrupts on the hw (CIK).
  6584. */
  6585. static void cik_irq_disable(struct radeon_device *rdev)
  6586. {
  6587. cik_disable_interrupts(rdev);
  6588. /* Wait and acknowledge irq */
  6589. mdelay(1);
  6590. cik_irq_ack(rdev);
  6591. cik_disable_interrupt_state(rdev);
  6592. }
  6593. /**
  6594. * cik_irq_disable - disable interrupts for suspend
  6595. *
  6596. * @rdev: radeon_device pointer
  6597. *
  6598. * Disable interrupts and stop the RLC (CIK).
  6599. * Used for suspend.
  6600. */
  6601. static void cik_irq_suspend(struct radeon_device *rdev)
  6602. {
  6603. cik_irq_disable(rdev);
  6604. cik_rlc_stop(rdev);
  6605. }
  6606. /**
  6607. * cik_irq_fini - tear down interrupt support
  6608. *
  6609. * @rdev: radeon_device pointer
  6610. *
  6611. * Disable interrupts on the hw and free the IH ring
  6612. * buffer (CIK).
  6613. * Used for driver unload.
  6614. */
  6615. static void cik_irq_fini(struct radeon_device *rdev)
  6616. {
  6617. cik_irq_suspend(rdev);
  6618. r600_ih_ring_fini(rdev);
  6619. }
  6620. /**
  6621. * cik_get_ih_wptr - get the IH ring buffer wptr
  6622. *
  6623. * @rdev: radeon_device pointer
  6624. *
  6625. * Get the IH ring buffer wptr from either the register
  6626. * or the writeback memory buffer (CIK). Also check for
  6627. * ring buffer overflow and deal with it.
  6628. * Used by cik_irq_process().
  6629. * Returns the value of the wptr.
  6630. */
  6631. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6632. {
  6633. u32 wptr, tmp;
  6634. if (rdev->wb.enabled)
  6635. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6636. else
  6637. wptr = RREG32(IH_RB_WPTR);
  6638. if (wptr & RB_OVERFLOW) {
  6639. /* When a ring buffer overflow happen start parsing interrupt
  6640. * from the last not overwritten vector (wptr + 16). Hopefully
  6641. * this should allow us to catchup.
  6642. */
  6643. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  6644. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  6645. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6646. tmp = RREG32(IH_RB_CNTL);
  6647. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6648. WREG32(IH_RB_CNTL, tmp);
  6649. }
  6650. return (wptr & rdev->ih.ptr_mask);
  6651. }
  6652. /* CIK IV Ring
  6653. * Each IV ring entry is 128 bits:
  6654. * [7:0] - interrupt source id
  6655. * [31:8] - reserved
  6656. * [59:32] - interrupt source data
  6657. * [63:60] - reserved
  6658. * [71:64] - RINGID
  6659. * CP:
  6660. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6661. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6662. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6663. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6664. * PIPE_ID - ME0 0=3D
  6665. * - ME1&2 compute dispatcher (4 pipes each)
  6666. * SDMA:
  6667. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6668. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6669. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6670. * [79:72] - VMID
  6671. * [95:80] - PASID
  6672. * [127:96] - reserved
  6673. */
  6674. /**
  6675. * cik_irq_process - interrupt handler
  6676. *
  6677. * @rdev: radeon_device pointer
  6678. *
  6679. * Interrupt hander (CIK). Walk the IH ring,
  6680. * ack interrupts and schedule work to handle
  6681. * interrupt events.
  6682. * Returns irq process return code.
  6683. */
  6684. int cik_irq_process(struct radeon_device *rdev)
  6685. {
  6686. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6687. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6688. u32 wptr;
  6689. u32 rptr;
  6690. u32 src_id, src_data, ring_id;
  6691. u8 me_id, pipe_id, queue_id;
  6692. u32 ring_index;
  6693. bool queue_hotplug = false;
  6694. bool queue_reset = false;
  6695. u32 addr, status, mc_client;
  6696. bool queue_thermal = false;
  6697. if (!rdev->ih.enabled || rdev->shutdown)
  6698. return IRQ_NONE;
  6699. wptr = cik_get_ih_wptr(rdev);
  6700. restart_ih:
  6701. /* is somebody else already processing irqs? */
  6702. if (atomic_xchg(&rdev->ih.lock, 1))
  6703. return IRQ_NONE;
  6704. rptr = rdev->ih.rptr;
  6705. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6706. /* Order reading of wptr vs. reading of IH ring data */
  6707. rmb();
  6708. /* display interrupts */
  6709. cik_irq_ack(rdev);
  6710. while (rptr != wptr) {
  6711. /* wptr/rptr are in bytes! */
  6712. ring_index = rptr / 4;
  6713. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6714. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6715. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6716. switch (src_id) {
  6717. case 1: /* D1 vblank/vline */
  6718. switch (src_data) {
  6719. case 0: /* D1 vblank */
  6720. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  6721. if (rdev->irq.crtc_vblank_int[0]) {
  6722. drm_handle_vblank(rdev->ddev, 0);
  6723. rdev->pm.vblank_sync = true;
  6724. wake_up(&rdev->irq.vblank_queue);
  6725. }
  6726. if (atomic_read(&rdev->irq.pflip[0]))
  6727. radeon_crtc_handle_flip(rdev, 0);
  6728. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6729. DRM_DEBUG("IH: D1 vblank\n");
  6730. }
  6731. break;
  6732. case 1: /* D1 vline */
  6733. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  6734. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6735. DRM_DEBUG("IH: D1 vline\n");
  6736. }
  6737. break;
  6738. default:
  6739. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6740. break;
  6741. }
  6742. break;
  6743. case 2: /* D2 vblank/vline */
  6744. switch (src_data) {
  6745. case 0: /* D2 vblank */
  6746. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6747. if (rdev->irq.crtc_vblank_int[1]) {
  6748. drm_handle_vblank(rdev->ddev, 1);
  6749. rdev->pm.vblank_sync = true;
  6750. wake_up(&rdev->irq.vblank_queue);
  6751. }
  6752. if (atomic_read(&rdev->irq.pflip[1]))
  6753. radeon_crtc_handle_flip(rdev, 1);
  6754. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6755. DRM_DEBUG("IH: D2 vblank\n");
  6756. }
  6757. break;
  6758. case 1: /* D2 vline */
  6759. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6760. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6761. DRM_DEBUG("IH: D2 vline\n");
  6762. }
  6763. break;
  6764. default:
  6765. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6766. break;
  6767. }
  6768. break;
  6769. case 3: /* D3 vblank/vline */
  6770. switch (src_data) {
  6771. case 0: /* D3 vblank */
  6772. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6773. if (rdev->irq.crtc_vblank_int[2]) {
  6774. drm_handle_vblank(rdev->ddev, 2);
  6775. rdev->pm.vblank_sync = true;
  6776. wake_up(&rdev->irq.vblank_queue);
  6777. }
  6778. if (atomic_read(&rdev->irq.pflip[2]))
  6779. radeon_crtc_handle_flip(rdev, 2);
  6780. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6781. DRM_DEBUG("IH: D3 vblank\n");
  6782. }
  6783. break;
  6784. case 1: /* D3 vline */
  6785. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6786. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6787. DRM_DEBUG("IH: D3 vline\n");
  6788. }
  6789. break;
  6790. default:
  6791. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6792. break;
  6793. }
  6794. break;
  6795. case 4: /* D4 vblank/vline */
  6796. switch (src_data) {
  6797. case 0: /* D4 vblank */
  6798. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6799. if (rdev->irq.crtc_vblank_int[3]) {
  6800. drm_handle_vblank(rdev->ddev, 3);
  6801. rdev->pm.vblank_sync = true;
  6802. wake_up(&rdev->irq.vblank_queue);
  6803. }
  6804. if (atomic_read(&rdev->irq.pflip[3]))
  6805. radeon_crtc_handle_flip(rdev, 3);
  6806. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6807. DRM_DEBUG("IH: D4 vblank\n");
  6808. }
  6809. break;
  6810. case 1: /* D4 vline */
  6811. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6812. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6813. DRM_DEBUG("IH: D4 vline\n");
  6814. }
  6815. break;
  6816. default:
  6817. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6818. break;
  6819. }
  6820. break;
  6821. case 5: /* D5 vblank/vline */
  6822. switch (src_data) {
  6823. case 0: /* D5 vblank */
  6824. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6825. if (rdev->irq.crtc_vblank_int[4]) {
  6826. drm_handle_vblank(rdev->ddev, 4);
  6827. rdev->pm.vblank_sync = true;
  6828. wake_up(&rdev->irq.vblank_queue);
  6829. }
  6830. if (atomic_read(&rdev->irq.pflip[4]))
  6831. radeon_crtc_handle_flip(rdev, 4);
  6832. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6833. DRM_DEBUG("IH: D5 vblank\n");
  6834. }
  6835. break;
  6836. case 1: /* D5 vline */
  6837. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6838. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6839. DRM_DEBUG("IH: D5 vline\n");
  6840. }
  6841. break;
  6842. default:
  6843. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6844. break;
  6845. }
  6846. break;
  6847. case 6: /* D6 vblank/vline */
  6848. switch (src_data) {
  6849. case 0: /* D6 vblank */
  6850. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6851. if (rdev->irq.crtc_vblank_int[5]) {
  6852. drm_handle_vblank(rdev->ddev, 5);
  6853. rdev->pm.vblank_sync = true;
  6854. wake_up(&rdev->irq.vblank_queue);
  6855. }
  6856. if (atomic_read(&rdev->irq.pflip[5]))
  6857. radeon_crtc_handle_flip(rdev, 5);
  6858. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6859. DRM_DEBUG("IH: D6 vblank\n");
  6860. }
  6861. break;
  6862. case 1: /* D6 vline */
  6863. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6864. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6865. DRM_DEBUG("IH: D6 vline\n");
  6866. }
  6867. break;
  6868. default:
  6869. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6870. break;
  6871. }
  6872. break;
  6873. case 8: /* D1 page flip */
  6874. case 10: /* D2 page flip */
  6875. case 12: /* D3 page flip */
  6876. case 14: /* D4 page flip */
  6877. case 16: /* D5 page flip */
  6878. case 18: /* D6 page flip */
  6879. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  6880. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  6881. break;
  6882. case 42: /* HPD hotplug */
  6883. switch (src_data) {
  6884. case 0:
  6885. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6886. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6887. queue_hotplug = true;
  6888. DRM_DEBUG("IH: HPD1\n");
  6889. }
  6890. break;
  6891. case 1:
  6892. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6893. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6894. queue_hotplug = true;
  6895. DRM_DEBUG("IH: HPD2\n");
  6896. }
  6897. break;
  6898. case 2:
  6899. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6900. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6901. queue_hotplug = true;
  6902. DRM_DEBUG("IH: HPD3\n");
  6903. }
  6904. break;
  6905. case 3:
  6906. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6907. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6908. queue_hotplug = true;
  6909. DRM_DEBUG("IH: HPD4\n");
  6910. }
  6911. break;
  6912. case 4:
  6913. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6914. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6915. queue_hotplug = true;
  6916. DRM_DEBUG("IH: HPD5\n");
  6917. }
  6918. break;
  6919. case 5:
  6920. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6921. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6922. queue_hotplug = true;
  6923. DRM_DEBUG("IH: HPD6\n");
  6924. }
  6925. break;
  6926. default:
  6927. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6928. break;
  6929. }
  6930. break;
  6931. case 124: /* UVD */
  6932. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6933. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6934. break;
  6935. case 146:
  6936. case 147:
  6937. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6938. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6939. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6940. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6941. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6942. addr);
  6943. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6944. status);
  6945. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6946. /* reset addr and status */
  6947. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6948. break;
  6949. case 167: /* VCE */
  6950. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  6951. switch (src_data) {
  6952. case 0:
  6953. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  6954. break;
  6955. case 1:
  6956. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  6957. break;
  6958. default:
  6959. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  6960. break;
  6961. }
  6962. break;
  6963. case 176: /* GFX RB CP_INT */
  6964. case 177: /* GFX IB CP_INT */
  6965. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6966. break;
  6967. case 181: /* CP EOP event */
  6968. DRM_DEBUG("IH: CP EOP\n");
  6969. /* XXX check the bitfield order! */
  6970. me_id = (ring_id & 0x60) >> 5;
  6971. pipe_id = (ring_id & 0x18) >> 3;
  6972. queue_id = (ring_id & 0x7) >> 0;
  6973. switch (me_id) {
  6974. case 0:
  6975. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6976. break;
  6977. case 1:
  6978. case 2:
  6979. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6980. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6981. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6982. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6983. break;
  6984. }
  6985. break;
  6986. case 184: /* CP Privileged reg access */
  6987. DRM_ERROR("Illegal register access in command stream\n");
  6988. /* XXX check the bitfield order! */
  6989. me_id = (ring_id & 0x60) >> 5;
  6990. pipe_id = (ring_id & 0x18) >> 3;
  6991. queue_id = (ring_id & 0x7) >> 0;
  6992. switch (me_id) {
  6993. case 0:
  6994. /* This results in a full GPU reset, but all we need to do is soft
  6995. * reset the CP for gfx
  6996. */
  6997. queue_reset = true;
  6998. break;
  6999. case 1:
  7000. /* XXX compute */
  7001. queue_reset = true;
  7002. break;
  7003. case 2:
  7004. /* XXX compute */
  7005. queue_reset = true;
  7006. break;
  7007. }
  7008. break;
  7009. case 185: /* CP Privileged inst */
  7010. DRM_ERROR("Illegal instruction in command stream\n");
  7011. /* XXX check the bitfield order! */
  7012. me_id = (ring_id & 0x60) >> 5;
  7013. pipe_id = (ring_id & 0x18) >> 3;
  7014. queue_id = (ring_id & 0x7) >> 0;
  7015. switch (me_id) {
  7016. case 0:
  7017. /* This results in a full GPU reset, but all we need to do is soft
  7018. * reset the CP for gfx
  7019. */
  7020. queue_reset = true;
  7021. break;
  7022. case 1:
  7023. /* XXX compute */
  7024. queue_reset = true;
  7025. break;
  7026. case 2:
  7027. /* XXX compute */
  7028. queue_reset = true;
  7029. break;
  7030. }
  7031. break;
  7032. case 224: /* SDMA trap event */
  7033. /* XXX check the bitfield order! */
  7034. me_id = (ring_id & 0x3) >> 0;
  7035. queue_id = (ring_id & 0xc) >> 2;
  7036. DRM_DEBUG("IH: SDMA trap\n");
  7037. switch (me_id) {
  7038. case 0:
  7039. switch (queue_id) {
  7040. case 0:
  7041. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7042. break;
  7043. case 1:
  7044. /* XXX compute */
  7045. break;
  7046. case 2:
  7047. /* XXX compute */
  7048. break;
  7049. }
  7050. break;
  7051. case 1:
  7052. switch (queue_id) {
  7053. case 0:
  7054. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7055. break;
  7056. case 1:
  7057. /* XXX compute */
  7058. break;
  7059. case 2:
  7060. /* XXX compute */
  7061. break;
  7062. }
  7063. break;
  7064. }
  7065. break;
  7066. case 230: /* thermal low to high */
  7067. DRM_DEBUG("IH: thermal low to high\n");
  7068. rdev->pm.dpm.thermal.high_to_low = false;
  7069. queue_thermal = true;
  7070. break;
  7071. case 231: /* thermal high to low */
  7072. DRM_DEBUG("IH: thermal high to low\n");
  7073. rdev->pm.dpm.thermal.high_to_low = true;
  7074. queue_thermal = true;
  7075. break;
  7076. case 233: /* GUI IDLE */
  7077. DRM_DEBUG("IH: GUI idle\n");
  7078. break;
  7079. case 241: /* SDMA Privileged inst */
  7080. case 247: /* SDMA Privileged inst */
  7081. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7082. /* XXX check the bitfield order! */
  7083. me_id = (ring_id & 0x3) >> 0;
  7084. queue_id = (ring_id & 0xc) >> 2;
  7085. switch (me_id) {
  7086. case 0:
  7087. switch (queue_id) {
  7088. case 0:
  7089. queue_reset = true;
  7090. break;
  7091. case 1:
  7092. /* XXX compute */
  7093. queue_reset = true;
  7094. break;
  7095. case 2:
  7096. /* XXX compute */
  7097. queue_reset = true;
  7098. break;
  7099. }
  7100. break;
  7101. case 1:
  7102. switch (queue_id) {
  7103. case 0:
  7104. queue_reset = true;
  7105. break;
  7106. case 1:
  7107. /* XXX compute */
  7108. queue_reset = true;
  7109. break;
  7110. case 2:
  7111. /* XXX compute */
  7112. queue_reset = true;
  7113. break;
  7114. }
  7115. break;
  7116. }
  7117. break;
  7118. default:
  7119. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7120. break;
  7121. }
  7122. /* wptr/rptr are in bytes! */
  7123. rptr += 16;
  7124. rptr &= rdev->ih.ptr_mask;
  7125. }
  7126. if (queue_hotplug)
  7127. schedule_work(&rdev->hotplug_work);
  7128. if (queue_reset)
  7129. schedule_work(&rdev->reset_work);
  7130. if (queue_thermal)
  7131. schedule_work(&rdev->pm.dpm.thermal.work);
  7132. rdev->ih.rptr = rptr;
  7133. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  7134. atomic_set(&rdev->ih.lock, 0);
  7135. /* make sure wptr hasn't changed while processing */
  7136. wptr = cik_get_ih_wptr(rdev);
  7137. if (wptr != rptr)
  7138. goto restart_ih;
  7139. return IRQ_HANDLED;
  7140. }
  7141. /*
  7142. * startup/shutdown callbacks
  7143. */
  7144. /**
  7145. * cik_startup - program the asic to a functional state
  7146. *
  7147. * @rdev: radeon_device pointer
  7148. *
  7149. * Programs the asic to a functional state (CIK).
  7150. * Called by cik_init() and cik_resume().
  7151. * Returns 0 for success, error for failure.
  7152. */
  7153. static int cik_startup(struct radeon_device *rdev)
  7154. {
  7155. struct radeon_ring *ring;
  7156. int r;
  7157. /* enable pcie gen2/3 link */
  7158. cik_pcie_gen3_enable(rdev);
  7159. /* enable aspm */
  7160. cik_program_aspm(rdev);
  7161. /* scratch needs to be initialized before MC */
  7162. r = r600_vram_scratch_init(rdev);
  7163. if (r)
  7164. return r;
  7165. cik_mc_program(rdev);
  7166. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7167. r = ci_mc_load_microcode(rdev);
  7168. if (r) {
  7169. DRM_ERROR("Failed to load MC firmware!\n");
  7170. return r;
  7171. }
  7172. }
  7173. r = cik_pcie_gart_enable(rdev);
  7174. if (r)
  7175. return r;
  7176. cik_gpu_init(rdev);
  7177. /* allocate rlc buffers */
  7178. if (rdev->flags & RADEON_IS_IGP) {
  7179. if (rdev->family == CHIP_KAVERI) {
  7180. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7181. rdev->rlc.reg_list_size =
  7182. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7183. } else {
  7184. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7185. rdev->rlc.reg_list_size =
  7186. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7187. }
  7188. }
  7189. rdev->rlc.cs_data = ci_cs_data;
  7190. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7191. r = sumo_rlc_init(rdev);
  7192. if (r) {
  7193. DRM_ERROR("Failed to init rlc BOs!\n");
  7194. return r;
  7195. }
  7196. /* allocate wb buffer */
  7197. r = radeon_wb_init(rdev);
  7198. if (r)
  7199. return r;
  7200. /* allocate mec buffers */
  7201. r = cik_mec_init(rdev);
  7202. if (r) {
  7203. DRM_ERROR("Failed to init MEC BOs!\n");
  7204. return r;
  7205. }
  7206. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7207. if (r) {
  7208. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7209. return r;
  7210. }
  7211. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7212. if (r) {
  7213. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7214. return r;
  7215. }
  7216. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7217. if (r) {
  7218. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7219. return r;
  7220. }
  7221. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7222. if (r) {
  7223. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7224. return r;
  7225. }
  7226. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7227. if (r) {
  7228. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7229. return r;
  7230. }
  7231. r = radeon_uvd_resume(rdev);
  7232. if (!r) {
  7233. r = uvd_v4_2_resume(rdev);
  7234. if (!r) {
  7235. r = radeon_fence_driver_start_ring(rdev,
  7236. R600_RING_TYPE_UVD_INDEX);
  7237. if (r)
  7238. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7239. }
  7240. }
  7241. if (r)
  7242. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7243. r = radeon_vce_resume(rdev);
  7244. if (!r) {
  7245. r = vce_v2_0_resume(rdev);
  7246. if (!r)
  7247. r = radeon_fence_driver_start_ring(rdev,
  7248. TN_RING_TYPE_VCE1_INDEX);
  7249. if (!r)
  7250. r = radeon_fence_driver_start_ring(rdev,
  7251. TN_RING_TYPE_VCE2_INDEX);
  7252. }
  7253. if (r) {
  7254. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7255. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7256. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7257. }
  7258. /* Enable IRQ */
  7259. if (!rdev->irq.installed) {
  7260. r = radeon_irq_kms_init(rdev);
  7261. if (r)
  7262. return r;
  7263. }
  7264. r = cik_irq_init(rdev);
  7265. if (r) {
  7266. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7267. radeon_irq_kms_fini(rdev);
  7268. return r;
  7269. }
  7270. cik_irq_set(rdev);
  7271. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7272. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7273. PACKET3(PACKET3_NOP, 0x3FFF));
  7274. if (r)
  7275. return r;
  7276. /* set up the compute queues */
  7277. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7278. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7279. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7280. PACKET3(PACKET3_NOP, 0x3FFF));
  7281. if (r)
  7282. return r;
  7283. ring->me = 1; /* first MEC */
  7284. ring->pipe = 0; /* first pipe */
  7285. ring->queue = 0; /* first queue */
  7286. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7287. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7288. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7289. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7290. PACKET3(PACKET3_NOP, 0x3FFF));
  7291. if (r)
  7292. return r;
  7293. /* dGPU only have 1 MEC */
  7294. ring->me = 1; /* first MEC */
  7295. ring->pipe = 0; /* first pipe */
  7296. ring->queue = 1; /* second queue */
  7297. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7298. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7299. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7300. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7301. if (r)
  7302. return r;
  7303. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7304. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7305. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7306. if (r)
  7307. return r;
  7308. r = cik_cp_resume(rdev);
  7309. if (r)
  7310. return r;
  7311. r = cik_sdma_resume(rdev);
  7312. if (r)
  7313. return r;
  7314. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7315. if (ring->ring_size) {
  7316. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7317. RADEON_CP_PACKET2);
  7318. if (!r)
  7319. r = uvd_v1_0_init(rdev);
  7320. if (r)
  7321. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7322. }
  7323. r = -ENOENT;
  7324. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7325. if (ring->ring_size)
  7326. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7327. VCE_CMD_NO_OP);
  7328. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7329. if (ring->ring_size)
  7330. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7331. VCE_CMD_NO_OP);
  7332. if (!r)
  7333. r = vce_v1_0_init(rdev);
  7334. else if (r != -ENOENT)
  7335. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7336. r = radeon_ib_pool_init(rdev);
  7337. if (r) {
  7338. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7339. return r;
  7340. }
  7341. r = radeon_vm_manager_init(rdev);
  7342. if (r) {
  7343. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7344. return r;
  7345. }
  7346. r = dce6_audio_init(rdev);
  7347. if (r)
  7348. return r;
  7349. return 0;
  7350. }
  7351. /**
  7352. * cik_resume - resume the asic to a functional state
  7353. *
  7354. * @rdev: radeon_device pointer
  7355. *
  7356. * Programs the asic to a functional state (CIK).
  7357. * Called at resume.
  7358. * Returns 0 for success, error for failure.
  7359. */
  7360. int cik_resume(struct radeon_device *rdev)
  7361. {
  7362. int r;
  7363. /* post card */
  7364. atom_asic_init(rdev->mode_info.atom_context);
  7365. /* init golden registers */
  7366. cik_init_golden_registers(rdev);
  7367. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7368. radeon_pm_resume(rdev);
  7369. rdev->accel_working = true;
  7370. r = cik_startup(rdev);
  7371. if (r) {
  7372. DRM_ERROR("cik startup failed on resume\n");
  7373. rdev->accel_working = false;
  7374. return r;
  7375. }
  7376. return r;
  7377. }
  7378. /**
  7379. * cik_suspend - suspend the asic
  7380. *
  7381. * @rdev: radeon_device pointer
  7382. *
  7383. * Bring the chip into a state suitable for suspend (CIK).
  7384. * Called at suspend.
  7385. * Returns 0 for success.
  7386. */
  7387. int cik_suspend(struct radeon_device *rdev)
  7388. {
  7389. radeon_pm_suspend(rdev);
  7390. dce6_audio_fini(rdev);
  7391. radeon_vm_manager_fini(rdev);
  7392. cik_cp_enable(rdev, false);
  7393. cik_sdma_enable(rdev, false);
  7394. uvd_v1_0_fini(rdev);
  7395. radeon_uvd_suspend(rdev);
  7396. radeon_vce_suspend(rdev);
  7397. cik_fini_pg(rdev);
  7398. cik_fini_cg(rdev);
  7399. cik_irq_suspend(rdev);
  7400. radeon_wb_disable(rdev);
  7401. cik_pcie_gart_disable(rdev);
  7402. return 0;
  7403. }
  7404. /* Plan is to move initialization in that function and use
  7405. * helper function so that radeon_device_init pretty much
  7406. * do nothing more than calling asic specific function. This
  7407. * should also allow to remove a bunch of callback function
  7408. * like vram_info.
  7409. */
  7410. /**
  7411. * cik_init - asic specific driver and hw init
  7412. *
  7413. * @rdev: radeon_device pointer
  7414. *
  7415. * Setup asic specific driver variables and program the hw
  7416. * to a functional state (CIK).
  7417. * Called at driver startup.
  7418. * Returns 0 for success, errors for failure.
  7419. */
  7420. int cik_init(struct radeon_device *rdev)
  7421. {
  7422. struct radeon_ring *ring;
  7423. int r;
  7424. /* Read BIOS */
  7425. if (!radeon_get_bios(rdev)) {
  7426. if (ASIC_IS_AVIVO(rdev))
  7427. return -EINVAL;
  7428. }
  7429. /* Must be an ATOMBIOS */
  7430. if (!rdev->is_atom_bios) {
  7431. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7432. return -EINVAL;
  7433. }
  7434. r = radeon_atombios_init(rdev);
  7435. if (r)
  7436. return r;
  7437. /* Post card if necessary */
  7438. if (!radeon_card_posted(rdev)) {
  7439. if (!rdev->bios) {
  7440. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7441. return -EINVAL;
  7442. }
  7443. DRM_INFO("GPU not posted. posting now...\n");
  7444. atom_asic_init(rdev->mode_info.atom_context);
  7445. }
  7446. /* init golden registers */
  7447. cik_init_golden_registers(rdev);
  7448. /* Initialize scratch registers */
  7449. cik_scratch_init(rdev);
  7450. /* Initialize surface registers */
  7451. radeon_surface_init(rdev);
  7452. /* Initialize clocks */
  7453. radeon_get_clock_info(rdev->ddev);
  7454. /* Fence driver */
  7455. r = radeon_fence_driver_init(rdev);
  7456. if (r)
  7457. return r;
  7458. /* initialize memory controller */
  7459. r = cik_mc_init(rdev);
  7460. if (r)
  7461. return r;
  7462. /* Memory manager */
  7463. r = radeon_bo_init(rdev);
  7464. if (r)
  7465. return r;
  7466. if (rdev->flags & RADEON_IS_IGP) {
  7467. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7468. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7469. r = cik_init_microcode(rdev);
  7470. if (r) {
  7471. DRM_ERROR("Failed to load firmware!\n");
  7472. return r;
  7473. }
  7474. }
  7475. } else {
  7476. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7477. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7478. !rdev->mc_fw) {
  7479. r = cik_init_microcode(rdev);
  7480. if (r) {
  7481. DRM_ERROR("Failed to load firmware!\n");
  7482. return r;
  7483. }
  7484. }
  7485. }
  7486. /* Initialize power management */
  7487. radeon_pm_init(rdev);
  7488. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7489. ring->ring_obj = NULL;
  7490. r600_ring_init(rdev, ring, 1024 * 1024);
  7491. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7492. ring->ring_obj = NULL;
  7493. r600_ring_init(rdev, ring, 1024 * 1024);
  7494. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7495. if (r)
  7496. return r;
  7497. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7498. ring->ring_obj = NULL;
  7499. r600_ring_init(rdev, ring, 1024 * 1024);
  7500. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7501. if (r)
  7502. return r;
  7503. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7504. ring->ring_obj = NULL;
  7505. r600_ring_init(rdev, ring, 256 * 1024);
  7506. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7507. ring->ring_obj = NULL;
  7508. r600_ring_init(rdev, ring, 256 * 1024);
  7509. r = radeon_uvd_init(rdev);
  7510. if (!r) {
  7511. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7512. ring->ring_obj = NULL;
  7513. r600_ring_init(rdev, ring, 4096);
  7514. }
  7515. r = radeon_vce_init(rdev);
  7516. if (!r) {
  7517. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7518. ring->ring_obj = NULL;
  7519. r600_ring_init(rdev, ring, 4096);
  7520. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7521. ring->ring_obj = NULL;
  7522. r600_ring_init(rdev, ring, 4096);
  7523. }
  7524. rdev->ih.ring_obj = NULL;
  7525. r600_ih_ring_init(rdev, 64 * 1024);
  7526. r = r600_pcie_gart_init(rdev);
  7527. if (r)
  7528. return r;
  7529. rdev->accel_working = true;
  7530. r = cik_startup(rdev);
  7531. if (r) {
  7532. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7533. cik_cp_fini(rdev);
  7534. cik_sdma_fini(rdev);
  7535. cik_irq_fini(rdev);
  7536. sumo_rlc_fini(rdev);
  7537. cik_mec_fini(rdev);
  7538. radeon_wb_fini(rdev);
  7539. radeon_ib_pool_fini(rdev);
  7540. radeon_vm_manager_fini(rdev);
  7541. radeon_irq_kms_fini(rdev);
  7542. cik_pcie_gart_fini(rdev);
  7543. rdev->accel_working = false;
  7544. }
  7545. /* Don't start up if the MC ucode is missing.
  7546. * The default clocks and voltages before the MC ucode
  7547. * is loaded are not suffient for advanced operations.
  7548. */
  7549. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7550. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7551. return -EINVAL;
  7552. }
  7553. return 0;
  7554. }
  7555. /**
  7556. * cik_fini - asic specific driver and hw fini
  7557. *
  7558. * @rdev: radeon_device pointer
  7559. *
  7560. * Tear down the asic specific driver variables and program the hw
  7561. * to an idle state (CIK).
  7562. * Called at driver unload.
  7563. */
  7564. void cik_fini(struct radeon_device *rdev)
  7565. {
  7566. radeon_pm_fini(rdev);
  7567. cik_cp_fini(rdev);
  7568. cik_sdma_fini(rdev);
  7569. cik_fini_pg(rdev);
  7570. cik_fini_cg(rdev);
  7571. cik_irq_fini(rdev);
  7572. sumo_rlc_fini(rdev);
  7573. cik_mec_fini(rdev);
  7574. radeon_wb_fini(rdev);
  7575. radeon_vm_manager_fini(rdev);
  7576. radeon_ib_pool_fini(rdev);
  7577. radeon_irq_kms_fini(rdev);
  7578. uvd_v1_0_fini(rdev);
  7579. radeon_uvd_fini(rdev);
  7580. radeon_vce_fini(rdev);
  7581. cik_pcie_gart_fini(rdev);
  7582. r600_vram_scratch_fini(rdev);
  7583. radeon_gem_fini(rdev);
  7584. radeon_fence_driver_fini(rdev);
  7585. radeon_bo_fini(rdev);
  7586. radeon_atombios_fini(rdev);
  7587. kfree(rdev->bios);
  7588. rdev->bios = NULL;
  7589. }
  7590. void dce8_program_fmt(struct drm_encoder *encoder)
  7591. {
  7592. struct drm_device *dev = encoder->dev;
  7593. struct radeon_device *rdev = dev->dev_private;
  7594. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7595. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7596. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7597. int bpc = 0;
  7598. u32 tmp = 0;
  7599. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7600. if (connector) {
  7601. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7602. bpc = radeon_get_monitor_bpc(connector);
  7603. dither = radeon_connector->dither;
  7604. }
  7605. /* LVDS/eDP FMT is set up by atom */
  7606. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7607. return;
  7608. /* not needed for analog */
  7609. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7610. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7611. return;
  7612. if (bpc == 0)
  7613. return;
  7614. switch (bpc) {
  7615. case 6:
  7616. if (dither == RADEON_FMT_DITHER_ENABLE)
  7617. /* XXX sort out optimal dither settings */
  7618. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7619. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7620. else
  7621. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7622. break;
  7623. case 8:
  7624. if (dither == RADEON_FMT_DITHER_ENABLE)
  7625. /* XXX sort out optimal dither settings */
  7626. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7627. FMT_RGB_RANDOM_ENABLE |
  7628. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7629. else
  7630. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7631. break;
  7632. case 10:
  7633. if (dither == RADEON_FMT_DITHER_ENABLE)
  7634. /* XXX sort out optimal dither settings */
  7635. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7636. FMT_RGB_RANDOM_ENABLE |
  7637. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7638. else
  7639. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7640. break;
  7641. default:
  7642. /* not needed */
  7643. break;
  7644. }
  7645. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7646. }
  7647. /* display watermark setup */
  7648. /**
  7649. * dce8_line_buffer_adjust - Set up the line buffer
  7650. *
  7651. * @rdev: radeon_device pointer
  7652. * @radeon_crtc: the selected display controller
  7653. * @mode: the current display mode on the selected display
  7654. * controller
  7655. *
  7656. * Setup up the line buffer allocation for
  7657. * the selected display controller (CIK).
  7658. * Returns the line buffer size in pixels.
  7659. */
  7660. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7661. struct radeon_crtc *radeon_crtc,
  7662. struct drm_display_mode *mode)
  7663. {
  7664. u32 tmp, buffer_alloc, i;
  7665. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7666. /*
  7667. * Line Buffer Setup
  7668. * There are 6 line buffers, one for each display controllers.
  7669. * There are 3 partitions per LB. Select the number of partitions
  7670. * to enable based on the display width. For display widths larger
  7671. * than 4096, you need use to use 2 display controllers and combine
  7672. * them using the stereo blender.
  7673. */
  7674. if (radeon_crtc->base.enabled && mode) {
  7675. if (mode->crtc_hdisplay < 1920) {
  7676. tmp = 1;
  7677. buffer_alloc = 2;
  7678. } else if (mode->crtc_hdisplay < 2560) {
  7679. tmp = 2;
  7680. buffer_alloc = 2;
  7681. } else if (mode->crtc_hdisplay < 4096) {
  7682. tmp = 0;
  7683. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7684. } else {
  7685. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7686. tmp = 0;
  7687. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7688. }
  7689. } else {
  7690. tmp = 1;
  7691. buffer_alloc = 0;
  7692. }
  7693. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  7694. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  7695. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  7696. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  7697. for (i = 0; i < rdev->usec_timeout; i++) {
  7698. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  7699. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  7700. break;
  7701. udelay(1);
  7702. }
  7703. if (radeon_crtc->base.enabled && mode) {
  7704. switch (tmp) {
  7705. case 0:
  7706. default:
  7707. return 4096 * 2;
  7708. case 1:
  7709. return 1920 * 2;
  7710. case 2:
  7711. return 2560 * 2;
  7712. }
  7713. }
  7714. /* controller not enabled, so no lb used */
  7715. return 0;
  7716. }
  7717. /**
  7718. * cik_get_number_of_dram_channels - get the number of dram channels
  7719. *
  7720. * @rdev: radeon_device pointer
  7721. *
  7722. * Look up the number of video ram channels (CIK).
  7723. * Used for display watermark bandwidth calculations
  7724. * Returns the number of dram channels
  7725. */
  7726. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  7727. {
  7728. u32 tmp = RREG32(MC_SHARED_CHMAP);
  7729. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  7730. case 0:
  7731. default:
  7732. return 1;
  7733. case 1:
  7734. return 2;
  7735. case 2:
  7736. return 4;
  7737. case 3:
  7738. return 8;
  7739. case 4:
  7740. return 3;
  7741. case 5:
  7742. return 6;
  7743. case 6:
  7744. return 10;
  7745. case 7:
  7746. return 12;
  7747. case 8:
  7748. return 16;
  7749. }
  7750. }
  7751. struct dce8_wm_params {
  7752. u32 dram_channels; /* number of dram channels */
  7753. u32 yclk; /* bandwidth per dram data pin in kHz */
  7754. u32 sclk; /* engine clock in kHz */
  7755. u32 disp_clk; /* display clock in kHz */
  7756. u32 src_width; /* viewport width */
  7757. u32 active_time; /* active display time in ns */
  7758. u32 blank_time; /* blank time in ns */
  7759. bool interlaced; /* mode is interlaced */
  7760. fixed20_12 vsc; /* vertical scale ratio */
  7761. u32 num_heads; /* number of active crtcs */
  7762. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  7763. u32 lb_size; /* line buffer allocated to pipe */
  7764. u32 vtaps; /* vertical scaler taps */
  7765. };
  7766. /**
  7767. * dce8_dram_bandwidth - get the dram bandwidth
  7768. *
  7769. * @wm: watermark calculation data
  7770. *
  7771. * Calculate the raw dram bandwidth (CIK).
  7772. * Used for display watermark bandwidth calculations
  7773. * Returns the dram bandwidth in MBytes/s
  7774. */
  7775. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  7776. {
  7777. /* Calculate raw DRAM Bandwidth */
  7778. fixed20_12 dram_efficiency; /* 0.7 */
  7779. fixed20_12 yclk, dram_channels, bandwidth;
  7780. fixed20_12 a;
  7781. a.full = dfixed_const(1000);
  7782. yclk.full = dfixed_const(wm->yclk);
  7783. yclk.full = dfixed_div(yclk, a);
  7784. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7785. a.full = dfixed_const(10);
  7786. dram_efficiency.full = dfixed_const(7);
  7787. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  7788. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7789. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  7790. return dfixed_trunc(bandwidth);
  7791. }
  7792. /**
  7793. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  7794. *
  7795. * @wm: watermark calculation data
  7796. *
  7797. * Calculate the dram bandwidth used for display (CIK).
  7798. * Used for display watermark bandwidth calculations
  7799. * Returns the dram bandwidth for display in MBytes/s
  7800. */
  7801. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7802. {
  7803. /* Calculate DRAM Bandwidth and the part allocated to display. */
  7804. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  7805. fixed20_12 yclk, dram_channels, bandwidth;
  7806. fixed20_12 a;
  7807. a.full = dfixed_const(1000);
  7808. yclk.full = dfixed_const(wm->yclk);
  7809. yclk.full = dfixed_div(yclk, a);
  7810. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  7811. a.full = dfixed_const(10);
  7812. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  7813. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  7814. bandwidth.full = dfixed_mul(dram_channels, yclk);
  7815. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  7816. return dfixed_trunc(bandwidth);
  7817. }
  7818. /**
  7819. * dce8_data_return_bandwidth - get the data return bandwidth
  7820. *
  7821. * @wm: watermark calculation data
  7822. *
  7823. * Calculate the data return bandwidth used for display (CIK).
  7824. * Used for display watermark bandwidth calculations
  7825. * Returns the data return bandwidth in MBytes/s
  7826. */
  7827. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  7828. {
  7829. /* Calculate the display Data return Bandwidth */
  7830. fixed20_12 return_efficiency; /* 0.8 */
  7831. fixed20_12 sclk, bandwidth;
  7832. fixed20_12 a;
  7833. a.full = dfixed_const(1000);
  7834. sclk.full = dfixed_const(wm->sclk);
  7835. sclk.full = dfixed_div(sclk, a);
  7836. a.full = dfixed_const(10);
  7837. return_efficiency.full = dfixed_const(8);
  7838. return_efficiency.full = dfixed_div(return_efficiency, a);
  7839. a.full = dfixed_const(32);
  7840. bandwidth.full = dfixed_mul(a, sclk);
  7841. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  7842. return dfixed_trunc(bandwidth);
  7843. }
  7844. /**
  7845. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  7846. *
  7847. * @wm: watermark calculation data
  7848. *
  7849. * Calculate the dmif bandwidth used for display (CIK).
  7850. * Used for display watermark bandwidth calculations
  7851. * Returns the dmif bandwidth in MBytes/s
  7852. */
  7853. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  7854. {
  7855. /* Calculate the DMIF Request Bandwidth */
  7856. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  7857. fixed20_12 disp_clk, bandwidth;
  7858. fixed20_12 a, b;
  7859. a.full = dfixed_const(1000);
  7860. disp_clk.full = dfixed_const(wm->disp_clk);
  7861. disp_clk.full = dfixed_div(disp_clk, a);
  7862. a.full = dfixed_const(32);
  7863. b.full = dfixed_mul(a, disp_clk);
  7864. a.full = dfixed_const(10);
  7865. disp_clk_request_efficiency.full = dfixed_const(8);
  7866. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7867. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7868. return dfixed_trunc(bandwidth);
  7869. }
  7870. /**
  7871. * dce8_available_bandwidth - get the min available bandwidth
  7872. *
  7873. * @wm: watermark calculation data
  7874. *
  7875. * Calculate the min available bandwidth used for display (CIK).
  7876. * Used for display watermark bandwidth calculations
  7877. * Returns the min available bandwidth in MBytes/s
  7878. */
  7879. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7880. {
  7881. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7882. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7883. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7884. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7885. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7886. }
  7887. /**
  7888. * dce8_average_bandwidth - get the average available bandwidth
  7889. *
  7890. * @wm: watermark calculation data
  7891. *
  7892. * Calculate the average available bandwidth used for display (CIK).
  7893. * Used for display watermark bandwidth calculations
  7894. * Returns the average available bandwidth in MBytes/s
  7895. */
  7896. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7897. {
  7898. /* Calculate the display mode Average Bandwidth
  7899. * DisplayMode should contain the source and destination dimensions,
  7900. * timing, etc.
  7901. */
  7902. fixed20_12 bpp;
  7903. fixed20_12 line_time;
  7904. fixed20_12 src_width;
  7905. fixed20_12 bandwidth;
  7906. fixed20_12 a;
  7907. a.full = dfixed_const(1000);
  7908. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7909. line_time.full = dfixed_div(line_time, a);
  7910. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7911. src_width.full = dfixed_const(wm->src_width);
  7912. bandwidth.full = dfixed_mul(src_width, bpp);
  7913. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7914. bandwidth.full = dfixed_div(bandwidth, line_time);
  7915. return dfixed_trunc(bandwidth);
  7916. }
  7917. /**
  7918. * dce8_latency_watermark - get the latency watermark
  7919. *
  7920. * @wm: watermark calculation data
  7921. *
  7922. * Calculate the latency watermark (CIK).
  7923. * Used for display watermark bandwidth calculations
  7924. * Returns the latency watermark in ns
  7925. */
  7926. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7927. {
  7928. /* First calculate the latency in ns */
  7929. u32 mc_latency = 2000; /* 2000 ns. */
  7930. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7931. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7932. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7933. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7934. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7935. (wm->num_heads * cursor_line_pair_return_time);
  7936. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7937. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7938. u32 tmp, dmif_size = 12288;
  7939. fixed20_12 a, b, c;
  7940. if (wm->num_heads == 0)
  7941. return 0;
  7942. a.full = dfixed_const(2);
  7943. b.full = dfixed_const(1);
  7944. if ((wm->vsc.full > a.full) ||
  7945. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7946. (wm->vtaps >= 5) ||
  7947. ((wm->vsc.full >= a.full) && wm->interlaced))
  7948. max_src_lines_per_dst_line = 4;
  7949. else
  7950. max_src_lines_per_dst_line = 2;
  7951. a.full = dfixed_const(available_bandwidth);
  7952. b.full = dfixed_const(wm->num_heads);
  7953. a.full = dfixed_div(a, b);
  7954. b.full = dfixed_const(mc_latency + 512);
  7955. c.full = dfixed_const(wm->disp_clk);
  7956. b.full = dfixed_div(b, c);
  7957. c.full = dfixed_const(dmif_size);
  7958. b.full = dfixed_div(c, b);
  7959. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7960. b.full = dfixed_const(1000);
  7961. c.full = dfixed_const(wm->disp_clk);
  7962. b.full = dfixed_div(c, b);
  7963. c.full = dfixed_const(wm->bytes_per_pixel);
  7964. b.full = dfixed_mul(b, c);
  7965. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7966. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7967. b.full = dfixed_const(1000);
  7968. c.full = dfixed_const(lb_fill_bw);
  7969. b.full = dfixed_div(c, b);
  7970. a.full = dfixed_div(a, b);
  7971. line_fill_time = dfixed_trunc(a);
  7972. if (line_fill_time < wm->active_time)
  7973. return latency;
  7974. else
  7975. return latency + (line_fill_time - wm->active_time);
  7976. }
  7977. /**
  7978. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7979. * average and available dram bandwidth
  7980. *
  7981. * @wm: watermark calculation data
  7982. *
  7983. * Check if the display average bandwidth fits in the display
  7984. * dram bandwidth (CIK).
  7985. * Used for display watermark bandwidth calculations
  7986. * Returns true if the display fits, false if not.
  7987. */
  7988. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7989. {
  7990. if (dce8_average_bandwidth(wm) <=
  7991. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7992. return true;
  7993. else
  7994. return false;
  7995. }
  7996. /**
  7997. * dce8_average_bandwidth_vs_available_bandwidth - check
  7998. * average and available bandwidth
  7999. *
  8000. * @wm: watermark calculation data
  8001. *
  8002. * Check if the display average bandwidth fits in the display
  8003. * available bandwidth (CIK).
  8004. * Used for display watermark bandwidth calculations
  8005. * Returns true if the display fits, false if not.
  8006. */
  8007. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8008. {
  8009. if (dce8_average_bandwidth(wm) <=
  8010. (dce8_available_bandwidth(wm) / wm->num_heads))
  8011. return true;
  8012. else
  8013. return false;
  8014. }
  8015. /**
  8016. * dce8_check_latency_hiding - check latency hiding
  8017. *
  8018. * @wm: watermark calculation data
  8019. *
  8020. * Check latency hiding (CIK).
  8021. * Used for display watermark bandwidth calculations
  8022. * Returns true if the display fits, false if not.
  8023. */
  8024. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8025. {
  8026. u32 lb_partitions = wm->lb_size / wm->src_width;
  8027. u32 line_time = wm->active_time + wm->blank_time;
  8028. u32 latency_tolerant_lines;
  8029. u32 latency_hiding;
  8030. fixed20_12 a;
  8031. a.full = dfixed_const(1);
  8032. if (wm->vsc.full > a.full)
  8033. latency_tolerant_lines = 1;
  8034. else {
  8035. if (lb_partitions <= (wm->vtaps + 1))
  8036. latency_tolerant_lines = 1;
  8037. else
  8038. latency_tolerant_lines = 2;
  8039. }
  8040. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8041. if (dce8_latency_watermark(wm) <= latency_hiding)
  8042. return true;
  8043. else
  8044. return false;
  8045. }
  8046. /**
  8047. * dce8_program_watermarks - program display watermarks
  8048. *
  8049. * @rdev: radeon_device pointer
  8050. * @radeon_crtc: the selected display controller
  8051. * @lb_size: line buffer size
  8052. * @num_heads: number of display controllers in use
  8053. *
  8054. * Calculate and program the display watermarks for the
  8055. * selected display controller (CIK).
  8056. */
  8057. static void dce8_program_watermarks(struct radeon_device *rdev,
  8058. struct radeon_crtc *radeon_crtc,
  8059. u32 lb_size, u32 num_heads)
  8060. {
  8061. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8062. struct dce8_wm_params wm_low, wm_high;
  8063. u32 pixel_period;
  8064. u32 line_time = 0;
  8065. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8066. u32 tmp, wm_mask;
  8067. if (radeon_crtc->base.enabled && num_heads && mode) {
  8068. pixel_period = 1000000 / (u32)mode->clock;
  8069. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8070. /* watermark for high clocks */
  8071. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8072. rdev->pm.dpm_enabled) {
  8073. wm_high.yclk =
  8074. radeon_dpm_get_mclk(rdev, false) * 10;
  8075. wm_high.sclk =
  8076. radeon_dpm_get_sclk(rdev, false) * 10;
  8077. } else {
  8078. wm_high.yclk = rdev->pm.current_mclk * 10;
  8079. wm_high.sclk = rdev->pm.current_sclk * 10;
  8080. }
  8081. wm_high.disp_clk = mode->clock;
  8082. wm_high.src_width = mode->crtc_hdisplay;
  8083. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8084. wm_high.blank_time = line_time - wm_high.active_time;
  8085. wm_high.interlaced = false;
  8086. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8087. wm_high.interlaced = true;
  8088. wm_high.vsc = radeon_crtc->vsc;
  8089. wm_high.vtaps = 1;
  8090. if (radeon_crtc->rmx_type != RMX_OFF)
  8091. wm_high.vtaps = 2;
  8092. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8093. wm_high.lb_size = lb_size;
  8094. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8095. wm_high.num_heads = num_heads;
  8096. /* set for high clocks */
  8097. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8098. /* possibly force display priority to high */
  8099. /* should really do this at mode validation time... */
  8100. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8101. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8102. !dce8_check_latency_hiding(&wm_high) ||
  8103. (rdev->disp_priority == 2)) {
  8104. DRM_DEBUG_KMS("force priority to high\n");
  8105. }
  8106. /* watermark for low clocks */
  8107. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8108. rdev->pm.dpm_enabled) {
  8109. wm_low.yclk =
  8110. radeon_dpm_get_mclk(rdev, true) * 10;
  8111. wm_low.sclk =
  8112. radeon_dpm_get_sclk(rdev, true) * 10;
  8113. } else {
  8114. wm_low.yclk = rdev->pm.current_mclk * 10;
  8115. wm_low.sclk = rdev->pm.current_sclk * 10;
  8116. }
  8117. wm_low.disp_clk = mode->clock;
  8118. wm_low.src_width = mode->crtc_hdisplay;
  8119. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8120. wm_low.blank_time = line_time - wm_low.active_time;
  8121. wm_low.interlaced = false;
  8122. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8123. wm_low.interlaced = true;
  8124. wm_low.vsc = radeon_crtc->vsc;
  8125. wm_low.vtaps = 1;
  8126. if (radeon_crtc->rmx_type != RMX_OFF)
  8127. wm_low.vtaps = 2;
  8128. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8129. wm_low.lb_size = lb_size;
  8130. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8131. wm_low.num_heads = num_heads;
  8132. /* set for low clocks */
  8133. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8134. /* possibly force display priority to high */
  8135. /* should really do this at mode validation time... */
  8136. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8137. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8138. !dce8_check_latency_hiding(&wm_low) ||
  8139. (rdev->disp_priority == 2)) {
  8140. DRM_DEBUG_KMS("force priority to high\n");
  8141. }
  8142. }
  8143. /* select wm A */
  8144. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8145. tmp = wm_mask;
  8146. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8147. tmp |= LATENCY_WATERMARK_MASK(1);
  8148. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8149. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8150. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8151. LATENCY_HIGH_WATERMARK(line_time)));
  8152. /* select wm B */
  8153. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8154. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8155. tmp |= LATENCY_WATERMARK_MASK(2);
  8156. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8157. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8158. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8159. LATENCY_HIGH_WATERMARK(line_time)));
  8160. /* restore original selection */
  8161. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8162. /* save values for DPM */
  8163. radeon_crtc->line_time = line_time;
  8164. radeon_crtc->wm_high = latency_watermark_a;
  8165. radeon_crtc->wm_low = latency_watermark_b;
  8166. }
  8167. /**
  8168. * dce8_bandwidth_update - program display watermarks
  8169. *
  8170. * @rdev: radeon_device pointer
  8171. *
  8172. * Calculate and program the display watermarks and line
  8173. * buffer allocation (CIK).
  8174. */
  8175. void dce8_bandwidth_update(struct radeon_device *rdev)
  8176. {
  8177. struct drm_display_mode *mode = NULL;
  8178. u32 num_heads = 0, lb_size;
  8179. int i;
  8180. radeon_update_display_priority(rdev);
  8181. for (i = 0; i < rdev->num_crtc; i++) {
  8182. if (rdev->mode_info.crtcs[i]->base.enabled)
  8183. num_heads++;
  8184. }
  8185. for (i = 0; i < rdev->num_crtc; i++) {
  8186. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8187. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8188. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8189. }
  8190. }
  8191. /**
  8192. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8193. *
  8194. * @rdev: radeon_device pointer
  8195. *
  8196. * Fetches a GPU clock counter snapshot (SI).
  8197. * Returns the 64 bit clock counter snapshot.
  8198. */
  8199. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8200. {
  8201. uint64_t clock;
  8202. mutex_lock(&rdev->gpu_clock_mutex);
  8203. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8204. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8205. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8206. mutex_unlock(&rdev->gpu_clock_mutex);
  8207. return clock;
  8208. }
  8209. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8210. u32 cntl_reg, u32 status_reg)
  8211. {
  8212. int r, i;
  8213. struct atom_clock_dividers dividers;
  8214. uint32_t tmp;
  8215. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8216. clock, false, &dividers);
  8217. if (r)
  8218. return r;
  8219. tmp = RREG32_SMC(cntl_reg);
  8220. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8221. tmp |= dividers.post_divider;
  8222. WREG32_SMC(cntl_reg, tmp);
  8223. for (i = 0; i < 100; i++) {
  8224. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8225. break;
  8226. mdelay(10);
  8227. }
  8228. if (i == 100)
  8229. return -ETIMEDOUT;
  8230. return 0;
  8231. }
  8232. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8233. {
  8234. int r = 0;
  8235. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8236. if (r)
  8237. return r;
  8238. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8239. return r;
  8240. }
  8241. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8242. {
  8243. int r, i;
  8244. struct atom_clock_dividers dividers;
  8245. u32 tmp;
  8246. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8247. ecclk, false, &dividers);
  8248. if (r)
  8249. return r;
  8250. for (i = 0; i < 100; i++) {
  8251. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8252. break;
  8253. mdelay(10);
  8254. }
  8255. if (i == 100)
  8256. return -ETIMEDOUT;
  8257. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8258. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8259. tmp |= dividers.post_divider;
  8260. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8261. for (i = 0; i < 100; i++) {
  8262. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8263. break;
  8264. mdelay(10);
  8265. }
  8266. if (i == 100)
  8267. return -ETIMEDOUT;
  8268. return 0;
  8269. }
  8270. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8271. {
  8272. struct pci_dev *root = rdev->pdev->bus->self;
  8273. int bridge_pos, gpu_pos;
  8274. u32 speed_cntl, mask, current_data_rate;
  8275. int ret, i;
  8276. u16 tmp16;
  8277. if (radeon_pcie_gen2 == 0)
  8278. return;
  8279. if (rdev->flags & RADEON_IS_IGP)
  8280. return;
  8281. if (!(rdev->flags & RADEON_IS_PCIE))
  8282. return;
  8283. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8284. if (ret != 0)
  8285. return;
  8286. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8287. return;
  8288. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8289. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8290. LC_CURRENT_DATA_RATE_SHIFT;
  8291. if (mask & DRM_PCIE_SPEED_80) {
  8292. if (current_data_rate == 2) {
  8293. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8294. return;
  8295. }
  8296. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8297. } else if (mask & DRM_PCIE_SPEED_50) {
  8298. if (current_data_rate == 1) {
  8299. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8300. return;
  8301. }
  8302. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8303. }
  8304. bridge_pos = pci_pcie_cap(root);
  8305. if (!bridge_pos)
  8306. return;
  8307. gpu_pos = pci_pcie_cap(rdev->pdev);
  8308. if (!gpu_pos)
  8309. return;
  8310. if (mask & DRM_PCIE_SPEED_80) {
  8311. /* re-try equalization if gen3 is not already enabled */
  8312. if (current_data_rate != 2) {
  8313. u16 bridge_cfg, gpu_cfg;
  8314. u16 bridge_cfg2, gpu_cfg2;
  8315. u32 max_lw, current_lw, tmp;
  8316. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8317. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8318. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8319. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8320. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8321. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8322. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8323. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8324. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8325. if (current_lw < max_lw) {
  8326. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8327. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8328. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8329. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8330. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8331. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8332. }
  8333. }
  8334. for (i = 0; i < 10; i++) {
  8335. /* check status */
  8336. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8337. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8338. break;
  8339. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8340. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8341. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8342. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8343. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8344. tmp |= LC_SET_QUIESCE;
  8345. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8346. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8347. tmp |= LC_REDO_EQ;
  8348. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8349. mdelay(100);
  8350. /* linkctl */
  8351. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8352. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8353. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8354. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8355. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8356. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8357. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8358. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8359. /* linkctl2 */
  8360. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8361. tmp16 &= ~((1 << 4) | (7 << 9));
  8362. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8363. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8364. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8365. tmp16 &= ~((1 << 4) | (7 << 9));
  8366. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8367. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8368. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8369. tmp &= ~LC_SET_QUIESCE;
  8370. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8371. }
  8372. }
  8373. }
  8374. /* set the link speed */
  8375. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8376. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8377. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8378. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8379. tmp16 &= ~0xf;
  8380. if (mask & DRM_PCIE_SPEED_80)
  8381. tmp16 |= 3; /* gen3 */
  8382. else if (mask & DRM_PCIE_SPEED_50)
  8383. tmp16 |= 2; /* gen2 */
  8384. else
  8385. tmp16 |= 1; /* gen1 */
  8386. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8387. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8388. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8389. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8390. for (i = 0; i < rdev->usec_timeout; i++) {
  8391. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8392. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8393. break;
  8394. udelay(1);
  8395. }
  8396. }
  8397. static void cik_program_aspm(struct radeon_device *rdev)
  8398. {
  8399. u32 data, orig;
  8400. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8401. bool disable_clkreq = false;
  8402. if (radeon_aspm == 0)
  8403. return;
  8404. /* XXX double check IGPs */
  8405. if (rdev->flags & RADEON_IS_IGP)
  8406. return;
  8407. if (!(rdev->flags & RADEON_IS_PCIE))
  8408. return;
  8409. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8410. data &= ~LC_XMIT_N_FTS_MASK;
  8411. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8412. if (orig != data)
  8413. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8414. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8415. data |= LC_GO_TO_RECOVERY;
  8416. if (orig != data)
  8417. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8418. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8419. data |= P_IGNORE_EDB_ERR;
  8420. if (orig != data)
  8421. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8422. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8423. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8424. data |= LC_PMI_TO_L1_DIS;
  8425. if (!disable_l0s)
  8426. data |= LC_L0S_INACTIVITY(7);
  8427. if (!disable_l1) {
  8428. data |= LC_L1_INACTIVITY(7);
  8429. data &= ~LC_PMI_TO_L1_DIS;
  8430. if (orig != data)
  8431. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8432. if (!disable_plloff_in_l1) {
  8433. bool clk_req_support;
  8434. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8435. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8436. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8437. if (orig != data)
  8438. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8439. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8440. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8441. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8442. if (orig != data)
  8443. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8444. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8445. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8446. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8447. if (orig != data)
  8448. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8449. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8450. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8451. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8452. if (orig != data)
  8453. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8454. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8455. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8456. data |= LC_DYN_LANES_PWR_STATE(3);
  8457. if (orig != data)
  8458. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8459. if (!disable_clkreq) {
  8460. struct pci_dev *root = rdev->pdev->bus->self;
  8461. u32 lnkcap;
  8462. clk_req_support = false;
  8463. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8464. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8465. clk_req_support = true;
  8466. } else {
  8467. clk_req_support = false;
  8468. }
  8469. if (clk_req_support) {
  8470. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8471. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8472. if (orig != data)
  8473. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8474. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8475. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8476. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8477. if (orig != data)
  8478. WREG32_SMC(THM_CLK_CNTL, data);
  8479. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8480. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8481. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8482. if (orig != data)
  8483. WREG32_SMC(MISC_CLK_CTRL, data);
  8484. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8485. data &= ~BCLK_AS_XCLK;
  8486. if (orig != data)
  8487. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8488. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8489. data &= ~FORCE_BIF_REFCLK_EN;
  8490. if (orig != data)
  8491. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8492. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8493. data &= ~MPLL_CLKOUT_SEL_MASK;
  8494. data |= MPLL_CLKOUT_SEL(4);
  8495. if (orig != data)
  8496. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8497. }
  8498. }
  8499. } else {
  8500. if (orig != data)
  8501. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8502. }
  8503. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8504. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8505. if (orig != data)
  8506. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8507. if (!disable_l0s) {
  8508. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8509. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8510. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8511. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8512. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8513. data &= ~LC_L0S_INACTIVITY_MASK;
  8514. if (orig != data)
  8515. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8516. }
  8517. }
  8518. }
  8519. }