panel-simple.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/backlight.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_mipi_dsi.h>
  32. #include <drm/drm_panel.h>
  33. #include <video/display_timing.h>
  34. #include <video/videomode.h>
  35. struct panel_desc {
  36. const struct drm_display_mode *modes;
  37. unsigned int num_modes;
  38. const struct display_timing *timings;
  39. unsigned int num_timings;
  40. unsigned int bpc;
  41. /**
  42. * @width: width (in millimeters) of the panel's active display area
  43. * @height: height (in millimeters) of the panel's active display area
  44. */
  45. struct {
  46. unsigned int width;
  47. unsigned int height;
  48. } size;
  49. /**
  50. * @prepare: the time (in milliseconds) that it takes for the panel to
  51. * become ready and start receiving video data
  52. * @enable: the time (in milliseconds) that it takes for the panel to
  53. * display the first valid frame after starting to receive
  54. * video data
  55. * @disable: the time (in milliseconds) that it takes for the panel to
  56. * turn the display off (no content is visible)
  57. * @unprepare: the time (in milliseconds) that it takes for the panel
  58. * to power itself down completely
  59. */
  60. struct {
  61. unsigned int prepare;
  62. unsigned int enable;
  63. unsigned int disable;
  64. unsigned int unprepare;
  65. } delay;
  66. u32 bus_format;
  67. u32 bus_flags;
  68. };
  69. struct panel_simple {
  70. struct drm_panel base;
  71. bool prepared;
  72. bool enabled;
  73. const struct panel_desc *desc;
  74. struct backlight_device *backlight;
  75. struct regulator *supply;
  76. struct i2c_adapter *ddc;
  77. struct gpio_desc *enable_gpio;
  78. };
  79. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  80. {
  81. return container_of(panel, struct panel_simple, base);
  82. }
  83. static int panel_simple_get_fixed_modes(struct panel_simple *panel)
  84. {
  85. struct drm_connector *connector = panel->base.connector;
  86. struct drm_device *drm = panel->base.drm;
  87. struct drm_display_mode *mode;
  88. unsigned int i, num = 0;
  89. if (!panel->desc)
  90. return 0;
  91. for (i = 0; i < panel->desc->num_timings; i++) {
  92. const struct display_timing *dt = &panel->desc->timings[i];
  93. struct videomode vm;
  94. videomode_from_timing(dt, &vm);
  95. mode = drm_mode_create(drm);
  96. if (!mode) {
  97. dev_err(drm->dev, "failed to add mode %ux%u\n",
  98. dt->hactive.typ, dt->vactive.typ);
  99. continue;
  100. }
  101. drm_display_mode_from_videomode(&vm, mode);
  102. mode->type |= DRM_MODE_TYPE_DRIVER;
  103. if (panel->desc->num_timings == 1)
  104. mode->type |= DRM_MODE_TYPE_PREFERRED;
  105. drm_mode_probed_add(connector, mode);
  106. num++;
  107. }
  108. for (i = 0; i < panel->desc->num_modes; i++) {
  109. const struct drm_display_mode *m = &panel->desc->modes[i];
  110. mode = drm_mode_duplicate(drm, m);
  111. if (!mode) {
  112. dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
  113. m->hdisplay, m->vdisplay, m->vrefresh);
  114. continue;
  115. }
  116. mode->type |= DRM_MODE_TYPE_DRIVER;
  117. if (panel->desc->num_modes == 1)
  118. mode->type |= DRM_MODE_TYPE_PREFERRED;
  119. drm_mode_set_name(mode);
  120. drm_mode_probed_add(connector, mode);
  121. num++;
  122. }
  123. connector->display_info.bpc = panel->desc->bpc;
  124. connector->display_info.width_mm = panel->desc->size.width;
  125. connector->display_info.height_mm = panel->desc->size.height;
  126. if (panel->desc->bus_format)
  127. drm_display_info_set_bus_formats(&connector->display_info,
  128. &panel->desc->bus_format, 1);
  129. connector->display_info.bus_flags = panel->desc->bus_flags;
  130. return num;
  131. }
  132. static int panel_simple_disable(struct drm_panel *panel)
  133. {
  134. struct panel_simple *p = to_panel_simple(panel);
  135. if (!p->enabled)
  136. return 0;
  137. if (p->backlight) {
  138. p->backlight->props.power = FB_BLANK_POWERDOWN;
  139. p->backlight->props.state |= BL_CORE_FBBLANK;
  140. backlight_update_status(p->backlight);
  141. }
  142. if (p->desc->delay.disable)
  143. msleep(p->desc->delay.disable);
  144. p->enabled = false;
  145. return 0;
  146. }
  147. static int panel_simple_unprepare(struct drm_panel *panel)
  148. {
  149. struct panel_simple *p = to_panel_simple(panel);
  150. if (!p->prepared)
  151. return 0;
  152. gpiod_set_value_cansleep(p->enable_gpio, 0);
  153. regulator_disable(p->supply);
  154. if (p->desc->delay.unprepare)
  155. msleep(p->desc->delay.unprepare);
  156. p->prepared = false;
  157. return 0;
  158. }
  159. static int panel_simple_prepare(struct drm_panel *panel)
  160. {
  161. struct panel_simple *p = to_panel_simple(panel);
  162. int err;
  163. if (p->prepared)
  164. return 0;
  165. err = regulator_enable(p->supply);
  166. if (err < 0) {
  167. dev_err(panel->dev, "failed to enable supply: %d\n", err);
  168. return err;
  169. }
  170. gpiod_set_value_cansleep(p->enable_gpio, 1);
  171. if (p->desc->delay.prepare)
  172. msleep(p->desc->delay.prepare);
  173. p->prepared = true;
  174. return 0;
  175. }
  176. static int panel_simple_enable(struct drm_panel *panel)
  177. {
  178. struct panel_simple *p = to_panel_simple(panel);
  179. if (p->enabled)
  180. return 0;
  181. if (p->desc->delay.enable)
  182. msleep(p->desc->delay.enable);
  183. if (p->backlight) {
  184. p->backlight->props.state &= ~BL_CORE_FBBLANK;
  185. p->backlight->props.power = FB_BLANK_UNBLANK;
  186. backlight_update_status(p->backlight);
  187. }
  188. p->enabled = true;
  189. return 0;
  190. }
  191. static int panel_simple_get_modes(struct drm_panel *panel)
  192. {
  193. struct panel_simple *p = to_panel_simple(panel);
  194. int num = 0;
  195. /* probe EDID if a DDC bus is available */
  196. if (p->ddc) {
  197. struct edid *edid = drm_get_edid(panel->connector, p->ddc);
  198. drm_connector_update_edid_property(panel->connector, edid);
  199. if (edid) {
  200. num += drm_add_edid_modes(panel->connector, edid);
  201. kfree(edid);
  202. }
  203. }
  204. /* add hard-coded panel modes */
  205. num += panel_simple_get_fixed_modes(p);
  206. return num;
  207. }
  208. static int panel_simple_get_timings(struct drm_panel *panel,
  209. unsigned int num_timings,
  210. struct display_timing *timings)
  211. {
  212. struct panel_simple *p = to_panel_simple(panel);
  213. unsigned int i;
  214. if (p->desc->num_timings < num_timings)
  215. num_timings = p->desc->num_timings;
  216. if (timings)
  217. for (i = 0; i < num_timings; i++)
  218. timings[i] = p->desc->timings[i];
  219. return p->desc->num_timings;
  220. }
  221. static const struct drm_panel_funcs panel_simple_funcs = {
  222. .disable = panel_simple_disable,
  223. .unprepare = panel_simple_unprepare,
  224. .prepare = panel_simple_prepare,
  225. .enable = panel_simple_enable,
  226. .get_modes = panel_simple_get_modes,
  227. .get_timings = panel_simple_get_timings,
  228. };
  229. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  230. {
  231. struct device_node *backlight, *ddc;
  232. struct panel_simple *panel;
  233. int err;
  234. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  235. if (!panel)
  236. return -ENOMEM;
  237. panel->enabled = false;
  238. panel->prepared = false;
  239. panel->desc = desc;
  240. panel->supply = devm_regulator_get(dev, "power");
  241. if (IS_ERR(panel->supply))
  242. return PTR_ERR(panel->supply);
  243. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  244. GPIOD_OUT_LOW);
  245. if (IS_ERR(panel->enable_gpio)) {
  246. err = PTR_ERR(panel->enable_gpio);
  247. if (err != -EPROBE_DEFER)
  248. dev_err(dev, "failed to request GPIO: %d\n", err);
  249. return err;
  250. }
  251. backlight = of_parse_phandle(dev->of_node, "backlight", 0);
  252. if (backlight) {
  253. panel->backlight = of_find_backlight_by_node(backlight);
  254. of_node_put(backlight);
  255. if (!panel->backlight)
  256. return -EPROBE_DEFER;
  257. }
  258. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  259. if (ddc) {
  260. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  261. of_node_put(ddc);
  262. if (!panel->ddc) {
  263. err = -EPROBE_DEFER;
  264. goto free_backlight;
  265. }
  266. }
  267. drm_panel_init(&panel->base);
  268. panel->base.dev = dev;
  269. panel->base.funcs = &panel_simple_funcs;
  270. err = drm_panel_add(&panel->base);
  271. if (err < 0)
  272. goto free_ddc;
  273. dev_set_drvdata(dev, panel);
  274. return 0;
  275. free_ddc:
  276. if (panel->ddc)
  277. put_device(&panel->ddc->dev);
  278. free_backlight:
  279. if (panel->backlight)
  280. put_device(&panel->backlight->dev);
  281. return err;
  282. }
  283. static int panel_simple_remove(struct device *dev)
  284. {
  285. struct panel_simple *panel = dev_get_drvdata(dev);
  286. drm_panel_remove(&panel->base);
  287. panel_simple_disable(&panel->base);
  288. panel_simple_unprepare(&panel->base);
  289. if (panel->ddc)
  290. put_device(&panel->ddc->dev);
  291. if (panel->backlight)
  292. put_device(&panel->backlight->dev);
  293. return 0;
  294. }
  295. static void panel_simple_shutdown(struct device *dev)
  296. {
  297. struct panel_simple *panel = dev_get_drvdata(dev);
  298. panel_simple_disable(&panel->base);
  299. panel_simple_unprepare(&panel->base);
  300. }
  301. static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
  302. .clock = 9000,
  303. .hdisplay = 480,
  304. .hsync_start = 480 + 2,
  305. .hsync_end = 480 + 2 + 41,
  306. .htotal = 480 + 2 + 41 + 2,
  307. .vdisplay = 272,
  308. .vsync_start = 272 + 2,
  309. .vsync_end = 272 + 2 + 10,
  310. .vtotal = 272 + 2 + 10 + 2,
  311. .vrefresh = 60,
  312. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  313. };
  314. static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
  315. .modes = &ampire_am_480272h3tmqw_t01h_mode,
  316. .num_modes = 1,
  317. .bpc = 8,
  318. .size = {
  319. .width = 105,
  320. .height = 67,
  321. },
  322. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  323. };
  324. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  325. .clock = 33333,
  326. .hdisplay = 800,
  327. .hsync_start = 800 + 0,
  328. .hsync_end = 800 + 0 + 255,
  329. .htotal = 800 + 0 + 255 + 0,
  330. .vdisplay = 480,
  331. .vsync_start = 480 + 2,
  332. .vsync_end = 480 + 2 + 45,
  333. .vtotal = 480 + 2 + 45 + 0,
  334. .vrefresh = 60,
  335. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  336. };
  337. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  338. .modes = &ampire_am800480r3tmqwa1h_mode,
  339. .num_modes = 1,
  340. .bpc = 6,
  341. .size = {
  342. .width = 152,
  343. .height = 91,
  344. },
  345. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  346. };
  347. static const struct drm_display_mode auo_b101aw03_mode = {
  348. .clock = 51450,
  349. .hdisplay = 1024,
  350. .hsync_start = 1024 + 156,
  351. .hsync_end = 1024 + 156 + 8,
  352. .htotal = 1024 + 156 + 8 + 156,
  353. .vdisplay = 600,
  354. .vsync_start = 600 + 16,
  355. .vsync_end = 600 + 16 + 6,
  356. .vtotal = 600 + 16 + 6 + 16,
  357. .vrefresh = 60,
  358. };
  359. static const struct panel_desc auo_b101aw03 = {
  360. .modes = &auo_b101aw03_mode,
  361. .num_modes = 1,
  362. .bpc = 6,
  363. .size = {
  364. .width = 223,
  365. .height = 125,
  366. },
  367. };
  368. static const struct drm_display_mode auo_b101ean01_mode = {
  369. .clock = 72500,
  370. .hdisplay = 1280,
  371. .hsync_start = 1280 + 119,
  372. .hsync_end = 1280 + 119 + 32,
  373. .htotal = 1280 + 119 + 32 + 21,
  374. .vdisplay = 800,
  375. .vsync_start = 800 + 4,
  376. .vsync_end = 800 + 4 + 20,
  377. .vtotal = 800 + 4 + 20 + 8,
  378. .vrefresh = 60,
  379. };
  380. static const struct panel_desc auo_b101ean01 = {
  381. .modes = &auo_b101ean01_mode,
  382. .num_modes = 1,
  383. .bpc = 6,
  384. .size = {
  385. .width = 217,
  386. .height = 136,
  387. },
  388. };
  389. static const struct drm_display_mode auo_b101xtn01_mode = {
  390. .clock = 72000,
  391. .hdisplay = 1366,
  392. .hsync_start = 1366 + 20,
  393. .hsync_end = 1366 + 20 + 70,
  394. .htotal = 1366 + 20 + 70,
  395. .vdisplay = 768,
  396. .vsync_start = 768 + 14,
  397. .vsync_end = 768 + 14 + 42,
  398. .vtotal = 768 + 14 + 42,
  399. .vrefresh = 60,
  400. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  401. };
  402. static const struct panel_desc auo_b101xtn01 = {
  403. .modes = &auo_b101xtn01_mode,
  404. .num_modes = 1,
  405. .bpc = 6,
  406. .size = {
  407. .width = 223,
  408. .height = 125,
  409. },
  410. };
  411. static const struct drm_display_mode auo_b116xw03_mode = {
  412. .clock = 70589,
  413. .hdisplay = 1366,
  414. .hsync_start = 1366 + 40,
  415. .hsync_end = 1366 + 40 + 40,
  416. .htotal = 1366 + 40 + 40 + 32,
  417. .vdisplay = 768,
  418. .vsync_start = 768 + 10,
  419. .vsync_end = 768 + 10 + 12,
  420. .vtotal = 768 + 10 + 12 + 6,
  421. .vrefresh = 60,
  422. };
  423. static const struct panel_desc auo_b116xw03 = {
  424. .modes = &auo_b116xw03_mode,
  425. .num_modes = 1,
  426. .bpc = 6,
  427. .size = {
  428. .width = 256,
  429. .height = 144,
  430. },
  431. };
  432. static const struct drm_display_mode auo_b133xtn01_mode = {
  433. .clock = 69500,
  434. .hdisplay = 1366,
  435. .hsync_start = 1366 + 48,
  436. .hsync_end = 1366 + 48 + 32,
  437. .htotal = 1366 + 48 + 32 + 20,
  438. .vdisplay = 768,
  439. .vsync_start = 768 + 3,
  440. .vsync_end = 768 + 3 + 6,
  441. .vtotal = 768 + 3 + 6 + 13,
  442. .vrefresh = 60,
  443. };
  444. static const struct panel_desc auo_b133xtn01 = {
  445. .modes = &auo_b133xtn01_mode,
  446. .num_modes = 1,
  447. .bpc = 6,
  448. .size = {
  449. .width = 293,
  450. .height = 165,
  451. },
  452. };
  453. static const struct drm_display_mode auo_b133htn01_mode = {
  454. .clock = 150660,
  455. .hdisplay = 1920,
  456. .hsync_start = 1920 + 172,
  457. .hsync_end = 1920 + 172 + 80,
  458. .htotal = 1920 + 172 + 80 + 60,
  459. .vdisplay = 1080,
  460. .vsync_start = 1080 + 25,
  461. .vsync_end = 1080 + 25 + 10,
  462. .vtotal = 1080 + 25 + 10 + 10,
  463. .vrefresh = 60,
  464. };
  465. static const struct panel_desc auo_b133htn01 = {
  466. .modes = &auo_b133htn01_mode,
  467. .num_modes = 1,
  468. .bpc = 6,
  469. .size = {
  470. .width = 293,
  471. .height = 165,
  472. },
  473. .delay = {
  474. .prepare = 105,
  475. .enable = 20,
  476. .unprepare = 50,
  477. },
  478. };
  479. static const struct display_timing auo_g070vvn01_timings = {
  480. .pixelclock = { 33300000, 34209000, 45000000 },
  481. .hactive = { 800, 800, 800 },
  482. .hfront_porch = { 20, 40, 200 },
  483. .hback_porch = { 87, 40, 1 },
  484. .hsync_len = { 1, 48, 87 },
  485. .vactive = { 480, 480, 480 },
  486. .vfront_porch = { 5, 13, 200 },
  487. .vback_porch = { 31, 31, 29 },
  488. .vsync_len = { 1, 1, 3 },
  489. };
  490. static const struct panel_desc auo_g070vvn01 = {
  491. .timings = &auo_g070vvn01_timings,
  492. .num_timings = 1,
  493. .bpc = 8,
  494. .size = {
  495. .width = 152,
  496. .height = 91,
  497. },
  498. .delay = {
  499. .prepare = 200,
  500. .enable = 50,
  501. .disable = 50,
  502. .unprepare = 1000,
  503. },
  504. };
  505. static const struct drm_display_mode auo_g104sn02_mode = {
  506. .clock = 40000,
  507. .hdisplay = 800,
  508. .hsync_start = 800 + 40,
  509. .hsync_end = 800 + 40 + 216,
  510. .htotal = 800 + 40 + 216 + 128,
  511. .vdisplay = 600,
  512. .vsync_start = 600 + 10,
  513. .vsync_end = 600 + 10 + 35,
  514. .vtotal = 600 + 10 + 35 + 2,
  515. .vrefresh = 60,
  516. };
  517. static const struct panel_desc auo_g104sn02 = {
  518. .modes = &auo_g104sn02_mode,
  519. .num_modes = 1,
  520. .bpc = 8,
  521. .size = {
  522. .width = 211,
  523. .height = 158,
  524. },
  525. };
  526. static const struct display_timing auo_g133han01_timings = {
  527. .pixelclock = { 134000000, 141200000, 149000000 },
  528. .hactive = { 1920, 1920, 1920 },
  529. .hfront_porch = { 39, 58, 77 },
  530. .hback_porch = { 59, 88, 117 },
  531. .hsync_len = { 28, 42, 56 },
  532. .vactive = { 1080, 1080, 1080 },
  533. .vfront_porch = { 3, 8, 11 },
  534. .vback_porch = { 5, 14, 19 },
  535. .vsync_len = { 4, 14, 19 },
  536. };
  537. static const struct panel_desc auo_g133han01 = {
  538. .timings = &auo_g133han01_timings,
  539. .num_timings = 1,
  540. .bpc = 8,
  541. .size = {
  542. .width = 293,
  543. .height = 165,
  544. },
  545. .delay = {
  546. .prepare = 200,
  547. .enable = 50,
  548. .disable = 50,
  549. .unprepare = 1000,
  550. },
  551. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  552. };
  553. static const struct display_timing auo_g185han01_timings = {
  554. .pixelclock = { 120000000, 144000000, 175000000 },
  555. .hactive = { 1920, 1920, 1920 },
  556. .hfront_porch = { 18, 60, 74 },
  557. .hback_porch = { 12, 44, 54 },
  558. .hsync_len = { 10, 24, 32 },
  559. .vactive = { 1080, 1080, 1080 },
  560. .vfront_porch = { 6, 10, 40 },
  561. .vback_porch = { 2, 5, 20 },
  562. .vsync_len = { 2, 5, 20 },
  563. };
  564. static const struct panel_desc auo_g185han01 = {
  565. .timings = &auo_g185han01_timings,
  566. .num_timings = 1,
  567. .bpc = 8,
  568. .size = {
  569. .width = 409,
  570. .height = 230,
  571. },
  572. .delay = {
  573. .prepare = 50,
  574. .enable = 200,
  575. .disable = 110,
  576. .unprepare = 1000,
  577. },
  578. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  579. };
  580. static const struct display_timing auo_p320hvn03_timings = {
  581. .pixelclock = { 106000000, 148500000, 164000000 },
  582. .hactive = { 1920, 1920, 1920 },
  583. .hfront_porch = { 25, 50, 130 },
  584. .hback_porch = { 25, 50, 130 },
  585. .hsync_len = { 20, 40, 105 },
  586. .vactive = { 1080, 1080, 1080 },
  587. .vfront_porch = { 8, 17, 150 },
  588. .vback_porch = { 8, 17, 150 },
  589. .vsync_len = { 4, 11, 100 },
  590. };
  591. static const struct panel_desc auo_p320hvn03 = {
  592. .timings = &auo_p320hvn03_timings,
  593. .num_timings = 1,
  594. .bpc = 8,
  595. .size = {
  596. .width = 698,
  597. .height = 393,
  598. },
  599. .delay = {
  600. .prepare = 1,
  601. .enable = 450,
  602. .unprepare = 500,
  603. },
  604. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  605. };
  606. static const struct drm_display_mode auo_t215hvn01_mode = {
  607. .clock = 148800,
  608. .hdisplay = 1920,
  609. .hsync_start = 1920 + 88,
  610. .hsync_end = 1920 + 88 + 44,
  611. .htotal = 1920 + 88 + 44 + 148,
  612. .vdisplay = 1080,
  613. .vsync_start = 1080 + 4,
  614. .vsync_end = 1080 + 4 + 5,
  615. .vtotal = 1080 + 4 + 5 + 36,
  616. .vrefresh = 60,
  617. };
  618. static const struct panel_desc auo_t215hvn01 = {
  619. .modes = &auo_t215hvn01_mode,
  620. .num_modes = 1,
  621. .bpc = 8,
  622. .size = {
  623. .width = 430,
  624. .height = 270,
  625. },
  626. .delay = {
  627. .disable = 5,
  628. .unprepare = 1000,
  629. }
  630. };
  631. static const struct drm_display_mode avic_tm070ddh03_mode = {
  632. .clock = 51200,
  633. .hdisplay = 1024,
  634. .hsync_start = 1024 + 160,
  635. .hsync_end = 1024 + 160 + 4,
  636. .htotal = 1024 + 160 + 4 + 156,
  637. .vdisplay = 600,
  638. .vsync_start = 600 + 17,
  639. .vsync_end = 600 + 17 + 1,
  640. .vtotal = 600 + 17 + 1 + 17,
  641. .vrefresh = 60,
  642. };
  643. static const struct panel_desc avic_tm070ddh03 = {
  644. .modes = &avic_tm070ddh03_mode,
  645. .num_modes = 1,
  646. .bpc = 8,
  647. .size = {
  648. .width = 154,
  649. .height = 90,
  650. },
  651. .delay = {
  652. .prepare = 20,
  653. .enable = 200,
  654. .disable = 200,
  655. },
  656. };
  657. static const struct drm_display_mode boe_hv070wsa_mode = {
  658. .clock = 40800,
  659. .hdisplay = 1024,
  660. .hsync_start = 1024 + 90,
  661. .hsync_end = 1024 + 90 + 90,
  662. .htotal = 1024 + 90 + 90 + 90,
  663. .vdisplay = 600,
  664. .vsync_start = 600 + 3,
  665. .vsync_end = 600 + 3 + 4,
  666. .vtotal = 600 + 3 + 4 + 3,
  667. .vrefresh = 60,
  668. };
  669. static const struct panel_desc boe_hv070wsa = {
  670. .modes = &boe_hv070wsa_mode,
  671. .num_modes = 1,
  672. .size = {
  673. .width = 154,
  674. .height = 90,
  675. },
  676. };
  677. static const struct drm_display_mode boe_nv101wxmn51_modes[] = {
  678. {
  679. .clock = 71900,
  680. .hdisplay = 1280,
  681. .hsync_start = 1280 + 48,
  682. .hsync_end = 1280 + 48 + 32,
  683. .htotal = 1280 + 48 + 32 + 80,
  684. .vdisplay = 800,
  685. .vsync_start = 800 + 3,
  686. .vsync_end = 800 + 3 + 5,
  687. .vtotal = 800 + 3 + 5 + 24,
  688. .vrefresh = 60,
  689. },
  690. {
  691. .clock = 57500,
  692. .hdisplay = 1280,
  693. .hsync_start = 1280 + 48,
  694. .hsync_end = 1280 + 48 + 32,
  695. .htotal = 1280 + 48 + 32 + 80,
  696. .vdisplay = 800,
  697. .vsync_start = 800 + 3,
  698. .vsync_end = 800 + 3 + 5,
  699. .vtotal = 800 + 3 + 5 + 24,
  700. .vrefresh = 48,
  701. },
  702. };
  703. static const struct panel_desc boe_nv101wxmn51 = {
  704. .modes = boe_nv101wxmn51_modes,
  705. .num_modes = ARRAY_SIZE(boe_nv101wxmn51_modes),
  706. .bpc = 8,
  707. .size = {
  708. .width = 217,
  709. .height = 136,
  710. },
  711. .delay = {
  712. .prepare = 210,
  713. .enable = 50,
  714. .unprepare = 160,
  715. },
  716. };
  717. static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
  718. .clock = 66770,
  719. .hdisplay = 800,
  720. .hsync_start = 800 + 49,
  721. .hsync_end = 800 + 49 + 33,
  722. .htotal = 800 + 49 + 33 + 17,
  723. .vdisplay = 1280,
  724. .vsync_start = 1280 + 1,
  725. .vsync_end = 1280 + 1 + 7,
  726. .vtotal = 1280 + 1 + 7 + 15,
  727. .vrefresh = 60,
  728. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  729. };
  730. static const struct panel_desc chunghwa_claa070wp03xg = {
  731. .modes = &chunghwa_claa070wp03xg_mode,
  732. .num_modes = 1,
  733. .bpc = 6,
  734. .size = {
  735. .width = 94,
  736. .height = 150,
  737. },
  738. };
  739. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  740. .clock = 72070,
  741. .hdisplay = 1366,
  742. .hsync_start = 1366 + 58,
  743. .hsync_end = 1366 + 58 + 58,
  744. .htotal = 1366 + 58 + 58 + 58,
  745. .vdisplay = 768,
  746. .vsync_start = 768 + 4,
  747. .vsync_end = 768 + 4 + 4,
  748. .vtotal = 768 + 4 + 4 + 4,
  749. .vrefresh = 60,
  750. };
  751. static const struct panel_desc chunghwa_claa101wa01a = {
  752. .modes = &chunghwa_claa101wa01a_mode,
  753. .num_modes = 1,
  754. .bpc = 6,
  755. .size = {
  756. .width = 220,
  757. .height = 120,
  758. },
  759. };
  760. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  761. .clock = 69300,
  762. .hdisplay = 1366,
  763. .hsync_start = 1366 + 48,
  764. .hsync_end = 1366 + 48 + 32,
  765. .htotal = 1366 + 48 + 32 + 20,
  766. .vdisplay = 768,
  767. .vsync_start = 768 + 16,
  768. .vsync_end = 768 + 16 + 8,
  769. .vtotal = 768 + 16 + 8 + 16,
  770. .vrefresh = 60,
  771. };
  772. static const struct panel_desc chunghwa_claa101wb01 = {
  773. .modes = &chunghwa_claa101wb01_mode,
  774. .num_modes = 1,
  775. .bpc = 6,
  776. .size = {
  777. .width = 223,
  778. .height = 125,
  779. },
  780. };
  781. static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
  782. .clock = 33260,
  783. .hdisplay = 800,
  784. .hsync_start = 800 + 40,
  785. .hsync_end = 800 + 40 + 128,
  786. .htotal = 800 + 40 + 128 + 88,
  787. .vdisplay = 480,
  788. .vsync_start = 480 + 10,
  789. .vsync_end = 480 + 10 + 2,
  790. .vtotal = 480 + 10 + 2 + 33,
  791. .vrefresh = 60,
  792. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  793. };
  794. static const struct panel_desc dataimage_scf0700c48ggu18 = {
  795. .modes = &dataimage_scf0700c48ggu18_mode,
  796. .num_modes = 1,
  797. .bpc = 8,
  798. .size = {
  799. .width = 152,
  800. .height = 91,
  801. },
  802. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  803. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  804. };
  805. static const struct display_timing dlc_dlc0700yzg_1_timing = {
  806. .pixelclock = { 45000000, 51200000, 57000000 },
  807. .hactive = { 1024, 1024, 1024 },
  808. .hfront_porch = { 100, 106, 113 },
  809. .hback_porch = { 100, 106, 113 },
  810. .hsync_len = { 100, 108, 114 },
  811. .vactive = { 600, 600, 600 },
  812. .vfront_porch = { 8, 11, 15 },
  813. .vback_porch = { 8, 11, 15 },
  814. .vsync_len = { 9, 13, 15 },
  815. .flags = DISPLAY_FLAGS_DE_HIGH,
  816. };
  817. static const struct panel_desc dlc_dlc0700yzg_1 = {
  818. .timings = &dlc_dlc0700yzg_1_timing,
  819. .num_timings = 1,
  820. .bpc = 6,
  821. .size = {
  822. .width = 154,
  823. .height = 86,
  824. },
  825. .delay = {
  826. .prepare = 30,
  827. .enable = 200,
  828. .disable = 200,
  829. },
  830. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  831. };
  832. static const struct drm_display_mode edt_et057090dhu_mode = {
  833. .clock = 25175,
  834. .hdisplay = 640,
  835. .hsync_start = 640 + 16,
  836. .hsync_end = 640 + 16 + 30,
  837. .htotal = 640 + 16 + 30 + 114,
  838. .vdisplay = 480,
  839. .vsync_start = 480 + 10,
  840. .vsync_end = 480 + 10 + 3,
  841. .vtotal = 480 + 10 + 3 + 32,
  842. .vrefresh = 60,
  843. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  844. };
  845. static const struct panel_desc edt_et057090dhu = {
  846. .modes = &edt_et057090dhu_mode,
  847. .num_modes = 1,
  848. .bpc = 6,
  849. .size = {
  850. .width = 115,
  851. .height = 86,
  852. },
  853. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  854. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  855. };
  856. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  857. .clock = 33260,
  858. .hdisplay = 800,
  859. .hsync_start = 800 + 40,
  860. .hsync_end = 800 + 40 + 128,
  861. .htotal = 800 + 40 + 128 + 88,
  862. .vdisplay = 480,
  863. .vsync_start = 480 + 10,
  864. .vsync_end = 480 + 10 + 2,
  865. .vtotal = 480 + 10 + 2 + 33,
  866. .vrefresh = 60,
  867. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  868. };
  869. static const struct panel_desc edt_etm0700g0dh6 = {
  870. .modes = &edt_etm0700g0dh6_mode,
  871. .num_modes = 1,
  872. .bpc = 6,
  873. .size = {
  874. .width = 152,
  875. .height = 91,
  876. },
  877. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  878. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  879. };
  880. static const struct panel_desc edt_etm0700g0bdh6 = {
  881. .modes = &edt_etm0700g0dh6_mode,
  882. .num_modes = 1,
  883. .bpc = 6,
  884. .size = {
  885. .width = 152,
  886. .height = 91,
  887. },
  888. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  889. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  890. };
  891. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  892. .clock = 32260,
  893. .hdisplay = 800,
  894. .hsync_start = 800 + 168,
  895. .hsync_end = 800 + 168 + 64,
  896. .htotal = 800 + 168 + 64 + 88,
  897. .vdisplay = 480,
  898. .vsync_start = 480 + 37,
  899. .vsync_end = 480 + 37 + 2,
  900. .vtotal = 480 + 37 + 2 + 8,
  901. .vrefresh = 60,
  902. };
  903. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  904. .modes = &foxlink_fl500wvr00_a0t_mode,
  905. .num_modes = 1,
  906. .bpc = 8,
  907. .size = {
  908. .width = 108,
  909. .height = 65,
  910. },
  911. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  912. };
  913. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  914. .clock = 9000,
  915. .hdisplay = 480,
  916. .hsync_start = 480 + 5,
  917. .hsync_end = 480 + 5 + 1,
  918. .htotal = 480 + 5 + 1 + 40,
  919. .vdisplay = 272,
  920. .vsync_start = 272 + 8,
  921. .vsync_end = 272 + 8 + 1,
  922. .vtotal = 272 + 8 + 1 + 8,
  923. .vrefresh = 60,
  924. };
  925. static const struct panel_desc giantplus_gpg482739qs5 = {
  926. .modes = &giantplus_gpg482739qs5_mode,
  927. .num_modes = 1,
  928. .bpc = 8,
  929. .size = {
  930. .width = 95,
  931. .height = 54,
  932. },
  933. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  934. };
  935. static const struct display_timing hannstar_hsd070pww1_timing = {
  936. .pixelclock = { 64300000, 71100000, 82000000 },
  937. .hactive = { 1280, 1280, 1280 },
  938. .hfront_porch = { 1, 1, 10 },
  939. .hback_porch = { 1, 1, 10 },
  940. /*
  941. * According to the data sheet, the minimum horizontal blanking interval
  942. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  943. * minimum working horizontal blanking interval to be 60 clocks.
  944. */
  945. .hsync_len = { 58, 158, 661 },
  946. .vactive = { 800, 800, 800 },
  947. .vfront_porch = { 1, 1, 10 },
  948. .vback_porch = { 1, 1, 10 },
  949. .vsync_len = { 1, 21, 203 },
  950. .flags = DISPLAY_FLAGS_DE_HIGH,
  951. };
  952. static const struct panel_desc hannstar_hsd070pww1 = {
  953. .timings = &hannstar_hsd070pww1_timing,
  954. .num_timings = 1,
  955. .bpc = 6,
  956. .size = {
  957. .width = 151,
  958. .height = 94,
  959. },
  960. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  961. };
  962. static const struct display_timing hannstar_hsd100pxn1_timing = {
  963. .pixelclock = { 55000000, 65000000, 75000000 },
  964. .hactive = { 1024, 1024, 1024 },
  965. .hfront_porch = { 40, 40, 40 },
  966. .hback_porch = { 220, 220, 220 },
  967. .hsync_len = { 20, 60, 100 },
  968. .vactive = { 768, 768, 768 },
  969. .vfront_porch = { 7, 7, 7 },
  970. .vback_porch = { 21, 21, 21 },
  971. .vsync_len = { 10, 10, 10 },
  972. .flags = DISPLAY_FLAGS_DE_HIGH,
  973. };
  974. static const struct panel_desc hannstar_hsd100pxn1 = {
  975. .timings = &hannstar_hsd100pxn1_timing,
  976. .num_timings = 1,
  977. .bpc = 6,
  978. .size = {
  979. .width = 203,
  980. .height = 152,
  981. },
  982. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  983. };
  984. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  985. .clock = 33333,
  986. .hdisplay = 800,
  987. .hsync_start = 800 + 85,
  988. .hsync_end = 800 + 85 + 86,
  989. .htotal = 800 + 85 + 86 + 85,
  990. .vdisplay = 480,
  991. .vsync_start = 480 + 16,
  992. .vsync_end = 480 + 16 + 13,
  993. .vtotal = 480 + 16 + 13 + 16,
  994. .vrefresh = 60,
  995. };
  996. static const struct panel_desc hitachi_tx23d38vm0caa = {
  997. .modes = &hitachi_tx23d38vm0caa_mode,
  998. .num_modes = 1,
  999. .bpc = 6,
  1000. .size = {
  1001. .width = 195,
  1002. .height = 117,
  1003. },
  1004. .delay = {
  1005. .enable = 160,
  1006. .disable = 160,
  1007. },
  1008. };
  1009. static const struct drm_display_mode innolux_at043tn24_mode = {
  1010. .clock = 9000,
  1011. .hdisplay = 480,
  1012. .hsync_start = 480 + 2,
  1013. .hsync_end = 480 + 2 + 41,
  1014. .htotal = 480 + 2 + 41 + 2,
  1015. .vdisplay = 272,
  1016. .vsync_start = 272 + 2,
  1017. .vsync_end = 272 + 2 + 10,
  1018. .vtotal = 272 + 2 + 10 + 2,
  1019. .vrefresh = 60,
  1020. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1021. };
  1022. static const struct panel_desc innolux_at043tn24 = {
  1023. .modes = &innolux_at043tn24_mode,
  1024. .num_modes = 1,
  1025. .bpc = 8,
  1026. .size = {
  1027. .width = 95,
  1028. .height = 54,
  1029. },
  1030. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1031. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1032. };
  1033. static const struct drm_display_mode innolux_at070tn92_mode = {
  1034. .clock = 33333,
  1035. .hdisplay = 800,
  1036. .hsync_start = 800 + 210,
  1037. .hsync_end = 800 + 210 + 20,
  1038. .htotal = 800 + 210 + 20 + 46,
  1039. .vdisplay = 480,
  1040. .vsync_start = 480 + 22,
  1041. .vsync_end = 480 + 22 + 10,
  1042. .vtotal = 480 + 22 + 23 + 10,
  1043. .vrefresh = 60,
  1044. };
  1045. static const struct panel_desc innolux_at070tn92 = {
  1046. .modes = &innolux_at070tn92_mode,
  1047. .num_modes = 1,
  1048. .size = {
  1049. .width = 154,
  1050. .height = 86,
  1051. },
  1052. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1053. };
  1054. static const struct display_timing innolux_g070y2_l01_timing = {
  1055. .pixelclock = { 28000000, 29500000, 32000000 },
  1056. .hactive = { 800, 800, 800 },
  1057. .hfront_porch = { 61, 91, 141 },
  1058. .hback_porch = { 60, 90, 140 },
  1059. .hsync_len = { 12, 12, 12 },
  1060. .vactive = { 480, 480, 480 },
  1061. .vfront_porch = { 4, 9, 30 },
  1062. .vback_porch = { 4, 8, 28 },
  1063. .vsync_len = { 2, 2, 2 },
  1064. .flags = DISPLAY_FLAGS_DE_HIGH,
  1065. };
  1066. static const struct panel_desc innolux_g070y2_l01 = {
  1067. .timings = &innolux_g070y2_l01_timing,
  1068. .num_timings = 1,
  1069. .bpc = 6,
  1070. .size = {
  1071. .width = 152,
  1072. .height = 91,
  1073. },
  1074. .delay = {
  1075. .prepare = 10,
  1076. .enable = 100,
  1077. .disable = 100,
  1078. .unprepare = 800,
  1079. },
  1080. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1081. };
  1082. static const struct display_timing innolux_g101ice_l01_timing = {
  1083. .pixelclock = { 60400000, 71100000, 74700000 },
  1084. .hactive = { 1280, 1280, 1280 },
  1085. .hfront_porch = { 41, 80, 100 },
  1086. .hback_porch = { 40, 79, 99 },
  1087. .hsync_len = { 1, 1, 1 },
  1088. .vactive = { 800, 800, 800 },
  1089. .vfront_porch = { 5, 11, 14 },
  1090. .vback_porch = { 4, 11, 14 },
  1091. .vsync_len = { 1, 1, 1 },
  1092. .flags = DISPLAY_FLAGS_DE_HIGH,
  1093. };
  1094. static const struct panel_desc innolux_g101ice_l01 = {
  1095. .timings = &innolux_g101ice_l01_timing,
  1096. .num_timings = 1,
  1097. .bpc = 8,
  1098. .size = {
  1099. .width = 217,
  1100. .height = 135,
  1101. },
  1102. .delay = {
  1103. .enable = 200,
  1104. .disable = 200,
  1105. },
  1106. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1107. };
  1108. static const struct display_timing innolux_g121i1_l01_timing = {
  1109. .pixelclock = { 67450000, 71000000, 74550000 },
  1110. .hactive = { 1280, 1280, 1280 },
  1111. .hfront_porch = { 40, 80, 160 },
  1112. .hback_porch = { 39, 79, 159 },
  1113. .hsync_len = { 1, 1, 1 },
  1114. .vactive = { 800, 800, 800 },
  1115. .vfront_porch = { 5, 11, 100 },
  1116. .vback_porch = { 4, 11, 99 },
  1117. .vsync_len = { 1, 1, 1 },
  1118. };
  1119. static const struct panel_desc innolux_g121i1_l01 = {
  1120. .timings = &innolux_g121i1_l01_timing,
  1121. .num_timings = 1,
  1122. .bpc = 6,
  1123. .size = {
  1124. .width = 261,
  1125. .height = 163,
  1126. },
  1127. .delay = {
  1128. .enable = 200,
  1129. .disable = 20,
  1130. },
  1131. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1132. };
  1133. static const struct drm_display_mode innolux_g121x1_l03_mode = {
  1134. .clock = 65000,
  1135. .hdisplay = 1024,
  1136. .hsync_start = 1024 + 0,
  1137. .hsync_end = 1024 + 1,
  1138. .htotal = 1024 + 0 + 1 + 320,
  1139. .vdisplay = 768,
  1140. .vsync_start = 768 + 38,
  1141. .vsync_end = 768 + 38 + 1,
  1142. .vtotal = 768 + 38 + 1 + 0,
  1143. .vrefresh = 60,
  1144. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1145. };
  1146. static const struct panel_desc innolux_g121x1_l03 = {
  1147. .modes = &innolux_g121x1_l03_mode,
  1148. .num_modes = 1,
  1149. .bpc = 6,
  1150. .size = {
  1151. .width = 246,
  1152. .height = 185,
  1153. },
  1154. .delay = {
  1155. .enable = 200,
  1156. .unprepare = 200,
  1157. .disable = 400,
  1158. },
  1159. };
  1160. static const struct drm_display_mode innolux_n116bge_mode = {
  1161. .clock = 76420,
  1162. .hdisplay = 1366,
  1163. .hsync_start = 1366 + 136,
  1164. .hsync_end = 1366 + 136 + 30,
  1165. .htotal = 1366 + 136 + 30 + 60,
  1166. .vdisplay = 768,
  1167. .vsync_start = 768 + 8,
  1168. .vsync_end = 768 + 8 + 12,
  1169. .vtotal = 768 + 8 + 12 + 12,
  1170. .vrefresh = 60,
  1171. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1172. };
  1173. static const struct panel_desc innolux_n116bge = {
  1174. .modes = &innolux_n116bge_mode,
  1175. .num_modes = 1,
  1176. .bpc = 6,
  1177. .size = {
  1178. .width = 256,
  1179. .height = 144,
  1180. },
  1181. };
  1182. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  1183. .clock = 69300,
  1184. .hdisplay = 1366,
  1185. .hsync_start = 1366 + 16,
  1186. .hsync_end = 1366 + 16 + 34,
  1187. .htotal = 1366 + 16 + 34 + 50,
  1188. .vdisplay = 768,
  1189. .vsync_start = 768 + 2,
  1190. .vsync_end = 768 + 2 + 6,
  1191. .vtotal = 768 + 2 + 6 + 12,
  1192. .vrefresh = 60,
  1193. };
  1194. static const struct panel_desc innolux_n156bge_l21 = {
  1195. .modes = &innolux_n156bge_l21_mode,
  1196. .num_modes = 1,
  1197. .bpc = 6,
  1198. .size = {
  1199. .width = 344,
  1200. .height = 193,
  1201. },
  1202. };
  1203. static const struct drm_display_mode innolux_tv123wam_mode = {
  1204. .clock = 206016,
  1205. .hdisplay = 2160,
  1206. .hsync_start = 2160 + 48,
  1207. .hsync_end = 2160 + 48 + 32,
  1208. .htotal = 2160 + 48 + 32 + 80,
  1209. .vdisplay = 1440,
  1210. .vsync_start = 1440 + 3,
  1211. .vsync_end = 1440 + 3 + 10,
  1212. .vtotal = 1440 + 3 + 10 + 27,
  1213. .vrefresh = 60,
  1214. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  1215. };
  1216. static const struct panel_desc innolux_tv123wam = {
  1217. .modes = &innolux_tv123wam_mode,
  1218. .num_modes = 1,
  1219. .bpc = 8,
  1220. .size = {
  1221. .width = 259,
  1222. .height = 173,
  1223. },
  1224. .delay = {
  1225. .unprepare = 500,
  1226. },
  1227. };
  1228. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  1229. .clock = 51501,
  1230. .hdisplay = 1024,
  1231. .hsync_start = 1024 + 128,
  1232. .hsync_end = 1024 + 128 + 64,
  1233. .htotal = 1024 + 128 + 64 + 128,
  1234. .vdisplay = 600,
  1235. .vsync_start = 600 + 16,
  1236. .vsync_end = 600 + 16 + 4,
  1237. .vtotal = 600 + 16 + 4 + 16,
  1238. .vrefresh = 60,
  1239. };
  1240. static const struct panel_desc innolux_zj070na_01p = {
  1241. .modes = &innolux_zj070na_01p_mode,
  1242. .num_modes = 1,
  1243. .bpc = 6,
  1244. .size = {
  1245. .width = 154,
  1246. .height = 90,
  1247. },
  1248. };
  1249. static const struct display_timing koe_tx31d200vm0baa_timing = {
  1250. .pixelclock = { 39600000, 43200000, 48000000 },
  1251. .hactive = { 1280, 1280, 1280 },
  1252. .hfront_porch = { 16, 36, 56 },
  1253. .hback_porch = { 16, 36, 56 },
  1254. .hsync_len = { 8, 8, 8 },
  1255. .vactive = { 480, 480, 480 },
  1256. .vfront_porch = { 6, 21, 33 },
  1257. .vback_porch = { 6, 21, 33 },
  1258. .vsync_len = { 8, 8, 8 },
  1259. .flags = DISPLAY_FLAGS_DE_HIGH,
  1260. };
  1261. static const struct panel_desc koe_tx31d200vm0baa = {
  1262. .timings = &koe_tx31d200vm0baa_timing,
  1263. .num_timings = 1,
  1264. .bpc = 6,
  1265. .size = {
  1266. .width = 292,
  1267. .height = 109,
  1268. },
  1269. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1270. };
  1271. static const struct display_timing kyo_tcg121xglp_timing = {
  1272. .pixelclock = { 52000000, 65000000, 71000000 },
  1273. .hactive = { 1024, 1024, 1024 },
  1274. .hfront_porch = { 2, 2, 2 },
  1275. .hback_porch = { 2, 2, 2 },
  1276. .hsync_len = { 86, 124, 244 },
  1277. .vactive = { 768, 768, 768 },
  1278. .vfront_porch = { 2, 2, 2 },
  1279. .vback_porch = { 2, 2, 2 },
  1280. .vsync_len = { 6, 34, 73 },
  1281. .flags = DISPLAY_FLAGS_DE_HIGH,
  1282. };
  1283. static const struct panel_desc kyo_tcg121xglp = {
  1284. .timings = &kyo_tcg121xglp_timing,
  1285. .num_timings = 1,
  1286. .bpc = 8,
  1287. .size = {
  1288. .width = 246,
  1289. .height = 184,
  1290. },
  1291. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1292. };
  1293. static const struct drm_display_mode lg_lb070wv8_mode = {
  1294. .clock = 33246,
  1295. .hdisplay = 800,
  1296. .hsync_start = 800 + 88,
  1297. .hsync_end = 800 + 88 + 80,
  1298. .htotal = 800 + 88 + 80 + 88,
  1299. .vdisplay = 480,
  1300. .vsync_start = 480 + 10,
  1301. .vsync_end = 480 + 10 + 25,
  1302. .vtotal = 480 + 10 + 25 + 10,
  1303. .vrefresh = 60,
  1304. };
  1305. static const struct panel_desc lg_lb070wv8 = {
  1306. .modes = &lg_lb070wv8_mode,
  1307. .num_modes = 1,
  1308. .bpc = 16,
  1309. .size = {
  1310. .width = 151,
  1311. .height = 91,
  1312. },
  1313. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1314. };
  1315. static const struct drm_display_mode lg_lp079qx1_sp0v_mode = {
  1316. .clock = 200000,
  1317. .hdisplay = 1536,
  1318. .hsync_start = 1536 + 12,
  1319. .hsync_end = 1536 + 12 + 16,
  1320. .htotal = 1536 + 12 + 16 + 48,
  1321. .vdisplay = 2048,
  1322. .vsync_start = 2048 + 8,
  1323. .vsync_end = 2048 + 8 + 4,
  1324. .vtotal = 2048 + 8 + 4 + 8,
  1325. .vrefresh = 60,
  1326. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1327. };
  1328. static const struct panel_desc lg_lp079qx1_sp0v = {
  1329. .modes = &lg_lp079qx1_sp0v_mode,
  1330. .num_modes = 1,
  1331. .size = {
  1332. .width = 129,
  1333. .height = 171,
  1334. },
  1335. };
  1336. static const struct drm_display_mode lg_lp097qx1_spa1_mode = {
  1337. .clock = 205210,
  1338. .hdisplay = 2048,
  1339. .hsync_start = 2048 + 150,
  1340. .hsync_end = 2048 + 150 + 5,
  1341. .htotal = 2048 + 150 + 5 + 5,
  1342. .vdisplay = 1536,
  1343. .vsync_start = 1536 + 3,
  1344. .vsync_end = 1536 + 3 + 1,
  1345. .vtotal = 1536 + 3 + 1 + 9,
  1346. .vrefresh = 60,
  1347. };
  1348. static const struct panel_desc lg_lp097qx1_spa1 = {
  1349. .modes = &lg_lp097qx1_spa1_mode,
  1350. .num_modes = 1,
  1351. .size = {
  1352. .width = 208,
  1353. .height = 147,
  1354. },
  1355. };
  1356. static const struct drm_display_mode lg_lp120up1_mode = {
  1357. .clock = 162300,
  1358. .hdisplay = 1920,
  1359. .hsync_start = 1920 + 40,
  1360. .hsync_end = 1920 + 40 + 40,
  1361. .htotal = 1920 + 40 + 40+ 80,
  1362. .vdisplay = 1280,
  1363. .vsync_start = 1280 + 4,
  1364. .vsync_end = 1280 + 4 + 4,
  1365. .vtotal = 1280 + 4 + 4 + 12,
  1366. .vrefresh = 60,
  1367. };
  1368. static const struct panel_desc lg_lp120up1 = {
  1369. .modes = &lg_lp120up1_mode,
  1370. .num_modes = 1,
  1371. .bpc = 8,
  1372. .size = {
  1373. .width = 267,
  1374. .height = 183,
  1375. },
  1376. };
  1377. static const struct drm_display_mode lg_lp129qe_mode = {
  1378. .clock = 285250,
  1379. .hdisplay = 2560,
  1380. .hsync_start = 2560 + 48,
  1381. .hsync_end = 2560 + 48 + 32,
  1382. .htotal = 2560 + 48 + 32 + 80,
  1383. .vdisplay = 1700,
  1384. .vsync_start = 1700 + 3,
  1385. .vsync_end = 1700 + 3 + 10,
  1386. .vtotal = 1700 + 3 + 10 + 36,
  1387. .vrefresh = 60,
  1388. };
  1389. static const struct panel_desc lg_lp129qe = {
  1390. .modes = &lg_lp129qe_mode,
  1391. .num_modes = 1,
  1392. .bpc = 8,
  1393. .size = {
  1394. .width = 272,
  1395. .height = 181,
  1396. },
  1397. };
  1398. static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
  1399. .clock = 30400,
  1400. .hdisplay = 800,
  1401. .hsync_start = 800 + 0,
  1402. .hsync_end = 800 + 1,
  1403. .htotal = 800 + 0 + 1 + 160,
  1404. .vdisplay = 480,
  1405. .vsync_start = 480 + 0,
  1406. .vsync_end = 480 + 48 + 1,
  1407. .vtotal = 480 + 48 + 1 + 0,
  1408. .vrefresh = 60,
  1409. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1410. };
  1411. static const struct panel_desc mitsubishi_aa070mc01 = {
  1412. .modes = &mitsubishi_aa070mc01_mode,
  1413. .num_modes = 1,
  1414. .bpc = 8,
  1415. .size = {
  1416. .width = 152,
  1417. .height = 91,
  1418. },
  1419. .delay = {
  1420. .enable = 200,
  1421. .unprepare = 200,
  1422. .disable = 400,
  1423. },
  1424. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1425. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1426. };
  1427. static const struct display_timing nec_nl12880bc20_05_timing = {
  1428. .pixelclock = { 67000000, 71000000, 75000000 },
  1429. .hactive = { 1280, 1280, 1280 },
  1430. .hfront_porch = { 2, 30, 30 },
  1431. .hback_porch = { 6, 100, 100 },
  1432. .hsync_len = { 2, 30, 30 },
  1433. .vactive = { 800, 800, 800 },
  1434. .vfront_porch = { 5, 5, 5 },
  1435. .vback_porch = { 11, 11, 11 },
  1436. .vsync_len = { 7, 7, 7 },
  1437. };
  1438. static const struct panel_desc nec_nl12880bc20_05 = {
  1439. .timings = &nec_nl12880bc20_05_timing,
  1440. .num_timings = 1,
  1441. .bpc = 8,
  1442. .size = {
  1443. .width = 261,
  1444. .height = 163,
  1445. },
  1446. .delay = {
  1447. .enable = 50,
  1448. .disable = 50,
  1449. },
  1450. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1451. };
  1452. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  1453. .clock = 10870,
  1454. .hdisplay = 480,
  1455. .hsync_start = 480 + 2,
  1456. .hsync_end = 480 + 2 + 41,
  1457. .htotal = 480 + 2 + 41 + 2,
  1458. .vdisplay = 272,
  1459. .vsync_start = 272 + 2,
  1460. .vsync_end = 272 + 2 + 4,
  1461. .vtotal = 272 + 2 + 4 + 2,
  1462. .vrefresh = 74,
  1463. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1464. };
  1465. static const struct panel_desc nec_nl4827hc19_05b = {
  1466. .modes = &nec_nl4827hc19_05b_mode,
  1467. .num_modes = 1,
  1468. .bpc = 8,
  1469. .size = {
  1470. .width = 95,
  1471. .height = 54,
  1472. },
  1473. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1474. .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1475. };
  1476. static const struct drm_display_mode netron_dy_e231732_mode = {
  1477. .clock = 66000,
  1478. .hdisplay = 1024,
  1479. .hsync_start = 1024 + 160,
  1480. .hsync_end = 1024 + 160 + 70,
  1481. .htotal = 1024 + 160 + 70 + 90,
  1482. .vdisplay = 600,
  1483. .vsync_start = 600 + 127,
  1484. .vsync_end = 600 + 127 + 20,
  1485. .vtotal = 600 + 127 + 20 + 3,
  1486. .vrefresh = 60,
  1487. };
  1488. static const struct panel_desc netron_dy_e231732 = {
  1489. .modes = &netron_dy_e231732_mode,
  1490. .num_modes = 1,
  1491. .size = {
  1492. .width = 154,
  1493. .height = 87,
  1494. },
  1495. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1496. };
  1497. static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
  1498. .clock = 9000,
  1499. .hdisplay = 480,
  1500. .hsync_start = 480 + 2,
  1501. .hsync_end = 480 + 2 + 41,
  1502. .htotal = 480 + 2 + 41 + 2,
  1503. .vdisplay = 272,
  1504. .vsync_start = 272 + 2,
  1505. .vsync_end = 272 + 2 + 10,
  1506. .vtotal = 272 + 2 + 10 + 2,
  1507. .vrefresh = 60,
  1508. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1509. };
  1510. static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
  1511. .modes = &newhaven_nhd_43_480272ef_atxl_mode,
  1512. .num_modes = 1,
  1513. .bpc = 8,
  1514. .size = {
  1515. .width = 95,
  1516. .height = 54,
  1517. },
  1518. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1519. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
  1520. DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
  1521. };
  1522. static const struct display_timing nlt_nl192108ac18_02d_timing = {
  1523. .pixelclock = { 130000000, 148350000, 163000000 },
  1524. .hactive = { 1920, 1920, 1920 },
  1525. .hfront_porch = { 80, 100, 100 },
  1526. .hback_porch = { 100, 120, 120 },
  1527. .hsync_len = { 50, 60, 60 },
  1528. .vactive = { 1080, 1080, 1080 },
  1529. .vfront_porch = { 12, 30, 30 },
  1530. .vback_porch = { 4, 10, 10 },
  1531. .vsync_len = { 4, 5, 5 },
  1532. };
  1533. static const struct panel_desc nlt_nl192108ac18_02d = {
  1534. .timings = &nlt_nl192108ac18_02d_timing,
  1535. .num_timings = 1,
  1536. .bpc = 8,
  1537. .size = {
  1538. .width = 344,
  1539. .height = 194,
  1540. },
  1541. .delay = {
  1542. .unprepare = 500,
  1543. },
  1544. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1545. };
  1546. static const struct drm_display_mode nvd_9128_mode = {
  1547. .clock = 29500,
  1548. .hdisplay = 800,
  1549. .hsync_start = 800 + 130,
  1550. .hsync_end = 800 + 130 + 98,
  1551. .htotal = 800 + 0 + 130 + 98,
  1552. .vdisplay = 480,
  1553. .vsync_start = 480 + 10,
  1554. .vsync_end = 480 + 10 + 50,
  1555. .vtotal = 480 + 0 + 10 + 50,
  1556. };
  1557. static const struct panel_desc nvd_9128 = {
  1558. .modes = &nvd_9128_mode,
  1559. .num_modes = 1,
  1560. .bpc = 8,
  1561. .size = {
  1562. .width = 156,
  1563. .height = 88,
  1564. },
  1565. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1566. };
  1567. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  1568. .pixelclock = { 30000000, 30000000, 40000000 },
  1569. .hactive = { 800, 800, 800 },
  1570. .hfront_porch = { 40, 40, 40 },
  1571. .hback_porch = { 40, 40, 40 },
  1572. .hsync_len = { 1, 48, 48 },
  1573. .vactive = { 480, 480, 480 },
  1574. .vfront_porch = { 13, 13, 13 },
  1575. .vback_porch = { 29, 29, 29 },
  1576. .vsync_len = { 3, 3, 3 },
  1577. .flags = DISPLAY_FLAGS_DE_HIGH,
  1578. };
  1579. static const struct panel_desc okaya_rs800480t_7x0gp = {
  1580. .timings = &okaya_rs800480t_7x0gp_timing,
  1581. .num_timings = 1,
  1582. .bpc = 6,
  1583. .size = {
  1584. .width = 154,
  1585. .height = 87,
  1586. },
  1587. .delay = {
  1588. .prepare = 41,
  1589. .enable = 50,
  1590. .unprepare = 41,
  1591. .disable = 50,
  1592. },
  1593. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1594. };
  1595. static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
  1596. .clock = 9000,
  1597. .hdisplay = 480,
  1598. .hsync_start = 480 + 5,
  1599. .hsync_end = 480 + 5 + 30,
  1600. .htotal = 480 + 5 + 30 + 10,
  1601. .vdisplay = 272,
  1602. .vsync_start = 272 + 8,
  1603. .vsync_end = 272 + 8 + 5,
  1604. .vtotal = 272 + 8 + 5 + 3,
  1605. .vrefresh = 60,
  1606. };
  1607. static const struct panel_desc olimex_lcd_olinuxino_43ts = {
  1608. .modes = &olimex_lcd_olinuxino_43ts_mode,
  1609. .num_modes = 1,
  1610. .size = {
  1611. .width = 95,
  1612. .height = 54,
  1613. },
  1614. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1615. };
  1616. /*
  1617. * 800x480 CVT. The panel appears to be quite accepting, at least as far as
  1618. * pixel clocks, but this is the timing that was being used in the Adafruit
  1619. * installation instructions.
  1620. */
  1621. static const struct drm_display_mode ontat_yx700wv03_mode = {
  1622. .clock = 29500,
  1623. .hdisplay = 800,
  1624. .hsync_start = 824,
  1625. .hsync_end = 896,
  1626. .htotal = 992,
  1627. .vdisplay = 480,
  1628. .vsync_start = 483,
  1629. .vsync_end = 493,
  1630. .vtotal = 500,
  1631. .vrefresh = 60,
  1632. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1633. };
  1634. /*
  1635. * Specification at:
  1636. * https://www.adafruit.com/images/product-files/2406/c3163.pdf
  1637. */
  1638. static const struct panel_desc ontat_yx700wv03 = {
  1639. .modes = &ontat_yx700wv03_mode,
  1640. .num_modes = 1,
  1641. .bpc = 8,
  1642. .size = {
  1643. .width = 154,
  1644. .height = 83,
  1645. },
  1646. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1647. };
  1648. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  1649. .clock = 25000,
  1650. .hdisplay = 480,
  1651. .hsync_start = 480 + 10,
  1652. .hsync_end = 480 + 10 + 10,
  1653. .htotal = 480 + 10 + 10 + 15,
  1654. .vdisplay = 800,
  1655. .vsync_start = 800 + 3,
  1656. .vsync_end = 800 + 3 + 3,
  1657. .vtotal = 800 + 3 + 3 + 3,
  1658. .vrefresh = 60,
  1659. };
  1660. static const struct panel_desc ortustech_com43h4m85ulc = {
  1661. .modes = &ortustech_com43h4m85ulc_mode,
  1662. .num_modes = 1,
  1663. .bpc = 8,
  1664. .size = {
  1665. .width = 56,
  1666. .height = 93,
  1667. },
  1668. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1669. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1670. };
  1671. static const struct drm_display_mode qd43003c0_40_mode = {
  1672. .clock = 9000,
  1673. .hdisplay = 480,
  1674. .hsync_start = 480 + 8,
  1675. .hsync_end = 480 + 8 + 4,
  1676. .htotal = 480 + 8 + 4 + 39,
  1677. .vdisplay = 272,
  1678. .vsync_start = 272 + 4,
  1679. .vsync_end = 272 + 4 + 10,
  1680. .vtotal = 272 + 4 + 10 + 2,
  1681. .vrefresh = 60,
  1682. };
  1683. static const struct panel_desc qd43003c0_40 = {
  1684. .modes = &qd43003c0_40_mode,
  1685. .num_modes = 1,
  1686. .bpc = 8,
  1687. .size = {
  1688. .width = 95,
  1689. .height = 53,
  1690. },
  1691. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1692. };
  1693. static const struct display_timing rocktech_rk070er9427_timing = {
  1694. .pixelclock = { 26400000, 33300000, 46800000 },
  1695. .hactive = { 800, 800, 800 },
  1696. .hfront_porch = { 16, 210, 354 },
  1697. .hback_porch = { 46, 46, 46 },
  1698. .hsync_len = { 1, 1, 1 },
  1699. .vactive = { 480, 480, 480 },
  1700. .vfront_porch = { 7, 22, 147 },
  1701. .vback_porch = { 23, 23, 23 },
  1702. .vsync_len = { 1, 1, 1 },
  1703. .flags = DISPLAY_FLAGS_DE_HIGH,
  1704. };
  1705. static const struct panel_desc rocktech_rk070er9427 = {
  1706. .timings = &rocktech_rk070er9427_timing,
  1707. .num_timings = 1,
  1708. .bpc = 6,
  1709. .size = {
  1710. .width = 154,
  1711. .height = 86,
  1712. },
  1713. .delay = {
  1714. .prepare = 41,
  1715. .enable = 50,
  1716. .unprepare = 41,
  1717. .disable = 50,
  1718. },
  1719. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1720. };
  1721. static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
  1722. .clock = 71100,
  1723. .hdisplay = 1280,
  1724. .hsync_start = 1280 + 48,
  1725. .hsync_end = 1280 + 48 + 32,
  1726. .htotal = 1280 + 48 + 32 + 80,
  1727. .vdisplay = 800,
  1728. .vsync_start = 800 + 2,
  1729. .vsync_end = 800 + 2 + 5,
  1730. .vtotal = 800 + 2 + 5 + 16,
  1731. .vrefresh = 60,
  1732. };
  1733. static const struct panel_desc rocktech_rk101ii01d_ct = {
  1734. .modes = &rocktech_rk101ii01d_ct_mode,
  1735. .num_modes = 1,
  1736. .size = {
  1737. .width = 217,
  1738. .height = 136,
  1739. },
  1740. .delay = {
  1741. .prepare = 50,
  1742. .disable = 50,
  1743. },
  1744. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1745. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1746. };
  1747. static const struct drm_display_mode samsung_lsn122dl01_c01_mode = {
  1748. .clock = 271560,
  1749. .hdisplay = 2560,
  1750. .hsync_start = 2560 + 48,
  1751. .hsync_end = 2560 + 48 + 32,
  1752. .htotal = 2560 + 48 + 32 + 80,
  1753. .vdisplay = 1600,
  1754. .vsync_start = 1600 + 2,
  1755. .vsync_end = 1600 + 2 + 5,
  1756. .vtotal = 1600 + 2 + 5 + 57,
  1757. .vrefresh = 60,
  1758. };
  1759. static const struct panel_desc samsung_lsn122dl01_c01 = {
  1760. .modes = &samsung_lsn122dl01_c01_mode,
  1761. .num_modes = 1,
  1762. .size = {
  1763. .width = 263,
  1764. .height = 164,
  1765. },
  1766. };
  1767. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  1768. .clock = 54030,
  1769. .hdisplay = 1024,
  1770. .hsync_start = 1024 + 24,
  1771. .hsync_end = 1024 + 24 + 136,
  1772. .htotal = 1024 + 24 + 136 + 160,
  1773. .vdisplay = 600,
  1774. .vsync_start = 600 + 3,
  1775. .vsync_end = 600 + 3 + 6,
  1776. .vtotal = 600 + 3 + 6 + 61,
  1777. .vrefresh = 60,
  1778. };
  1779. static const struct panel_desc samsung_ltn101nt05 = {
  1780. .modes = &samsung_ltn101nt05_mode,
  1781. .num_modes = 1,
  1782. .bpc = 6,
  1783. .size = {
  1784. .width = 223,
  1785. .height = 125,
  1786. },
  1787. };
  1788. static const struct drm_display_mode samsung_ltn140at29_301_mode = {
  1789. .clock = 76300,
  1790. .hdisplay = 1366,
  1791. .hsync_start = 1366 + 64,
  1792. .hsync_end = 1366 + 64 + 48,
  1793. .htotal = 1366 + 64 + 48 + 128,
  1794. .vdisplay = 768,
  1795. .vsync_start = 768 + 2,
  1796. .vsync_end = 768 + 2 + 5,
  1797. .vtotal = 768 + 2 + 5 + 17,
  1798. .vrefresh = 60,
  1799. };
  1800. static const struct panel_desc samsung_ltn140at29_301 = {
  1801. .modes = &samsung_ltn140at29_301_mode,
  1802. .num_modes = 1,
  1803. .bpc = 6,
  1804. .size = {
  1805. .width = 320,
  1806. .height = 187,
  1807. },
  1808. };
  1809. static const struct drm_display_mode sharp_lq035q7db03_mode = {
  1810. .clock = 5500,
  1811. .hdisplay = 240,
  1812. .hsync_start = 240 + 16,
  1813. .hsync_end = 240 + 16 + 7,
  1814. .htotal = 240 + 16 + 7 + 5,
  1815. .vdisplay = 320,
  1816. .vsync_start = 320 + 9,
  1817. .vsync_end = 320 + 9 + 1,
  1818. .vtotal = 320 + 9 + 1 + 7,
  1819. .vrefresh = 60,
  1820. };
  1821. static const struct panel_desc sharp_lq035q7db03 = {
  1822. .modes = &sharp_lq035q7db03_mode,
  1823. .num_modes = 1,
  1824. .bpc = 6,
  1825. .size = {
  1826. .width = 54,
  1827. .height = 72,
  1828. },
  1829. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1830. };
  1831. static const struct display_timing sharp_lq101k1ly04_timing = {
  1832. .pixelclock = { 60000000, 65000000, 80000000 },
  1833. .hactive = { 1280, 1280, 1280 },
  1834. .hfront_porch = { 20, 20, 20 },
  1835. .hback_porch = { 20, 20, 20 },
  1836. .hsync_len = { 10, 10, 10 },
  1837. .vactive = { 800, 800, 800 },
  1838. .vfront_porch = { 4, 4, 4 },
  1839. .vback_porch = { 4, 4, 4 },
  1840. .vsync_len = { 4, 4, 4 },
  1841. .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
  1842. };
  1843. static const struct panel_desc sharp_lq101k1ly04 = {
  1844. .timings = &sharp_lq101k1ly04_timing,
  1845. .num_timings = 1,
  1846. .bpc = 8,
  1847. .size = {
  1848. .width = 217,
  1849. .height = 136,
  1850. },
  1851. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  1852. };
  1853. static const struct display_timing sharp_lq123p1jx31_timing = {
  1854. .pixelclock = { 252750000, 252750000, 266604720 },
  1855. .hactive = { 2400, 2400, 2400 },
  1856. .hfront_porch = { 48, 48, 48 },
  1857. .hback_porch = { 80, 80, 84 },
  1858. .hsync_len = { 32, 32, 32 },
  1859. .vactive = { 1600, 1600, 1600 },
  1860. .vfront_porch = { 3, 3, 3 },
  1861. .vback_porch = { 33, 33, 120 },
  1862. .vsync_len = { 10, 10, 10 },
  1863. .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
  1864. };
  1865. static const struct panel_desc sharp_lq123p1jx31 = {
  1866. .timings = &sharp_lq123p1jx31_timing,
  1867. .num_timings = 1,
  1868. .bpc = 8,
  1869. .size = {
  1870. .width = 259,
  1871. .height = 173,
  1872. },
  1873. .delay = {
  1874. .prepare = 110,
  1875. .enable = 50,
  1876. .unprepare = 550,
  1877. },
  1878. };
  1879. static const struct drm_display_mode sharp_lq150x1lg11_mode = {
  1880. .clock = 71100,
  1881. .hdisplay = 1024,
  1882. .hsync_start = 1024 + 168,
  1883. .hsync_end = 1024 + 168 + 64,
  1884. .htotal = 1024 + 168 + 64 + 88,
  1885. .vdisplay = 768,
  1886. .vsync_start = 768 + 37,
  1887. .vsync_end = 768 + 37 + 2,
  1888. .vtotal = 768 + 37 + 2 + 8,
  1889. .vrefresh = 60,
  1890. };
  1891. static const struct panel_desc sharp_lq150x1lg11 = {
  1892. .modes = &sharp_lq150x1lg11_mode,
  1893. .num_modes = 1,
  1894. .bpc = 6,
  1895. .size = {
  1896. .width = 304,
  1897. .height = 228,
  1898. },
  1899. .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
  1900. };
  1901. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  1902. .clock = 33300,
  1903. .hdisplay = 800,
  1904. .hsync_start = 800 + 1,
  1905. .hsync_end = 800 + 1 + 64,
  1906. .htotal = 800 + 1 + 64 + 64,
  1907. .vdisplay = 480,
  1908. .vsync_start = 480 + 1,
  1909. .vsync_end = 480 + 1 + 23,
  1910. .vtotal = 480 + 1 + 23 + 22,
  1911. .vrefresh = 60,
  1912. };
  1913. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  1914. .modes = &shelly_sca07010_bfn_lnn_mode,
  1915. .num_modes = 1,
  1916. .size = {
  1917. .width = 152,
  1918. .height = 91,
  1919. },
  1920. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1921. };
  1922. static const struct drm_display_mode starry_kr122ea0sra_mode = {
  1923. .clock = 147000,
  1924. .hdisplay = 1920,
  1925. .hsync_start = 1920 + 16,
  1926. .hsync_end = 1920 + 16 + 16,
  1927. .htotal = 1920 + 16 + 16 + 32,
  1928. .vdisplay = 1200,
  1929. .vsync_start = 1200 + 15,
  1930. .vsync_end = 1200 + 15 + 2,
  1931. .vtotal = 1200 + 15 + 2 + 18,
  1932. .vrefresh = 60,
  1933. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1934. };
  1935. static const struct panel_desc starry_kr122ea0sra = {
  1936. .modes = &starry_kr122ea0sra_mode,
  1937. .num_modes = 1,
  1938. .size = {
  1939. .width = 263,
  1940. .height = 164,
  1941. },
  1942. .delay = {
  1943. .prepare = 10 + 200,
  1944. .enable = 50,
  1945. .unprepare = 10 + 500,
  1946. },
  1947. };
  1948. static const struct display_timing tianma_tm070jdhg30_timing = {
  1949. .pixelclock = { 62600000, 68200000, 78100000 },
  1950. .hactive = { 1280, 1280, 1280 },
  1951. .hfront_porch = { 15, 64, 159 },
  1952. .hback_porch = { 5, 5, 5 },
  1953. .hsync_len = { 1, 1, 256 },
  1954. .vactive = { 800, 800, 800 },
  1955. .vfront_porch = { 3, 40, 99 },
  1956. .vback_porch = { 2, 2, 2 },
  1957. .vsync_len = { 1, 1, 128 },
  1958. .flags = DISPLAY_FLAGS_DE_HIGH,
  1959. };
  1960. static const struct panel_desc tianma_tm070jdhg30 = {
  1961. .timings = &tianma_tm070jdhg30_timing,
  1962. .num_timings = 1,
  1963. .bpc = 8,
  1964. .size = {
  1965. .width = 151,
  1966. .height = 95,
  1967. },
  1968. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1969. };
  1970. static const struct display_timing tianma_tm070rvhg71_timing = {
  1971. .pixelclock = { 27700000, 29200000, 39600000 },
  1972. .hactive = { 800, 800, 800 },
  1973. .hfront_porch = { 12, 40, 212 },
  1974. .hback_porch = { 88, 88, 88 },
  1975. .hsync_len = { 1, 1, 40 },
  1976. .vactive = { 480, 480, 480 },
  1977. .vfront_porch = { 1, 13, 88 },
  1978. .vback_porch = { 32, 32, 32 },
  1979. .vsync_len = { 1, 1, 3 },
  1980. .flags = DISPLAY_FLAGS_DE_HIGH,
  1981. };
  1982. static const struct panel_desc tianma_tm070rvhg71 = {
  1983. .timings = &tianma_tm070rvhg71_timing,
  1984. .num_timings = 1,
  1985. .bpc = 8,
  1986. .size = {
  1987. .width = 154,
  1988. .height = 86,
  1989. },
  1990. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1991. };
  1992. static const struct drm_display_mode toshiba_lt089ac29000_mode = {
  1993. .clock = 79500,
  1994. .hdisplay = 1280,
  1995. .hsync_start = 1280 + 192,
  1996. .hsync_end = 1280 + 192 + 128,
  1997. .htotal = 1280 + 192 + 128 + 64,
  1998. .vdisplay = 768,
  1999. .vsync_start = 768 + 20,
  2000. .vsync_end = 768 + 20 + 7,
  2001. .vtotal = 768 + 20 + 7 + 3,
  2002. .vrefresh = 60,
  2003. };
  2004. static const struct panel_desc toshiba_lt089ac29000 = {
  2005. .modes = &toshiba_lt089ac29000_mode,
  2006. .num_modes = 1,
  2007. .size = {
  2008. .width = 194,
  2009. .height = 116,
  2010. },
  2011. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2012. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  2013. };
  2014. static const struct drm_display_mode tpk_f07a_0102_mode = {
  2015. .clock = 33260,
  2016. .hdisplay = 800,
  2017. .hsync_start = 800 + 40,
  2018. .hsync_end = 800 + 40 + 128,
  2019. .htotal = 800 + 40 + 128 + 88,
  2020. .vdisplay = 480,
  2021. .vsync_start = 480 + 10,
  2022. .vsync_end = 480 + 10 + 2,
  2023. .vtotal = 480 + 10 + 2 + 33,
  2024. .vrefresh = 60,
  2025. };
  2026. static const struct panel_desc tpk_f07a_0102 = {
  2027. .modes = &tpk_f07a_0102_mode,
  2028. .num_modes = 1,
  2029. .size = {
  2030. .width = 152,
  2031. .height = 91,
  2032. },
  2033. .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  2034. };
  2035. static const struct drm_display_mode tpk_f10a_0102_mode = {
  2036. .clock = 45000,
  2037. .hdisplay = 1024,
  2038. .hsync_start = 1024 + 176,
  2039. .hsync_end = 1024 + 176 + 5,
  2040. .htotal = 1024 + 176 + 5 + 88,
  2041. .vdisplay = 600,
  2042. .vsync_start = 600 + 20,
  2043. .vsync_end = 600 + 20 + 5,
  2044. .vtotal = 600 + 20 + 5 + 25,
  2045. .vrefresh = 60,
  2046. };
  2047. static const struct panel_desc tpk_f10a_0102 = {
  2048. .modes = &tpk_f10a_0102_mode,
  2049. .num_modes = 1,
  2050. .size = {
  2051. .width = 223,
  2052. .height = 125,
  2053. },
  2054. };
  2055. static const struct display_timing urt_umsh_8596md_timing = {
  2056. .pixelclock = { 33260000, 33260000, 33260000 },
  2057. .hactive = { 800, 800, 800 },
  2058. .hfront_porch = { 41, 41, 41 },
  2059. .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
  2060. .hsync_len = { 71, 128, 128 },
  2061. .vactive = { 480, 480, 480 },
  2062. .vfront_porch = { 10, 10, 10 },
  2063. .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
  2064. .vsync_len = { 2, 2, 2 },
  2065. .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  2066. DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  2067. };
  2068. static const struct panel_desc urt_umsh_8596md_lvds = {
  2069. .timings = &urt_umsh_8596md_timing,
  2070. .num_timings = 1,
  2071. .bpc = 6,
  2072. .size = {
  2073. .width = 152,
  2074. .height = 91,
  2075. },
  2076. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2077. };
  2078. static const struct panel_desc urt_umsh_8596md_parallel = {
  2079. .timings = &urt_umsh_8596md_timing,
  2080. .num_timings = 1,
  2081. .bpc = 6,
  2082. .size = {
  2083. .width = 152,
  2084. .height = 91,
  2085. },
  2086. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2087. };
  2088. static const struct drm_display_mode winstar_wf35ltiacd_mode = {
  2089. .clock = 6410,
  2090. .hdisplay = 320,
  2091. .hsync_start = 320 + 20,
  2092. .hsync_end = 320 + 20 + 30,
  2093. .htotal = 320 + 20 + 30 + 38,
  2094. .vdisplay = 240,
  2095. .vsync_start = 240 + 4,
  2096. .vsync_end = 240 + 4 + 3,
  2097. .vtotal = 240 + 4 + 3 + 15,
  2098. .vrefresh = 60,
  2099. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2100. };
  2101. static const struct panel_desc winstar_wf35ltiacd = {
  2102. .modes = &winstar_wf35ltiacd_mode,
  2103. .num_modes = 1,
  2104. .bpc = 8,
  2105. .size = {
  2106. .width = 70,
  2107. .height = 53,
  2108. },
  2109. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2110. };
  2111. static const struct of_device_id platform_of_match[] = {
  2112. {
  2113. .compatible = "ampire,am-480272h3tmqw-t01h",
  2114. .data = &ampire_am_480272h3tmqw_t01h,
  2115. }, {
  2116. .compatible = "ampire,am800480r3tmqwa1h",
  2117. .data = &ampire_am800480r3tmqwa1h,
  2118. }, {
  2119. .compatible = "auo,b101aw03",
  2120. .data = &auo_b101aw03,
  2121. }, {
  2122. .compatible = "auo,b101ean01",
  2123. .data = &auo_b101ean01,
  2124. }, {
  2125. .compatible = "auo,b101xtn01",
  2126. .data = &auo_b101xtn01,
  2127. }, {
  2128. .compatible = "auo,b116xw03",
  2129. .data = &auo_b116xw03,
  2130. }, {
  2131. .compatible = "auo,b133htn01",
  2132. .data = &auo_b133htn01,
  2133. }, {
  2134. .compatible = "auo,b133xtn01",
  2135. .data = &auo_b133xtn01,
  2136. }, {
  2137. .compatible = "auo,g070vvn01",
  2138. .data = &auo_g070vvn01,
  2139. }, {
  2140. .compatible = "auo,g104sn02",
  2141. .data = &auo_g104sn02,
  2142. }, {
  2143. .compatible = "auo,g133han01",
  2144. .data = &auo_g133han01,
  2145. }, {
  2146. .compatible = "auo,g185han01",
  2147. .data = &auo_g185han01,
  2148. }, {
  2149. .compatible = "auo,p320hvn03",
  2150. .data = &auo_p320hvn03,
  2151. }, {
  2152. .compatible = "auo,t215hvn01",
  2153. .data = &auo_t215hvn01,
  2154. }, {
  2155. .compatible = "avic,tm070ddh03",
  2156. .data = &avic_tm070ddh03,
  2157. }, {
  2158. .compatible = "boe,hv070wsa-100",
  2159. .data = &boe_hv070wsa
  2160. }, {
  2161. .compatible = "boe,nv101wxmn51",
  2162. .data = &boe_nv101wxmn51,
  2163. }, {
  2164. .compatible = "chunghwa,claa070wp03xg",
  2165. .data = &chunghwa_claa070wp03xg,
  2166. }, {
  2167. .compatible = "chunghwa,claa101wa01a",
  2168. .data = &chunghwa_claa101wa01a
  2169. }, {
  2170. .compatible = "chunghwa,claa101wb01",
  2171. .data = &chunghwa_claa101wb01
  2172. }, {
  2173. .compatible = "dataimage,scf0700c48ggu18",
  2174. .data = &dataimage_scf0700c48ggu18,
  2175. }, {
  2176. .compatible = "dlc,dlc0700yzg-1",
  2177. .data = &dlc_dlc0700yzg_1,
  2178. }, {
  2179. .compatible = "edt,et057090dhu",
  2180. .data = &edt_et057090dhu,
  2181. }, {
  2182. .compatible = "edt,et070080dh6",
  2183. .data = &edt_etm0700g0dh6,
  2184. }, {
  2185. .compatible = "edt,etm0700g0dh6",
  2186. .data = &edt_etm0700g0dh6,
  2187. }, {
  2188. .compatible = "edt,etm0700g0bdh6",
  2189. .data = &edt_etm0700g0bdh6,
  2190. }, {
  2191. .compatible = "edt,etm0700g0edh6",
  2192. .data = &edt_etm0700g0bdh6,
  2193. }, {
  2194. .compatible = "foxlink,fl500wvr00-a0t",
  2195. .data = &foxlink_fl500wvr00_a0t,
  2196. }, {
  2197. .compatible = "giantplus,gpg482739qs5",
  2198. .data = &giantplus_gpg482739qs5
  2199. }, {
  2200. .compatible = "hannstar,hsd070pww1",
  2201. .data = &hannstar_hsd070pww1,
  2202. }, {
  2203. .compatible = "hannstar,hsd100pxn1",
  2204. .data = &hannstar_hsd100pxn1,
  2205. }, {
  2206. .compatible = "hit,tx23d38vm0caa",
  2207. .data = &hitachi_tx23d38vm0caa
  2208. }, {
  2209. .compatible = "innolux,at043tn24",
  2210. .data = &innolux_at043tn24,
  2211. }, {
  2212. .compatible = "innolux,at070tn92",
  2213. .data = &innolux_at070tn92,
  2214. }, {
  2215. .compatible = "innolux,g070y2-l01",
  2216. .data = &innolux_g070y2_l01,
  2217. }, {
  2218. .compatible = "innolux,g101ice-l01",
  2219. .data = &innolux_g101ice_l01
  2220. }, {
  2221. .compatible = "innolux,g121i1-l01",
  2222. .data = &innolux_g121i1_l01
  2223. }, {
  2224. .compatible = "innolux,g121x1-l03",
  2225. .data = &innolux_g121x1_l03,
  2226. }, {
  2227. .compatible = "innolux,n116bge",
  2228. .data = &innolux_n116bge,
  2229. }, {
  2230. .compatible = "innolux,n156bge-l21",
  2231. .data = &innolux_n156bge_l21,
  2232. }, {
  2233. .compatible = "innolux,tv123wam",
  2234. .data = &innolux_tv123wam,
  2235. }, {
  2236. .compatible = "innolux,zj070na-01p",
  2237. .data = &innolux_zj070na_01p,
  2238. }, {
  2239. .compatible = "koe,tx31d200vm0baa",
  2240. .data = &koe_tx31d200vm0baa,
  2241. }, {
  2242. .compatible = "kyo,tcg121xglp",
  2243. .data = &kyo_tcg121xglp,
  2244. }, {
  2245. .compatible = "lg,lb070wv8",
  2246. .data = &lg_lb070wv8,
  2247. }, {
  2248. .compatible = "lg,lp079qx1-sp0v",
  2249. .data = &lg_lp079qx1_sp0v,
  2250. }, {
  2251. .compatible = "lg,lp097qx1-spa1",
  2252. .data = &lg_lp097qx1_spa1,
  2253. }, {
  2254. .compatible = "lg,lp120up1",
  2255. .data = &lg_lp120up1,
  2256. }, {
  2257. .compatible = "lg,lp129qe",
  2258. .data = &lg_lp129qe,
  2259. }, {
  2260. .compatible = "mitsubishi,aa070mc01-ca1",
  2261. .data = &mitsubishi_aa070mc01,
  2262. }, {
  2263. .compatible = "nec,nl12880bc20-05",
  2264. .data = &nec_nl12880bc20_05,
  2265. }, {
  2266. .compatible = "nec,nl4827hc19-05b",
  2267. .data = &nec_nl4827hc19_05b,
  2268. }, {
  2269. .compatible = "netron-dy,e231732",
  2270. .data = &netron_dy_e231732,
  2271. }, {
  2272. .compatible = "newhaven,nhd-4.3-480272ef-atxl",
  2273. .data = &newhaven_nhd_43_480272ef_atxl,
  2274. }, {
  2275. .compatible = "nlt,nl192108ac18-02d",
  2276. .data = &nlt_nl192108ac18_02d,
  2277. }, {
  2278. .compatible = "nvd,9128",
  2279. .data = &nvd_9128,
  2280. }, {
  2281. .compatible = "okaya,rs800480t-7x0gp",
  2282. .data = &okaya_rs800480t_7x0gp,
  2283. }, {
  2284. .compatible = "olimex,lcd-olinuxino-43-ts",
  2285. .data = &olimex_lcd_olinuxino_43ts,
  2286. }, {
  2287. .compatible = "ontat,yx700wv03",
  2288. .data = &ontat_yx700wv03,
  2289. }, {
  2290. .compatible = "ortustech,com43h4m85ulc",
  2291. .data = &ortustech_com43h4m85ulc,
  2292. }, {
  2293. .compatible = "qiaodian,qd43003c0-40",
  2294. .data = &qd43003c0_40,
  2295. }, {
  2296. .compatible = "rocktech,rk070er9427",
  2297. .data = &rocktech_rk070er9427,
  2298. }, {
  2299. .compatible = "rockteck,rk101ii01d-ct",
  2300. .data = &rocktech_rk101ii01d_ct,
  2301. }, {
  2302. .compatible = "samsung,lsn122dl01-c01",
  2303. .data = &samsung_lsn122dl01_c01,
  2304. }, {
  2305. .compatible = "samsung,ltn101nt05",
  2306. .data = &samsung_ltn101nt05,
  2307. }, {
  2308. .compatible = "samsung,ltn140at29-301",
  2309. .data = &samsung_ltn140at29_301,
  2310. }, {
  2311. .compatible = "sharp,lq035q7db03",
  2312. .data = &sharp_lq035q7db03,
  2313. }, {
  2314. .compatible = "sharp,lq101k1ly04",
  2315. .data = &sharp_lq101k1ly04,
  2316. }, {
  2317. .compatible = "sharp,lq123p1jx31",
  2318. .data = &sharp_lq123p1jx31,
  2319. }, {
  2320. .compatible = "sharp,lq150x1lg11",
  2321. .data = &sharp_lq150x1lg11,
  2322. }, {
  2323. .compatible = "shelly,sca07010-bfn-lnn",
  2324. .data = &shelly_sca07010_bfn_lnn,
  2325. }, {
  2326. .compatible = "starry,kr122ea0sra",
  2327. .data = &starry_kr122ea0sra,
  2328. }, {
  2329. .compatible = "tianma,tm070jdhg30",
  2330. .data = &tianma_tm070jdhg30,
  2331. }, {
  2332. .compatible = "tianma,tm070rvhg71",
  2333. .data = &tianma_tm070rvhg71,
  2334. }, {
  2335. .compatible = "toshiba,lt089ac29000",
  2336. .data = &toshiba_lt089ac29000,
  2337. }, {
  2338. .compatible = "tpk,f07a-0102",
  2339. .data = &tpk_f07a_0102,
  2340. }, {
  2341. .compatible = "tpk,f10a-0102",
  2342. .data = &tpk_f10a_0102,
  2343. }, {
  2344. .compatible = "urt,umsh-8596md-t",
  2345. .data = &urt_umsh_8596md_parallel,
  2346. }, {
  2347. .compatible = "urt,umsh-8596md-1t",
  2348. .data = &urt_umsh_8596md_parallel,
  2349. }, {
  2350. .compatible = "urt,umsh-8596md-7t",
  2351. .data = &urt_umsh_8596md_parallel,
  2352. }, {
  2353. .compatible = "urt,umsh-8596md-11t",
  2354. .data = &urt_umsh_8596md_lvds,
  2355. }, {
  2356. .compatible = "urt,umsh-8596md-19t",
  2357. .data = &urt_umsh_8596md_lvds,
  2358. }, {
  2359. .compatible = "urt,umsh-8596md-20t",
  2360. .data = &urt_umsh_8596md_parallel,
  2361. }, {
  2362. .compatible = "winstar,wf35ltiacd",
  2363. .data = &winstar_wf35ltiacd,
  2364. }, {
  2365. /* sentinel */
  2366. }
  2367. };
  2368. MODULE_DEVICE_TABLE(of, platform_of_match);
  2369. static int panel_simple_platform_probe(struct platform_device *pdev)
  2370. {
  2371. const struct of_device_id *id;
  2372. id = of_match_node(platform_of_match, pdev->dev.of_node);
  2373. if (!id)
  2374. return -ENODEV;
  2375. return panel_simple_probe(&pdev->dev, id->data);
  2376. }
  2377. static int panel_simple_platform_remove(struct platform_device *pdev)
  2378. {
  2379. return panel_simple_remove(&pdev->dev);
  2380. }
  2381. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  2382. {
  2383. panel_simple_shutdown(&pdev->dev);
  2384. }
  2385. static struct platform_driver panel_simple_platform_driver = {
  2386. .driver = {
  2387. .name = "panel-simple",
  2388. .of_match_table = platform_of_match,
  2389. },
  2390. .probe = panel_simple_platform_probe,
  2391. .remove = panel_simple_platform_remove,
  2392. .shutdown = panel_simple_platform_shutdown,
  2393. };
  2394. struct panel_desc_dsi {
  2395. struct panel_desc desc;
  2396. unsigned long flags;
  2397. enum mipi_dsi_pixel_format format;
  2398. unsigned int lanes;
  2399. };
  2400. static const struct drm_display_mode auo_b080uan01_mode = {
  2401. .clock = 154500,
  2402. .hdisplay = 1200,
  2403. .hsync_start = 1200 + 62,
  2404. .hsync_end = 1200 + 62 + 4,
  2405. .htotal = 1200 + 62 + 4 + 62,
  2406. .vdisplay = 1920,
  2407. .vsync_start = 1920 + 9,
  2408. .vsync_end = 1920 + 9 + 2,
  2409. .vtotal = 1920 + 9 + 2 + 8,
  2410. .vrefresh = 60,
  2411. };
  2412. static const struct panel_desc_dsi auo_b080uan01 = {
  2413. .desc = {
  2414. .modes = &auo_b080uan01_mode,
  2415. .num_modes = 1,
  2416. .bpc = 8,
  2417. .size = {
  2418. .width = 108,
  2419. .height = 272,
  2420. },
  2421. },
  2422. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2423. .format = MIPI_DSI_FMT_RGB888,
  2424. .lanes = 4,
  2425. };
  2426. static const struct drm_display_mode boe_tv080wum_nl0_mode = {
  2427. .clock = 160000,
  2428. .hdisplay = 1200,
  2429. .hsync_start = 1200 + 120,
  2430. .hsync_end = 1200 + 120 + 20,
  2431. .htotal = 1200 + 120 + 20 + 21,
  2432. .vdisplay = 1920,
  2433. .vsync_start = 1920 + 21,
  2434. .vsync_end = 1920 + 21 + 3,
  2435. .vtotal = 1920 + 21 + 3 + 18,
  2436. .vrefresh = 60,
  2437. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2438. };
  2439. static const struct panel_desc_dsi boe_tv080wum_nl0 = {
  2440. .desc = {
  2441. .modes = &boe_tv080wum_nl0_mode,
  2442. .num_modes = 1,
  2443. .size = {
  2444. .width = 107,
  2445. .height = 172,
  2446. },
  2447. },
  2448. .flags = MIPI_DSI_MODE_VIDEO |
  2449. MIPI_DSI_MODE_VIDEO_BURST |
  2450. MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
  2451. .format = MIPI_DSI_FMT_RGB888,
  2452. .lanes = 4,
  2453. };
  2454. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  2455. .clock = 71000,
  2456. .hdisplay = 800,
  2457. .hsync_start = 800 + 32,
  2458. .hsync_end = 800 + 32 + 1,
  2459. .htotal = 800 + 32 + 1 + 57,
  2460. .vdisplay = 1280,
  2461. .vsync_start = 1280 + 28,
  2462. .vsync_end = 1280 + 28 + 1,
  2463. .vtotal = 1280 + 28 + 1 + 14,
  2464. .vrefresh = 60,
  2465. };
  2466. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  2467. .desc = {
  2468. .modes = &lg_ld070wx3_sl01_mode,
  2469. .num_modes = 1,
  2470. .bpc = 8,
  2471. .size = {
  2472. .width = 94,
  2473. .height = 151,
  2474. },
  2475. },
  2476. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2477. .format = MIPI_DSI_FMT_RGB888,
  2478. .lanes = 4,
  2479. };
  2480. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  2481. .clock = 67000,
  2482. .hdisplay = 720,
  2483. .hsync_start = 720 + 12,
  2484. .hsync_end = 720 + 12 + 4,
  2485. .htotal = 720 + 12 + 4 + 112,
  2486. .vdisplay = 1280,
  2487. .vsync_start = 1280 + 8,
  2488. .vsync_end = 1280 + 8 + 4,
  2489. .vtotal = 1280 + 8 + 4 + 12,
  2490. .vrefresh = 60,
  2491. };
  2492. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  2493. .desc = {
  2494. .modes = &lg_lh500wx1_sd03_mode,
  2495. .num_modes = 1,
  2496. .bpc = 8,
  2497. .size = {
  2498. .width = 62,
  2499. .height = 110,
  2500. },
  2501. },
  2502. .flags = MIPI_DSI_MODE_VIDEO,
  2503. .format = MIPI_DSI_FMT_RGB888,
  2504. .lanes = 4,
  2505. };
  2506. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  2507. .clock = 157200,
  2508. .hdisplay = 1920,
  2509. .hsync_start = 1920 + 154,
  2510. .hsync_end = 1920 + 154 + 16,
  2511. .htotal = 1920 + 154 + 16 + 32,
  2512. .vdisplay = 1200,
  2513. .vsync_start = 1200 + 17,
  2514. .vsync_end = 1200 + 17 + 2,
  2515. .vtotal = 1200 + 17 + 2 + 16,
  2516. .vrefresh = 60,
  2517. };
  2518. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  2519. .desc = {
  2520. .modes = &panasonic_vvx10f004b00_mode,
  2521. .num_modes = 1,
  2522. .bpc = 8,
  2523. .size = {
  2524. .width = 217,
  2525. .height = 136,
  2526. },
  2527. },
  2528. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  2529. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2530. .format = MIPI_DSI_FMT_RGB888,
  2531. .lanes = 4,
  2532. };
  2533. static const struct of_device_id dsi_of_match[] = {
  2534. {
  2535. .compatible = "auo,b080uan01",
  2536. .data = &auo_b080uan01
  2537. }, {
  2538. .compatible = "boe,tv080wum-nl0",
  2539. .data = &boe_tv080wum_nl0
  2540. }, {
  2541. .compatible = "lg,ld070wx3-sl01",
  2542. .data = &lg_ld070wx3_sl01
  2543. }, {
  2544. .compatible = "lg,lh500wx1-sd03",
  2545. .data = &lg_lh500wx1_sd03
  2546. }, {
  2547. .compatible = "panasonic,vvx10f004b00",
  2548. .data = &panasonic_vvx10f004b00
  2549. }, {
  2550. /* sentinel */
  2551. }
  2552. };
  2553. MODULE_DEVICE_TABLE(of, dsi_of_match);
  2554. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  2555. {
  2556. const struct panel_desc_dsi *desc;
  2557. const struct of_device_id *id;
  2558. int err;
  2559. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  2560. if (!id)
  2561. return -ENODEV;
  2562. desc = id->data;
  2563. err = panel_simple_probe(&dsi->dev, &desc->desc);
  2564. if (err < 0)
  2565. return err;
  2566. dsi->mode_flags = desc->flags;
  2567. dsi->format = desc->format;
  2568. dsi->lanes = desc->lanes;
  2569. return mipi_dsi_attach(dsi);
  2570. }
  2571. static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  2572. {
  2573. int err;
  2574. err = mipi_dsi_detach(dsi);
  2575. if (err < 0)
  2576. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  2577. return panel_simple_remove(&dsi->dev);
  2578. }
  2579. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  2580. {
  2581. panel_simple_shutdown(&dsi->dev);
  2582. }
  2583. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  2584. .driver = {
  2585. .name = "panel-simple-dsi",
  2586. .of_match_table = dsi_of_match,
  2587. },
  2588. .probe = panel_simple_dsi_probe,
  2589. .remove = panel_simple_dsi_remove,
  2590. .shutdown = panel_simple_dsi_shutdown,
  2591. };
  2592. static int __init panel_simple_init(void)
  2593. {
  2594. int err;
  2595. err = platform_driver_register(&panel_simple_platform_driver);
  2596. if (err < 0)
  2597. return err;
  2598. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  2599. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  2600. if (err < 0)
  2601. return err;
  2602. }
  2603. return 0;
  2604. }
  2605. module_init(panel_simple_init);
  2606. static void __exit panel_simple_exit(void)
  2607. {
  2608. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  2609. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  2610. platform_driver_unregister(&panel_simple_platform_driver);
  2611. }
  2612. module_exit(panel_simple_exit);
  2613. MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
  2614. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  2615. MODULE_LICENSE("GPL and additional rights");