device.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #if defined(__LITTLE_ENDIAN)
  37. #define MLX5_SET_HOST_ENDIANNESS 0
  38. #elif defined(__BIG_ENDIAN)
  39. #define MLX5_SET_HOST_ENDIANNESS 0x80
  40. #else
  41. #error Host endianness not defined
  42. #endif
  43. enum {
  44. MLX5_MAX_COMMANDS = 32,
  45. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  46. MLX5_PCI_CMD_XPORT = 7,
  47. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  48. MLX5_MAX_PSVS = 4,
  49. };
  50. enum {
  51. MLX5_EXTENDED_UD_AV = 0x80000000,
  52. };
  53. enum {
  54. MLX5_CQ_STATE_ARMED = 9,
  55. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  56. MLX5_CQ_STATE_FIRED = 0xa,
  57. };
  58. enum {
  59. MLX5_STAT_RATE_OFFSET = 5,
  60. };
  61. enum {
  62. MLX5_INLINE_SEG = 0x80000000,
  63. };
  64. enum {
  65. MLX5_PERM_LOCAL_READ = 1 << 2,
  66. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  67. MLX5_PERM_REMOTE_READ = 1 << 4,
  68. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  69. MLX5_PERM_ATOMIC = 1 << 6,
  70. MLX5_PERM_UMR_EN = 1 << 7,
  71. };
  72. enum {
  73. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  74. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  75. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  76. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  77. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  78. };
  79. enum {
  80. MLX5_ACCESS_MODE_PA = 0,
  81. MLX5_ACCESS_MODE_MTT = 1,
  82. MLX5_ACCESS_MODE_KLM = 2
  83. };
  84. enum {
  85. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  86. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  87. MLX5_MKEY_BSF_EN = 1 << 30,
  88. MLX5_MKEY_LEN64 = 1 << 31,
  89. };
  90. enum {
  91. MLX5_EN_RD = (u64)1,
  92. MLX5_EN_WR = (u64)2
  93. };
  94. enum {
  95. MLX5_BF_REGS_PER_PAGE = 4,
  96. MLX5_MAX_UAR_PAGES = 1 << 8,
  97. MLX5_NON_FP_BF_REGS_PER_PAGE = 2,
  98. MLX5_MAX_UUARS = MLX5_MAX_UAR_PAGES * MLX5_NON_FP_BF_REGS_PER_PAGE,
  99. };
  100. enum {
  101. MLX5_MKEY_MASK_LEN = 1ull << 0,
  102. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  103. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  104. MLX5_MKEY_MASK_PD = 1ull << 7,
  105. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  106. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  107. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  108. MLX5_MKEY_MASK_KEY = 1ull << 13,
  109. MLX5_MKEY_MASK_QPN = 1ull << 14,
  110. MLX5_MKEY_MASK_LR = 1ull << 17,
  111. MLX5_MKEY_MASK_LW = 1ull << 18,
  112. MLX5_MKEY_MASK_RR = 1ull << 19,
  113. MLX5_MKEY_MASK_RW = 1ull << 20,
  114. MLX5_MKEY_MASK_A = 1ull << 21,
  115. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  116. MLX5_MKEY_MASK_FREE = 1ull << 29,
  117. };
  118. enum mlx5_event {
  119. MLX5_EVENT_TYPE_COMP = 0x0,
  120. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  121. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  122. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  123. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  124. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  125. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  126. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  127. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  128. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  129. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  130. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  131. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  132. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  133. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  134. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  135. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  136. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  137. MLX5_EVENT_TYPE_CMD = 0x0a,
  138. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  139. };
  140. enum {
  141. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  142. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  143. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  144. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  145. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  146. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  147. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  148. };
  149. enum {
  150. MLX5_DEV_CAP_FLAG_RC = 1LL << 0,
  151. MLX5_DEV_CAP_FLAG_UC = 1LL << 1,
  152. MLX5_DEV_CAP_FLAG_UD = 1LL << 2,
  153. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  154. MLX5_DEV_CAP_FLAG_SRQ = 1LL << 6,
  155. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  156. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  157. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  158. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  159. MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
  160. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  161. MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
  162. MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
  163. MLX5_DEV_CAP_FLAG_RESIZE_SRQ = 1LL << 32,
  164. MLX5_DEV_CAP_FLAG_REMOTE_FENCE = 1LL << 38,
  165. MLX5_DEV_CAP_FLAG_TLP_HINTS = 1LL << 39,
  166. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  167. MLX5_DEV_CAP_FLAG_DCT = 1LL << 41,
  168. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
  169. };
  170. enum {
  171. MLX5_OPCODE_NOP = 0x00,
  172. MLX5_OPCODE_SEND_INVAL = 0x01,
  173. MLX5_OPCODE_RDMA_WRITE = 0x08,
  174. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  175. MLX5_OPCODE_SEND = 0x0a,
  176. MLX5_OPCODE_SEND_IMM = 0x0b,
  177. MLX5_OPCODE_RDMA_READ = 0x10,
  178. MLX5_OPCODE_ATOMIC_CS = 0x11,
  179. MLX5_OPCODE_ATOMIC_FA = 0x12,
  180. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  181. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  182. MLX5_OPCODE_BIND_MW = 0x18,
  183. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  184. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  185. MLX5_RECV_OPCODE_SEND = 0x01,
  186. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  187. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  188. MLX5_CQE_OPCODE_ERROR = 0x1e,
  189. MLX5_CQE_OPCODE_RESIZE = 0x16,
  190. MLX5_OPCODE_SET_PSV = 0x20,
  191. MLX5_OPCODE_GET_PSV = 0x21,
  192. MLX5_OPCODE_CHECK_PSV = 0x22,
  193. MLX5_OPCODE_RGET_PSV = 0x26,
  194. MLX5_OPCODE_RCHECK_PSV = 0x27,
  195. MLX5_OPCODE_UMR = 0x25,
  196. };
  197. enum {
  198. MLX5_SET_PORT_RESET_QKEY = 0,
  199. MLX5_SET_PORT_GUID0 = 16,
  200. MLX5_SET_PORT_NODE_GUID = 17,
  201. MLX5_SET_PORT_SYS_GUID = 18,
  202. MLX5_SET_PORT_GID_TABLE = 19,
  203. MLX5_SET_PORT_PKEY_TABLE = 20,
  204. };
  205. enum {
  206. MLX5_MAX_PAGE_SHIFT = 31
  207. };
  208. enum {
  209. MLX5_ADAPTER_PAGE_SHIFT = 12,
  210. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  211. };
  212. enum {
  213. MLX5_CAP_OFF_DCT = 41,
  214. MLX5_CAP_OFF_CMDIF_CSUM = 46,
  215. };
  216. struct mlx5_inbox_hdr {
  217. __be16 opcode;
  218. u8 rsvd[4];
  219. __be16 opmod;
  220. };
  221. struct mlx5_outbox_hdr {
  222. u8 status;
  223. u8 rsvd[3];
  224. __be32 syndrome;
  225. };
  226. struct mlx5_cmd_query_adapter_mbox_in {
  227. struct mlx5_inbox_hdr hdr;
  228. u8 rsvd[8];
  229. };
  230. struct mlx5_cmd_query_adapter_mbox_out {
  231. struct mlx5_outbox_hdr hdr;
  232. u8 rsvd0[24];
  233. u8 intapin;
  234. u8 rsvd1[13];
  235. __be16 vsd_vendor_id;
  236. u8 vsd[208];
  237. u8 vsd_psid[16];
  238. };
  239. struct mlx5_hca_cap {
  240. u8 rsvd1[16];
  241. u8 log_max_srq_sz;
  242. u8 log_max_qp_sz;
  243. u8 rsvd2;
  244. u8 log_max_qp;
  245. u8 log_max_strq_sz;
  246. u8 log_max_srqs;
  247. u8 rsvd4[2];
  248. u8 rsvd5;
  249. u8 log_max_cq_sz;
  250. u8 rsvd6;
  251. u8 log_max_cq;
  252. u8 log_max_eq_sz;
  253. u8 log_max_mkey;
  254. u8 rsvd7;
  255. u8 log_max_eq;
  256. u8 max_indirection;
  257. u8 log_max_mrw_sz;
  258. u8 log_max_bsf_list_sz;
  259. u8 log_max_klm_list_sz;
  260. u8 rsvd_8_0;
  261. u8 log_max_ra_req_dc;
  262. u8 rsvd_8_1;
  263. u8 log_max_ra_res_dc;
  264. u8 rsvd9;
  265. u8 log_max_ra_req_qp;
  266. u8 rsvd10;
  267. u8 log_max_ra_res_qp;
  268. u8 rsvd11[4];
  269. __be16 max_qp_count;
  270. __be16 rsvd12;
  271. u8 rsvd13;
  272. u8 local_ca_ack_delay;
  273. u8 rsvd14;
  274. u8 num_ports;
  275. u8 log_max_msg;
  276. u8 rsvd15[3];
  277. __be16 stat_rate_support;
  278. u8 rsvd16[2];
  279. __be64 flags;
  280. u8 rsvd17;
  281. u8 uar_sz;
  282. u8 rsvd18;
  283. u8 log_pg_sz;
  284. __be16 bf_log_bf_reg_size;
  285. u8 rsvd19[4];
  286. __be16 max_desc_sz_sq;
  287. u8 rsvd20[2];
  288. __be16 max_desc_sz_rq;
  289. u8 rsvd21[2];
  290. __be16 max_desc_sz_sq_dc;
  291. __be32 max_qp_mcg;
  292. u8 rsvd22[3];
  293. u8 log_max_mcg;
  294. u8 rsvd23;
  295. u8 log_max_pd;
  296. u8 rsvd24;
  297. u8 log_max_xrcd;
  298. u8 rsvd25[42];
  299. __be16 log_uar_page_sz;
  300. u8 rsvd26[28];
  301. u8 log_max_atomic_size_qp;
  302. u8 rsvd27[2];
  303. u8 log_max_atomic_size_dc;
  304. u8 rsvd28[76];
  305. };
  306. struct mlx5_cmd_query_hca_cap_mbox_in {
  307. struct mlx5_inbox_hdr hdr;
  308. u8 rsvd[8];
  309. };
  310. struct mlx5_cmd_query_hca_cap_mbox_out {
  311. struct mlx5_outbox_hdr hdr;
  312. u8 rsvd0[8];
  313. struct mlx5_hca_cap hca_cap;
  314. };
  315. struct mlx5_cmd_set_hca_cap_mbox_in {
  316. struct mlx5_inbox_hdr hdr;
  317. u8 rsvd[8];
  318. struct mlx5_hca_cap hca_cap;
  319. };
  320. struct mlx5_cmd_set_hca_cap_mbox_out {
  321. struct mlx5_outbox_hdr hdr;
  322. u8 rsvd0[8];
  323. };
  324. struct mlx5_cmd_init_hca_mbox_in {
  325. struct mlx5_inbox_hdr hdr;
  326. u8 rsvd0[2];
  327. __be16 profile;
  328. u8 rsvd1[4];
  329. };
  330. struct mlx5_cmd_init_hca_mbox_out {
  331. struct mlx5_outbox_hdr hdr;
  332. u8 rsvd[8];
  333. };
  334. struct mlx5_cmd_teardown_hca_mbox_in {
  335. struct mlx5_inbox_hdr hdr;
  336. u8 rsvd0[2];
  337. __be16 profile;
  338. u8 rsvd1[4];
  339. };
  340. struct mlx5_cmd_teardown_hca_mbox_out {
  341. struct mlx5_outbox_hdr hdr;
  342. u8 rsvd[8];
  343. };
  344. struct mlx5_cmd_layout {
  345. u8 type;
  346. u8 rsvd0[3];
  347. __be32 inlen;
  348. __be64 in_ptr;
  349. __be32 in[4];
  350. __be32 out[4];
  351. __be64 out_ptr;
  352. __be32 outlen;
  353. u8 token;
  354. u8 sig;
  355. u8 rsvd1;
  356. u8 status_own;
  357. };
  358. struct health_buffer {
  359. __be32 assert_var[5];
  360. __be32 rsvd0[3];
  361. __be32 assert_exit_ptr;
  362. __be32 assert_callra;
  363. __be32 rsvd1[2];
  364. __be32 fw_ver;
  365. __be32 hw_id;
  366. __be32 rsvd2;
  367. u8 irisc_index;
  368. u8 synd;
  369. __be16 ext_sync;
  370. };
  371. struct mlx5_init_seg {
  372. __be32 fw_rev;
  373. __be32 cmdif_rev_fw_sub;
  374. __be32 rsvd0[2];
  375. __be32 cmdq_addr_h;
  376. __be32 cmdq_addr_l_sz;
  377. __be32 cmd_dbell;
  378. __be32 rsvd1[121];
  379. struct health_buffer health;
  380. __be32 rsvd2[884];
  381. __be32 health_counter;
  382. __be32 rsvd3[1019];
  383. __be64 ieee1588_clk;
  384. __be32 ieee1588_clk_type;
  385. __be32 clr_intx;
  386. };
  387. struct mlx5_eqe_comp {
  388. __be32 reserved[6];
  389. __be32 cqn;
  390. };
  391. struct mlx5_eqe_qp_srq {
  392. __be32 reserved[6];
  393. __be32 qp_srq_n;
  394. };
  395. struct mlx5_eqe_cq_err {
  396. __be32 cqn;
  397. u8 reserved1[7];
  398. u8 syndrome;
  399. };
  400. struct mlx5_eqe_dropped_packet {
  401. };
  402. struct mlx5_eqe_port_state {
  403. u8 reserved0[8];
  404. u8 port;
  405. };
  406. struct mlx5_eqe_gpio {
  407. __be32 reserved0[2];
  408. __be64 gpio_event;
  409. };
  410. struct mlx5_eqe_congestion {
  411. u8 type;
  412. u8 rsvd0;
  413. u8 congestion_level;
  414. };
  415. struct mlx5_eqe_stall_vl {
  416. u8 rsvd0[3];
  417. u8 port_vl;
  418. };
  419. struct mlx5_eqe_cmd {
  420. __be32 vector;
  421. __be32 rsvd[6];
  422. };
  423. struct mlx5_eqe_page_req {
  424. u8 rsvd0[2];
  425. __be16 func_id;
  426. __be32 num_pages;
  427. __be32 rsvd1[5];
  428. };
  429. union ev_data {
  430. __be32 raw[7];
  431. struct mlx5_eqe_cmd cmd;
  432. struct mlx5_eqe_comp comp;
  433. struct mlx5_eqe_qp_srq qp_srq;
  434. struct mlx5_eqe_cq_err cq_err;
  435. struct mlx5_eqe_dropped_packet dp;
  436. struct mlx5_eqe_port_state port;
  437. struct mlx5_eqe_gpio gpio;
  438. struct mlx5_eqe_congestion cong;
  439. struct mlx5_eqe_stall_vl stall_vl;
  440. struct mlx5_eqe_page_req req_pages;
  441. } __packed;
  442. struct mlx5_eqe {
  443. u8 rsvd0;
  444. u8 type;
  445. u8 rsvd1;
  446. u8 sub_type;
  447. __be32 rsvd2[7];
  448. union ev_data data;
  449. __be16 rsvd3;
  450. u8 signature;
  451. u8 owner;
  452. } __packed;
  453. struct mlx5_cmd_prot_block {
  454. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  455. u8 rsvd0[48];
  456. __be64 next;
  457. __be32 block_num;
  458. u8 rsvd1;
  459. u8 token;
  460. u8 ctrl_sig;
  461. u8 sig;
  462. };
  463. struct mlx5_err_cqe {
  464. u8 rsvd0[32];
  465. __be32 srqn;
  466. u8 rsvd1[18];
  467. u8 vendor_err_synd;
  468. u8 syndrome;
  469. __be32 s_wqe_opcode_qpn;
  470. __be16 wqe_counter;
  471. u8 signature;
  472. u8 op_own;
  473. };
  474. struct mlx5_cqe64 {
  475. u8 rsvd0[17];
  476. u8 ml_path;
  477. u8 rsvd20[4];
  478. __be16 slid;
  479. __be32 flags_rqpn;
  480. u8 rsvd28[4];
  481. __be32 srqn;
  482. __be32 imm_inval_pkey;
  483. u8 rsvd40[4];
  484. __be32 byte_cnt;
  485. __be64 timestamp;
  486. __be32 sop_drop_qpn;
  487. __be16 wqe_counter;
  488. u8 signature;
  489. u8 op_own;
  490. };
  491. struct mlx5_sig_err_cqe {
  492. u8 rsvd0[16];
  493. __be32 expected_trans_sig;
  494. __be32 actual_trans_sig;
  495. __be32 expected_reftag;
  496. __be32 actual_reftag;
  497. __be16 syndrome;
  498. u8 rsvd22[2];
  499. __be32 mkey;
  500. __be64 err_offset;
  501. u8 rsvd30[8];
  502. __be32 qpn;
  503. u8 rsvd38[2];
  504. u8 signature;
  505. u8 op_own;
  506. };
  507. struct mlx5_wqe_srq_next_seg {
  508. u8 rsvd0[2];
  509. __be16 next_wqe_index;
  510. u8 signature;
  511. u8 rsvd1[11];
  512. };
  513. union mlx5_ext_cqe {
  514. struct ib_grh grh;
  515. u8 inl[64];
  516. };
  517. struct mlx5_cqe128 {
  518. union mlx5_ext_cqe inl_grh;
  519. struct mlx5_cqe64 cqe64;
  520. };
  521. struct mlx5_srq_ctx {
  522. u8 state_log_sz;
  523. u8 rsvd0[3];
  524. __be32 flags_xrcd;
  525. __be32 pgoff_cqn;
  526. u8 rsvd1[4];
  527. u8 log_pg_sz;
  528. u8 rsvd2[7];
  529. __be32 pd;
  530. __be16 lwm;
  531. __be16 wqe_cnt;
  532. u8 rsvd3[8];
  533. __be64 db_record;
  534. };
  535. struct mlx5_create_srq_mbox_in {
  536. struct mlx5_inbox_hdr hdr;
  537. __be32 input_srqn;
  538. u8 rsvd0[4];
  539. struct mlx5_srq_ctx ctx;
  540. u8 rsvd1[208];
  541. __be64 pas[0];
  542. };
  543. struct mlx5_create_srq_mbox_out {
  544. struct mlx5_outbox_hdr hdr;
  545. __be32 srqn;
  546. u8 rsvd[4];
  547. };
  548. struct mlx5_destroy_srq_mbox_in {
  549. struct mlx5_inbox_hdr hdr;
  550. __be32 srqn;
  551. u8 rsvd[4];
  552. };
  553. struct mlx5_destroy_srq_mbox_out {
  554. struct mlx5_outbox_hdr hdr;
  555. u8 rsvd[8];
  556. };
  557. struct mlx5_query_srq_mbox_in {
  558. struct mlx5_inbox_hdr hdr;
  559. __be32 srqn;
  560. u8 rsvd0[4];
  561. };
  562. struct mlx5_query_srq_mbox_out {
  563. struct mlx5_outbox_hdr hdr;
  564. u8 rsvd0[8];
  565. struct mlx5_srq_ctx ctx;
  566. u8 rsvd1[32];
  567. __be64 pas[0];
  568. };
  569. struct mlx5_arm_srq_mbox_in {
  570. struct mlx5_inbox_hdr hdr;
  571. __be32 srqn;
  572. __be16 rsvd;
  573. __be16 lwm;
  574. };
  575. struct mlx5_arm_srq_mbox_out {
  576. struct mlx5_outbox_hdr hdr;
  577. u8 rsvd[8];
  578. };
  579. struct mlx5_cq_context {
  580. u8 status;
  581. u8 cqe_sz_flags;
  582. u8 st;
  583. u8 rsvd3;
  584. u8 rsvd4[6];
  585. __be16 page_offset;
  586. __be32 log_sz_usr_page;
  587. __be16 cq_period;
  588. __be16 cq_max_count;
  589. __be16 rsvd20;
  590. __be16 c_eqn;
  591. u8 log_pg_sz;
  592. u8 rsvd25[7];
  593. __be32 last_notified_index;
  594. __be32 solicit_producer_index;
  595. __be32 consumer_counter;
  596. __be32 producer_counter;
  597. u8 rsvd48[8];
  598. __be64 db_record_addr;
  599. };
  600. struct mlx5_create_cq_mbox_in {
  601. struct mlx5_inbox_hdr hdr;
  602. __be32 input_cqn;
  603. u8 rsvdx[4];
  604. struct mlx5_cq_context ctx;
  605. u8 rsvd6[192];
  606. __be64 pas[0];
  607. };
  608. struct mlx5_create_cq_mbox_out {
  609. struct mlx5_outbox_hdr hdr;
  610. __be32 cqn;
  611. u8 rsvd0[4];
  612. };
  613. struct mlx5_destroy_cq_mbox_in {
  614. struct mlx5_inbox_hdr hdr;
  615. __be32 cqn;
  616. u8 rsvd0[4];
  617. };
  618. struct mlx5_destroy_cq_mbox_out {
  619. struct mlx5_outbox_hdr hdr;
  620. u8 rsvd0[8];
  621. };
  622. struct mlx5_query_cq_mbox_in {
  623. struct mlx5_inbox_hdr hdr;
  624. __be32 cqn;
  625. u8 rsvd0[4];
  626. };
  627. struct mlx5_query_cq_mbox_out {
  628. struct mlx5_outbox_hdr hdr;
  629. u8 rsvd0[8];
  630. struct mlx5_cq_context ctx;
  631. u8 rsvd6[16];
  632. __be64 pas[0];
  633. };
  634. struct mlx5_modify_cq_mbox_in {
  635. struct mlx5_inbox_hdr hdr;
  636. __be32 cqn;
  637. __be32 field_select;
  638. struct mlx5_cq_context ctx;
  639. u8 rsvd[192];
  640. __be64 pas[0];
  641. };
  642. struct mlx5_modify_cq_mbox_out {
  643. struct mlx5_outbox_hdr hdr;
  644. u8 rsvd[8];
  645. };
  646. struct mlx5_enable_hca_mbox_in {
  647. struct mlx5_inbox_hdr hdr;
  648. u8 rsvd[8];
  649. };
  650. struct mlx5_enable_hca_mbox_out {
  651. struct mlx5_outbox_hdr hdr;
  652. u8 rsvd[8];
  653. };
  654. struct mlx5_disable_hca_mbox_in {
  655. struct mlx5_inbox_hdr hdr;
  656. u8 rsvd[8];
  657. };
  658. struct mlx5_disable_hca_mbox_out {
  659. struct mlx5_outbox_hdr hdr;
  660. u8 rsvd[8];
  661. };
  662. struct mlx5_eq_context {
  663. u8 status;
  664. u8 ec_oi;
  665. u8 st;
  666. u8 rsvd2[7];
  667. __be16 page_pffset;
  668. __be32 log_sz_usr_page;
  669. u8 rsvd3[7];
  670. u8 intr;
  671. u8 log_page_size;
  672. u8 rsvd4[15];
  673. __be32 consumer_counter;
  674. __be32 produser_counter;
  675. u8 rsvd5[16];
  676. };
  677. struct mlx5_create_eq_mbox_in {
  678. struct mlx5_inbox_hdr hdr;
  679. u8 rsvd0[3];
  680. u8 input_eqn;
  681. u8 rsvd1[4];
  682. struct mlx5_eq_context ctx;
  683. u8 rsvd2[8];
  684. __be64 events_mask;
  685. u8 rsvd3[176];
  686. __be64 pas[0];
  687. };
  688. struct mlx5_create_eq_mbox_out {
  689. struct mlx5_outbox_hdr hdr;
  690. u8 rsvd0[3];
  691. u8 eq_number;
  692. u8 rsvd1[4];
  693. };
  694. struct mlx5_destroy_eq_mbox_in {
  695. struct mlx5_inbox_hdr hdr;
  696. u8 rsvd0[3];
  697. u8 eqn;
  698. u8 rsvd1[4];
  699. };
  700. struct mlx5_destroy_eq_mbox_out {
  701. struct mlx5_outbox_hdr hdr;
  702. u8 rsvd[8];
  703. };
  704. struct mlx5_map_eq_mbox_in {
  705. struct mlx5_inbox_hdr hdr;
  706. __be64 mask;
  707. u8 mu;
  708. u8 rsvd0[2];
  709. u8 eqn;
  710. u8 rsvd1[24];
  711. };
  712. struct mlx5_map_eq_mbox_out {
  713. struct mlx5_outbox_hdr hdr;
  714. u8 rsvd[8];
  715. };
  716. struct mlx5_query_eq_mbox_in {
  717. struct mlx5_inbox_hdr hdr;
  718. u8 rsvd0[3];
  719. u8 eqn;
  720. u8 rsvd1[4];
  721. };
  722. struct mlx5_query_eq_mbox_out {
  723. struct mlx5_outbox_hdr hdr;
  724. u8 rsvd[8];
  725. struct mlx5_eq_context ctx;
  726. };
  727. struct mlx5_mkey_seg {
  728. /* This is a two bit field occupying bits 31-30.
  729. * bit 31 is always 0,
  730. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  731. */
  732. u8 status;
  733. u8 pcie_control;
  734. u8 flags;
  735. u8 version;
  736. __be32 qpn_mkey7_0;
  737. u8 rsvd1[4];
  738. __be32 flags_pd;
  739. __be64 start_addr;
  740. __be64 len;
  741. __be32 bsfs_octo_size;
  742. u8 rsvd2[16];
  743. __be32 xlt_oct_size;
  744. u8 rsvd3[3];
  745. u8 log2_page_size;
  746. u8 rsvd4[4];
  747. };
  748. struct mlx5_query_special_ctxs_mbox_in {
  749. struct mlx5_inbox_hdr hdr;
  750. u8 rsvd[8];
  751. };
  752. struct mlx5_query_special_ctxs_mbox_out {
  753. struct mlx5_outbox_hdr hdr;
  754. __be32 dump_fill_mkey;
  755. __be32 reserved_lkey;
  756. };
  757. struct mlx5_create_mkey_mbox_in {
  758. struct mlx5_inbox_hdr hdr;
  759. __be32 input_mkey_index;
  760. u8 rsvd0[4];
  761. struct mlx5_mkey_seg seg;
  762. u8 rsvd1[16];
  763. __be32 xlat_oct_act_size;
  764. __be32 rsvd2;
  765. u8 rsvd3[168];
  766. __be64 pas[0];
  767. };
  768. struct mlx5_create_mkey_mbox_out {
  769. struct mlx5_outbox_hdr hdr;
  770. __be32 mkey;
  771. u8 rsvd[4];
  772. };
  773. struct mlx5_destroy_mkey_mbox_in {
  774. struct mlx5_inbox_hdr hdr;
  775. __be32 mkey;
  776. u8 rsvd[4];
  777. };
  778. struct mlx5_destroy_mkey_mbox_out {
  779. struct mlx5_outbox_hdr hdr;
  780. u8 rsvd[8];
  781. };
  782. struct mlx5_query_mkey_mbox_in {
  783. struct mlx5_inbox_hdr hdr;
  784. __be32 mkey;
  785. };
  786. struct mlx5_query_mkey_mbox_out {
  787. struct mlx5_outbox_hdr hdr;
  788. __be64 pas[0];
  789. };
  790. struct mlx5_modify_mkey_mbox_in {
  791. struct mlx5_inbox_hdr hdr;
  792. __be32 mkey;
  793. __be64 pas[0];
  794. };
  795. struct mlx5_modify_mkey_mbox_out {
  796. struct mlx5_outbox_hdr hdr;
  797. u8 rsvd[8];
  798. };
  799. struct mlx5_dump_mkey_mbox_in {
  800. struct mlx5_inbox_hdr hdr;
  801. };
  802. struct mlx5_dump_mkey_mbox_out {
  803. struct mlx5_outbox_hdr hdr;
  804. __be32 mkey;
  805. };
  806. struct mlx5_mad_ifc_mbox_in {
  807. struct mlx5_inbox_hdr hdr;
  808. __be16 remote_lid;
  809. u8 rsvd0;
  810. u8 port;
  811. u8 rsvd1[4];
  812. u8 data[256];
  813. };
  814. struct mlx5_mad_ifc_mbox_out {
  815. struct mlx5_outbox_hdr hdr;
  816. u8 rsvd[8];
  817. u8 data[256];
  818. };
  819. struct mlx5_access_reg_mbox_in {
  820. struct mlx5_inbox_hdr hdr;
  821. u8 rsvd0[2];
  822. __be16 register_id;
  823. __be32 arg;
  824. __be32 data[0];
  825. };
  826. struct mlx5_access_reg_mbox_out {
  827. struct mlx5_outbox_hdr hdr;
  828. u8 rsvd[8];
  829. __be32 data[0];
  830. };
  831. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  832. enum {
  833. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  834. };
  835. struct mlx5_allocate_psv_in {
  836. struct mlx5_inbox_hdr hdr;
  837. __be32 npsv_pd;
  838. __be32 rsvd_psv0;
  839. };
  840. struct mlx5_allocate_psv_out {
  841. struct mlx5_outbox_hdr hdr;
  842. u8 rsvd[8];
  843. __be32 psv_idx[4];
  844. };
  845. struct mlx5_destroy_psv_in {
  846. struct mlx5_inbox_hdr hdr;
  847. __be32 psv_number;
  848. u8 rsvd[4];
  849. };
  850. struct mlx5_destroy_psv_out {
  851. struct mlx5_outbox_hdr hdr;
  852. u8 rsvd[8];
  853. };
  854. #endif /* MLX5_DEVICE_H */