amd_iommu.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478
  1. /*
  2. * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <jroedel@suse.de>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/ratelimit.h>
  20. #include <linux/pci.h>
  21. #include <linux/acpi.h>
  22. #include <linux/amba/bus.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/pci-ats.h>
  25. #include <linux/bitmap.h>
  26. #include <linux/slab.h>
  27. #include <linux/debugfs.h>
  28. #include <linux/scatterlist.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/dma-direct.h>
  31. #include <linux/iommu-helper.h>
  32. #include <linux/iommu.h>
  33. #include <linux/delay.h>
  34. #include <linux/amd-iommu.h>
  35. #include <linux/notifier.h>
  36. #include <linux/export.h>
  37. #include <linux/irq.h>
  38. #include <linux/msi.h>
  39. #include <linux/dma-contiguous.h>
  40. #include <linux/irqdomain.h>
  41. #include <linux/percpu.h>
  42. #include <linux/iova.h>
  43. #include <asm/irq_remapping.h>
  44. #include <asm/io_apic.h>
  45. #include <asm/apic.h>
  46. #include <asm/hw_irq.h>
  47. #include <asm/msidef.h>
  48. #include <asm/proto.h>
  49. #include <asm/iommu.h>
  50. #include <asm/gart.h>
  51. #include <asm/dma.h>
  52. #include "amd_iommu_proto.h"
  53. #include "amd_iommu_types.h"
  54. #include "irq_remapping.h"
  55. #define AMD_IOMMU_MAPPING_ERROR 0
  56. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  57. #define LOOP_TIMEOUT 100000
  58. /* IO virtual address start page frame number */
  59. #define IOVA_START_PFN (1)
  60. #define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
  61. /* Reserved IOVA ranges */
  62. #define MSI_RANGE_START (0xfee00000)
  63. #define MSI_RANGE_END (0xfeefffff)
  64. #define HT_RANGE_START (0xfd00000000ULL)
  65. #define HT_RANGE_END (0xffffffffffULL)
  66. /*
  67. * This bitmap is used to advertise the page sizes our hardware support
  68. * to the IOMMU core, which will then use this information to split
  69. * physically contiguous memory regions it is mapping into page sizes
  70. * that we support.
  71. *
  72. * 512GB Pages are not supported due to a hardware bug
  73. */
  74. #define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
  75. static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
  76. static DEFINE_SPINLOCK(pd_bitmap_lock);
  77. /* List of all available dev_data structures */
  78. static LLIST_HEAD(dev_data_list);
  79. LIST_HEAD(ioapic_map);
  80. LIST_HEAD(hpet_map);
  81. LIST_HEAD(acpihid_map);
  82. /*
  83. * Domain for untranslated devices - only allocated
  84. * if iommu=pt passed on kernel cmd line.
  85. */
  86. const struct iommu_ops amd_iommu_ops;
  87. static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
  88. int amd_iommu_max_glx_val = -1;
  89. static const struct dma_map_ops amd_iommu_dma_ops;
  90. /*
  91. * general struct to manage commands send to an IOMMU
  92. */
  93. struct iommu_cmd {
  94. u32 data[4];
  95. };
  96. struct kmem_cache *amd_iommu_irq_cache;
  97. static void update_domain(struct protection_domain *domain);
  98. static int protection_domain_init(struct protection_domain *domain);
  99. static void detach_device(struct device *dev);
  100. static void iova_domain_flush_tlb(struct iova_domain *iovad);
  101. /*
  102. * Data container for a dma_ops specific protection domain
  103. */
  104. struct dma_ops_domain {
  105. /* generic protection domain information */
  106. struct protection_domain domain;
  107. /* IOVA RB-Tree */
  108. struct iova_domain iovad;
  109. };
  110. static struct iova_domain reserved_iova_ranges;
  111. static struct lock_class_key reserved_rbtree_key;
  112. /****************************************************************************
  113. *
  114. * Helper functions
  115. *
  116. ****************************************************************************/
  117. static inline int match_hid_uid(struct device *dev,
  118. struct acpihid_map_entry *entry)
  119. {
  120. const char *hid, *uid;
  121. hid = acpi_device_hid(ACPI_COMPANION(dev));
  122. uid = acpi_device_uid(ACPI_COMPANION(dev));
  123. if (!hid || !(*hid))
  124. return -ENODEV;
  125. if (!uid || !(*uid))
  126. return strcmp(hid, entry->hid);
  127. if (!(*entry->uid))
  128. return strcmp(hid, entry->hid);
  129. return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
  130. }
  131. static inline u16 get_pci_device_id(struct device *dev)
  132. {
  133. struct pci_dev *pdev = to_pci_dev(dev);
  134. return PCI_DEVID(pdev->bus->number, pdev->devfn);
  135. }
  136. static inline int get_acpihid_device_id(struct device *dev,
  137. struct acpihid_map_entry **entry)
  138. {
  139. struct acpihid_map_entry *p;
  140. list_for_each_entry(p, &acpihid_map, list) {
  141. if (!match_hid_uid(dev, p)) {
  142. if (entry)
  143. *entry = p;
  144. return p->devid;
  145. }
  146. }
  147. return -EINVAL;
  148. }
  149. static inline int get_device_id(struct device *dev)
  150. {
  151. int devid;
  152. if (dev_is_pci(dev))
  153. devid = get_pci_device_id(dev);
  154. else
  155. devid = get_acpihid_device_id(dev, NULL);
  156. return devid;
  157. }
  158. static struct protection_domain *to_pdomain(struct iommu_domain *dom)
  159. {
  160. return container_of(dom, struct protection_domain, domain);
  161. }
  162. static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
  163. {
  164. BUG_ON(domain->flags != PD_DMA_OPS_MASK);
  165. return container_of(domain, struct dma_ops_domain, domain);
  166. }
  167. static struct iommu_dev_data *alloc_dev_data(u16 devid)
  168. {
  169. struct iommu_dev_data *dev_data;
  170. dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
  171. if (!dev_data)
  172. return NULL;
  173. dev_data->devid = devid;
  174. ratelimit_default_init(&dev_data->rs);
  175. llist_add(&dev_data->dev_data_list, &dev_data_list);
  176. return dev_data;
  177. }
  178. static struct iommu_dev_data *search_dev_data(u16 devid)
  179. {
  180. struct iommu_dev_data *dev_data;
  181. struct llist_node *node;
  182. if (llist_empty(&dev_data_list))
  183. return NULL;
  184. node = dev_data_list.first;
  185. llist_for_each_entry(dev_data, node, dev_data_list) {
  186. if (dev_data->devid == devid)
  187. return dev_data;
  188. }
  189. return NULL;
  190. }
  191. static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
  192. {
  193. *(u16 *)data = alias;
  194. return 0;
  195. }
  196. static u16 get_alias(struct device *dev)
  197. {
  198. struct pci_dev *pdev = to_pci_dev(dev);
  199. u16 devid, ivrs_alias, pci_alias;
  200. /* The callers make sure that get_device_id() does not fail here */
  201. devid = get_device_id(dev);
  202. ivrs_alias = amd_iommu_alias_table[devid];
  203. pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
  204. if (ivrs_alias == pci_alias)
  205. return ivrs_alias;
  206. /*
  207. * DMA alias showdown
  208. *
  209. * The IVRS is fairly reliable in telling us about aliases, but it
  210. * can't know about every screwy device. If we don't have an IVRS
  211. * reported alias, use the PCI reported alias. In that case we may
  212. * still need to initialize the rlookup and dev_table entries if the
  213. * alias is to a non-existent device.
  214. */
  215. if (ivrs_alias == devid) {
  216. if (!amd_iommu_rlookup_table[pci_alias]) {
  217. amd_iommu_rlookup_table[pci_alias] =
  218. amd_iommu_rlookup_table[devid];
  219. memcpy(amd_iommu_dev_table[pci_alias].data,
  220. amd_iommu_dev_table[devid].data,
  221. sizeof(amd_iommu_dev_table[pci_alias].data));
  222. }
  223. return pci_alias;
  224. }
  225. pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
  226. "for device %s[%04x:%04x], kernel reported alias "
  227. "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
  228. PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
  229. PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
  230. PCI_FUNC(pci_alias));
  231. /*
  232. * If we don't have a PCI DMA alias and the IVRS alias is on the same
  233. * bus, then the IVRS table may know about a quirk that we don't.
  234. */
  235. if (pci_alias == devid &&
  236. PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
  237. pci_add_dma_alias(pdev, ivrs_alias & 0xff);
  238. pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
  239. PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
  240. dev_name(dev));
  241. }
  242. return ivrs_alias;
  243. }
  244. static struct iommu_dev_data *find_dev_data(u16 devid)
  245. {
  246. struct iommu_dev_data *dev_data;
  247. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  248. dev_data = search_dev_data(devid);
  249. if (dev_data == NULL) {
  250. dev_data = alloc_dev_data(devid);
  251. if (!dev_data)
  252. return NULL;
  253. if (translation_pre_enabled(iommu))
  254. dev_data->defer_attach = true;
  255. }
  256. return dev_data;
  257. }
  258. struct iommu_dev_data *get_dev_data(struct device *dev)
  259. {
  260. return dev->archdata.iommu;
  261. }
  262. EXPORT_SYMBOL(get_dev_data);
  263. /*
  264. * Find or create an IOMMU group for a acpihid device.
  265. */
  266. static struct iommu_group *acpihid_device_group(struct device *dev)
  267. {
  268. struct acpihid_map_entry *p, *entry = NULL;
  269. int devid;
  270. devid = get_acpihid_device_id(dev, &entry);
  271. if (devid < 0)
  272. return ERR_PTR(devid);
  273. list_for_each_entry(p, &acpihid_map, list) {
  274. if ((devid == p->devid) && p->group)
  275. entry->group = p->group;
  276. }
  277. if (!entry->group)
  278. entry->group = generic_device_group(dev);
  279. else
  280. iommu_group_ref_get(entry->group);
  281. return entry->group;
  282. }
  283. static bool pci_iommuv2_capable(struct pci_dev *pdev)
  284. {
  285. static const int caps[] = {
  286. PCI_EXT_CAP_ID_ATS,
  287. PCI_EXT_CAP_ID_PRI,
  288. PCI_EXT_CAP_ID_PASID,
  289. };
  290. int i, pos;
  291. if (pci_ats_disabled())
  292. return false;
  293. for (i = 0; i < 3; ++i) {
  294. pos = pci_find_ext_capability(pdev, caps[i]);
  295. if (pos == 0)
  296. return false;
  297. }
  298. return true;
  299. }
  300. static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
  301. {
  302. struct iommu_dev_data *dev_data;
  303. dev_data = get_dev_data(&pdev->dev);
  304. return dev_data->errata & (1 << erratum) ? true : false;
  305. }
  306. /*
  307. * This function checks if the driver got a valid device from the caller to
  308. * avoid dereferencing invalid pointers.
  309. */
  310. static bool check_device(struct device *dev)
  311. {
  312. int devid;
  313. if (!dev || !dev->dma_mask)
  314. return false;
  315. devid = get_device_id(dev);
  316. if (devid < 0)
  317. return false;
  318. /* Out of our scope? */
  319. if (devid > amd_iommu_last_bdf)
  320. return false;
  321. if (amd_iommu_rlookup_table[devid] == NULL)
  322. return false;
  323. return true;
  324. }
  325. static void init_iommu_group(struct device *dev)
  326. {
  327. struct iommu_group *group;
  328. group = iommu_group_get_for_dev(dev);
  329. if (IS_ERR(group))
  330. return;
  331. iommu_group_put(group);
  332. }
  333. static int iommu_init_device(struct device *dev)
  334. {
  335. struct iommu_dev_data *dev_data;
  336. struct amd_iommu *iommu;
  337. int devid;
  338. if (dev->archdata.iommu)
  339. return 0;
  340. devid = get_device_id(dev);
  341. if (devid < 0)
  342. return devid;
  343. iommu = amd_iommu_rlookup_table[devid];
  344. dev_data = find_dev_data(devid);
  345. if (!dev_data)
  346. return -ENOMEM;
  347. dev_data->alias = get_alias(dev);
  348. if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
  349. struct amd_iommu *iommu;
  350. iommu = amd_iommu_rlookup_table[dev_data->devid];
  351. dev_data->iommu_v2 = iommu->is_iommu_v2;
  352. }
  353. dev->archdata.iommu = dev_data;
  354. iommu_device_link(&iommu->iommu, dev);
  355. return 0;
  356. }
  357. static void iommu_ignore_device(struct device *dev)
  358. {
  359. u16 alias;
  360. int devid;
  361. devid = get_device_id(dev);
  362. if (devid < 0)
  363. return;
  364. alias = get_alias(dev);
  365. memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
  366. memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
  367. amd_iommu_rlookup_table[devid] = NULL;
  368. amd_iommu_rlookup_table[alias] = NULL;
  369. }
  370. static void iommu_uninit_device(struct device *dev)
  371. {
  372. struct iommu_dev_data *dev_data;
  373. struct amd_iommu *iommu;
  374. int devid;
  375. devid = get_device_id(dev);
  376. if (devid < 0)
  377. return;
  378. iommu = amd_iommu_rlookup_table[devid];
  379. dev_data = search_dev_data(devid);
  380. if (!dev_data)
  381. return;
  382. if (dev_data->domain)
  383. detach_device(dev);
  384. iommu_device_unlink(&iommu->iommu, dev);
  385. iommu_group_remove_device(dev);
  386. /* Remove dma-ops */
  387. dev->dma_ops = NULL;
  388. /*
  389. * We keep dev_data around for unplugged devices and reuse it when the
  390. * device is re-plugged - not doing so would introduce a ton of races.
  391. */
  392. }
  393. /****************************************************************************
  394. *
  395. * Interrupt handling functions
  396. *
  397. ****************************************************************************/
  398. static void dump_dte_entry(u16 devid)
  399. {
  400. int i;
  401. for (i = 0; i < 4; ++i)
  402. pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
  403. amd_iommu_dev_table[devid].data[i]);
  404. }
  405. static void dump_command(unsigned long phys_addr)
  406. {
  407. struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
  408. int i;
  409. for (i = 0; i < 4; ++i)
  410. pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
  411. }
  412. static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
  413. u64 address, int flags)
  414. {
  415. struct iommu_dev_data *dev_data = NULL;
  416. struct pci_dev *pdev;
  417. pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
  418. devid & 0xff);
  419. if (pdev)
  420. dev_data = get_dev_data(&pdev->dev);
  421. if (dev_data && __ratelimit(&dev_data->rs)) {
  422. dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  423. domain_id, address, flags);
  424. } else if (printk_ratelimit()) {
  425. pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  426. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  427. domain_id, address, flags);
  428. }
  429. if (pdev)
  430. pci_dev_put(pdev);
  431. }
  432. static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
  433. {
  434. struct device *dev = iommu->iommu.dev;
  435. int type, devid, pasid, flags, tag;
  436. volatile u32 *event = __evt;
  437. int count = 0;
  438. u64 address;
  439. retry:
  440. type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  441. devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  442. pasid = PPR_PASID(*(u64 *)&event[0]);
  443. flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  444. address = (u64)(((u64)event[3]) << 32) | event[2];
  445. if (type == 0) {
  446. /* Did we hit the erratum? */
  447. if (++count == LOOP_TIMEOUT) {
  448. pr_err("AMD-Vi: No event written to event log\n");
  449. return;
  450. }
  451. udelay(1);
  452. goto retry;
  453. }
  454. if (type == EVENT_TYPE_IO_FAULT) {
  455. amd_iommu_report_page_fault(devid, pasid, address, flags);
  456. return;
  457. } else {
  458. dev_err(dev, "AMD-Vi: Event logged [");
  459. }
  460. switch (type) {
  461. case EVENT_TYPE_ILL_DEV:
  462. dev_err(dev, "ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
  463. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  464. pasid, address, flags);
  465. dump_dte_entry(devid);
  466. break;
  467. case EVENT_TYPE_DEV_TAB_ERR:
  468. dev_err(dev, "DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  469. "address=0x%016llx flags=0x%04x]\n",
  470. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  471. address, flags);
  472. break;
  473. case EVENT_TYPE_PAGE_TAB_ERR:
  474. dev_err(dev, "PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  475. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  476. pasid, address, flags);
  477. break;
  478. case EVENT_TYPE_ILL_CMD:
  479. dev_err(dev, "ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  480. dump_command(address);
  481. break;
  482. case EVENT_TYPE_CMD_HARD_ERR:
  483. dev_err(dev, "COMMAND_HARDWARE_ERROR address=0x%016llx flags=0x%04x]\n",
  484. address, flags);
  485. break;
  486. case EVENT_TYPE_IOTLB_INV_TO:
  487. dev_err(dev, "IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%016llx]\n",
  488. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  489. address);
  490. break;
  491. case EVENT_TYPE_INV_DEV_REQ:
  492. dev_err(dev, "INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
  493. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  494. pasid, address, flags);
  495. break;
  496. case EVENT_TYPE_INV_PPR_REQ:
  497. pasid = ((event[0] >> 16) & 0xFFFF)
  498. | ((event[1] << 6) & 0xF0000);
  499. tag = event[1] & 0x03FF;
  500. dev_err(dev, "INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
  501. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  502. pasid, address, flags);
  503. break;
  504. default:
  505. dev_err(dev, "UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
  506. event[0], event[1], event[2], event[3]);
  507. }
  508. memset(__evt, 0, 4 * sizeof(u32));
  509. }
  510. static void iommu_poll_events(struct amd_iommu *iommu)
  511. {
  512. u32 head, tail;
  513. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  514. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  515. while (head != tail) {
  516. iommu_print_event(iommu, iommu->evt_buf + head);
  517. head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
  518. }
  519. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  520. }
  521. static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
  522. {
  523. struct amd_iommu_fault fault;
  524. if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
  525. pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
  526. return;
  527. }
  528. fault.address = raw[1];
  529. fault.pasid = PPR_PASID(raw[0]);
  530. fault.device_id = PPR_DEVID(raw[0]);
  531. fault.tag = PPR_TAG(raw[0]);
  532. fault.flags = PPR_FLAGS(raw[0]);
  533. atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
  534. }
  535. static void iommu_poll_ppr_log(struct amd_iommu *iommu)
  536. {
  537. u32 head, tail;
  538. if (iommu->ppr_log == NULL)
  539. return;
  540. head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  541. tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
  542. while (head != tail) {
  543. volatile u64 *raw;
  544. u64 entry[2];
  545. int i;
  546. raw = (u64 *)(iommu->ppr_log + head);
  547. /*
  548. * Hardware bug: Interrupt may arrive before the entry is
  549. * written to memory. If this happens we need to wait for the
  550. * entry to arrive.
  551. */
  552. for (i = 0; i < LOOP_TIMEOUT; ++i) {
  553. if (PPR_REQ_TYPE(raw[0]) != 0)
  554. break;
  555. udelay(1);
  556. }
  557. /* Avoid memcpy function-call overhead */
  558. entry[0] = raw[0];
  559. entry[1] = raw[1];
  560. /*
  561. * To detect the hardware bug we need to clear the entry
  562. * back to zero.
  563. */
  564. raw[0] = raw[1] = 0UL;
  565. /* Update head pointer of hardware ring-buffer */
  566. head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
  567. writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  568. /* Handle PPR entry */
  569. iommu_handle_ppr_entry(iommu, entry);
  570. /* Refresh ring-buffer information */
  571. head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  572. tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
  573. }
  574. }
  575. #ifdef CONFIG_IRQ_REMAP
  576. static int (*iommu_ga_log_notifier)(u32);
  577. int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
  578. {
  579. iommu_ga_log_notifier = notifier;
  580. return 0;
  581. }
  582. EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
  583. static void iommu_poll_ga_log(struct amd_iommu *iommu)
  584. {
  585. u32 head, tail, cnt = 0;
  586. if (iommu->ga_log == NULL)
  587. return;
  588. head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
  589. tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
  590. while (head != tail) {
  591. volatile u64 *raw;
  592. u64 log_entry;
  593. raw = (u64 *)(iommu->ga_log + head);
  594. cnt++;
  595. /* Avoid memcpy function-call overhead */
  596. log_entry = *raw;
  597. /* Update head pointer of hardware ring-buffer */
  598. head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
  599. writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
  600. /* Handle GA entry */
  601. switch (GA_REQ_TYPE(log_entry)) {
  602. case GA_GUEST_NR:
  603. if (!iommu_ga_log_notifier)
  604. break;
  605. pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
  606. __func__, GA_DEVID(log_entry),
  607. GA_TAG(log_entry));
  608. if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
  609. pr_err("AMD-Vi: GA log notifier failed.\n");
  610. break;
  611. default:
  612. break;
  613. }
  614. }
  615. }
  616. #endif /* CONFIG_IRQ_REMAP */
  617. #define AMD_IOMMU_INT_MASK \
  618. (MMIO_STATUS_EVT_INT_MASK | \
  619. MMIO_STATUS_PPR_INT_MASK | \
  620. MMIO_STATUS_GALOG_INT_MASK)
  621. irqreturn_t amd_iommu_int_thread(int irq, void *data)
  622. {
  623. struct amd_iommu *iommu = (struct amd_iommu *) data;
  624. u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  625. while (status & AMD_IOMMU_INT_MASK) {
  626. /* Enable EVT and PPR and GA interrupts again */
  627. writel(AMD_IOMMU_INT_MASK,
  628. iommu->mmio_base + MMIO_STATUS_OFFSET);
  629. if (status & MMIO_STATUS_EVT_INT_MASK) {
  630. pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
  631. iommu_poll_events(iommu);
  632. }
  633. if (status & MMIO_STATUS_PPR_INT_MASK) {
  634. pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
  635. iommu_poll_ppr_log(iommu);
  636. }
  637. #ifdef CONFIG_IRQ_REMAP
  638. if (status & MMIO_STATUS_GALOG_INT_MASK) {
  639. pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
  640. iommu_poll_ga_log(iommu);
  641. }
  642. #endif
  643. /*
  644. * Hardware bug: ERBT1312
  645. * When re-enabling interrupt (by writing 1
  646. * to clear the bit), the hardware might also try to set
  647. * the interrupt bit in the event status register.
  648. * In this scenario, the bit will be set, and disable
  649. * subsequent interrupts.
  650. *
  651. * Workaround: The IOMMU driver should read back the
  652. * status register and check if the interrupt bits are cleared.
  653. * If not, driver will need to go through the interrupt handler
  654. * again and re-clear the bits
  655. */
  656. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  657. }
  658. return IRQ_HANDLED;
  659. }
  660. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  661. {
  662. return IRQ_WAKE_THREAD;
  663. }
  664. /****************************************************************************
  665. *
  666. * IOMMU command queuing functions
  667. *
  668. ****************************************************************************/
  669. static int wait_on_sem(volatile u64 *sem)
  670. {
  671. int i = 0;
  672. while (*sem == 0 && i < LOOP_TIMEOUT) {
  673. udelay(1);
  674. i += 1;
  675. }
  676. if (i == LOOP_TIMEOUT) {
  677. pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
  678. return -EIO;
  679. }
  680. return 0;
  681. }
  682. static void copy_cmd_to_buffer(struct amd_iommu *iommu,
  683. struct iommu_cmd *cmd)
  684. {
  685. u8 *target;
  686. target = iommu->cmd_buf + iommu->cmd_buf_tail;
  687. iommu->cmd_buf_tail += sizeof(*cmd);
  688. iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
  689. /* Copy command to buffer */
  690. memcpy(target, cmd, sizeof(*cmd));
  691. /* Tell the IOMMU about it */
  692. writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  693. }
  694. static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
  695. {
  696. u64 paddr = iommu_virt_to_phys((void *)address);
  697. WARN_ON(address & 0x7ULL);
  698. memset(cmd, 0, sizeof(*cmd));
  699. cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
  700. cmd->data[1] = upper_32_bits(paddr);
  701. cmd->data[2] = 1;
  702. CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
  703. }
  704. static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
  705. {
  706. memset(cmd, 0, sizeof(*cmd));
  707. cmd->data[0] = devid;
  708. CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
  709. }
  710. static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  711. size_t size, u16 domid, int pde)
  712. {
  713. u64 pages;
  714. bool s;
  715. pages = iommu_num_pages(address, size, PAGE_SIZE);
  716. s = false;
  717. if (pages > 1) {
  718. /*
  719. * If we have to flush more than one page, flush all
  720. * TLB entries for this domain
  721. */
  722. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  723. s = true;
  724. }
  725. address &= PAGE_MASK;
  726. memset(cmd, 0, sizeof(*cmd));
  727. cmd->data[1] |= domid;
  728. cmd->data[2] = lower_32_bits(address);
  729. cmd->data[3] = upper_32_bits(address);
  730. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  731. if (s) /* size bit - we flush more than one 4kb page */
  732. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  733. if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
  734. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  735. }
  736. static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
  737. u64 address, size_t size)
  738. {
  739. u64 pages;
  740. bool s;
  741. pages = iommu_num_pages(address, size, PAGE_SIZE);
  742. s = false;
  743. if (pages > 1) {
  744. /*
  745. * If we have to flush more than one page, flush all
  746. * TLB entries for this domain
  747. */
  748. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  749. s = true;
  750. }
  751. address &= PAGE_MASK;
  752. memset(cmd, 0, sizeof(*cmd));
  753. cmd->data[0] = devid;
  754. cmd->data[0] |= (qdep & 0xff) << 24;
  755. cmd->data[1] = devid;
  756. cmd->data[2] = lower_32_bits(address);
  757. cmd->data[3] = upper_32_bits(address);
  758. CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
  759. if (s)
  760. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  761. }
  762. static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
  763. u64 address, bool size)
  764. {
  765. memset(cmd, 0, sizeof(*cmd));
  766. address &= ~(0xfffULL);
  767. cmd->data[0] = pasid;
  768. cmd->data[1] = domid;
  769. cmd->data[2] = lower_32_bits(address);
  770. cmd->data[3] = upper_32_bits(address);
  771. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  772. cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
  773. if (size)
  774. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  775. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  776. }
  777. static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
  778. int qdep, u64 address, bool size)
  779. {
  780. memset(cmd, 0, sizeof(*cmd));
  781. address &= ~(0xfffULL);
  782. cmd->data[0] = devid;
  783. cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
  784. cmd->data[0] |= (qdep & 0xff) << 24;
  785. cmd->data[1] = devid;
  786. cmd->data[1] |= (pasid & 0xff) << 16;
  787. cmd->data[2] = lower_32_bits(address);
  788. cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
  789. cmd->data[3] = upper_32_bits(address);
  790. if (size)
  791. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  792. CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
  793. }
  794. static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
  795. int status, int tag, bool gn)
  796. {
  797. memset(cmd, 0, sizeof(*cmd));
  798. cmd->data[0] = devid;
  799. if (gn) {
  800. cmd->data[1] = pasid;
  801. cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
  802. }
  803. cmd->data[3] = tag & 0x1ff;
  804. cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
  805. CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
  806. }
  807. static void build_inv_all(struct iommu_cmd *cmd)
  808. {
  809. memset(cmd, 0, sizeof(*cmd));
  810. CMD_SET_TYPE(cmd, CMD_INV_ALL);
  811. }
  812. static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
  813. {
  814. memset(cmd, 0, sizeof(*cmd));
  815. cmd->data[0] = devid;
  816. CMD_SET_TYPE(cmd, CMD_INV_IRT);
  817. }
  818. /*
  819. * Writes the command to the IOMMUs command buffer and informs the
  820. * hardware about the new command.
  821. */
  822. static int __iommu_queue_command_sync(struct amd_iommu *iommu,
  823. struct iommu_cmd *cmd,
  824. bool sync)
  825. {
  826. unsigned int count = 0;
  827. u32 left, next_tail;
  828. next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
  829. again:
  830. left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
  831. if (left <= 0x20) {
  832. /* Skip udelay() the first time around */
  833. if (count++) {
  834. if (count == LOOP_TIMEOUT) {
  835. pr_err("AMD-Vi: Command buffer timeout\n");
  836. return -EIO;
  837. }
  838. udelay(1);
  839. }
  840. /* Update head and recheck remaining space */
  841. iommu->cmd_buf_head = readl(iommu->mmio_base +
  842. MMIO_CMD_HEAD_OFFSET);
  843. goto again;
  844. }
  845. copy_cmd_to_buffer(iommu, cmd);
  846. /* Do we need to make sure all commands are processed? */
  847. iommu->need_sync = sync;
  848. return 0;
  849. }
  850. static int iommu_queue_command_sync(struct amd_iommu *iommu,
  851. struct iommu_cmd *cmd,
  852. bool sync)
  853. {
  854. unsigned long flags;
  855. int ret;
  856. raw_spin_lock_irqsave(&iommu->lock, flags);
  857. ret = __iommu_queue_command_sync(iommu, cmd, sync);
  858. raw_spin_unlock_irqrestore(&iommu->lock, flags);
  859. return ret;
  860. }
  861. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  862. {
  863. return iommu_queue_command_sync(iommu, cmd, true);
  864. }
  865. /*
  866. * This function queues a completion wait command into the command
  867. * buffer of an IOMMU
  868. */
  869. static int iommu_completion_wait(struct amd_iommu *iommu)
  870. {
  871. struct iommu_cmd cmd;
  872. unsigned long flags;
  873. int ret;
  874. if (!iommu->need_sync)
  875. return 0;
  876. build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
  877. raw_spin_lock_irqsave(&iommu->lock, flags);
  878. iommu->cmd_sem = 0;
  879. ret = __iommu_queue_command_sync(iommu, &cmd, false);
  880. if (ret)
  881. goto out_unlock;
  882. ret = wait_on_sem(&iommu->cmd_sem);
  883. out_unlock:
  884. raw_spin_unlock_irqrestore(&iommu->lock, flags);
  885. return ret;
  886. }
  887. static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
  888. {
  889. struct iommu_cmd cmd;
  890. build_inv_dte(&cmd, devid);
  891. return iommu_queue_command(iommu, &cmd);
  892. }
  893. static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
  894. {
  895. u32 devid;
  896. for (devid = 0; devid <= 0xffff; ++devid)
  897. iommu_flush_dte(iommu, devid);
  898. iommu_completion_wait(iommu);
  899. }
  900. /*
  901. * This function uses heavy locking and may disable irqs for some time. But
  902. * this is no issue because it is only called during resume.
  903. */
  904. static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
  905. {
  906. u32 dom_id;
  907. for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
  908. struct iommu_cmd cmd;
  909. build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  910. dom_id, 1);
  911. iommu_queue_command(iommu, &cmd);
  912. }
  913. iommu_completion_wait(iommu);
  914. }
  915. static void amd_iommu_flush_all(struct amd_iommu *iommu)
  916. {
  917. struct iommu_cmd cmd;
  918. build_inv_all(&cmd);
  919. iommu_queue_command(iommu, &cmd);
  920. iommu_completion_wait(iommu);
  921. }
  922. static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
  923. {
  924. struct iommu_cmd cmd;
  925. build_inv_irt(&cmd, devid);
  926. iommu_queue_command(iommu, &cmd);
  927. }
  928. static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
  929. {
  930. u32 devid;
  931. for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
  932. iommu_flush_irt(iommu, devid);
  933. iommu_completion_wait(iommu);
  934. }
  935. void iommu_flush_all_caches(struct amd_iommu *iommu)
  936. {
  937. if (iommu_feature(iommu, FEATURE_IA)) {
  938. amd_iommu_flush_all(iommu);
  939. } else {
  940. amd_iommu_flush_dte_all(iommu);
  941. amd_iommu_flush_irt_all(iommu);
  942. amd_iommu_flush_tlb_all(iommu);
  943. }
  944. }
  945. /*
  946. * Command send function for flushing on-device TLB
  947. */
  948. static int device_flush_iotlb(struct iommu_dev_data *dev_data,
  949. u64 address, size_t size)
  950. {
  951. struct amd_iommu *iommu;
  952. struct iommu_cmd cmd;
  953. int qdep;
  954. qdep = dev_data->ats.qdep;
  955. iommu = amd_iommu_rlookup_table[dev_data->devid];
  956. build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
  957. return iommu_queue_command(iommu, &cmd);
  958. }
  959. /*
  960. * Command send function for invalidating a device table entry
  961. */
  962. static int device_flush_dte(struct iommu_dev_data *dev_data)
  963. {
  964. struct amd_iommu *iommu;
  965. u16 alias;
  966. int ret;
  967. iommu = amd_iommu_rlookup_table[dev_data->devid];
  968. alias = dev_data->alias;
  969. ret = iommu_flush_dte(iommu, dev_data->devid);
  970. if (!ret && alias != dev_data->devid)
  971. ret = iommu_flush_dte(iommu, alias);
  972. if (ret)
  973. return ret;
  974. if (dev_data->ats.enabled)
  975. ret = device_flush_iotlb(dev_data, 0, ~0UL);
  976. return ret;
  977. }
  978. /*
  979. * TLB invalidation function which is called from the mapping functions.
  980. * It invalidates a single PTE if the range to flush is within a single
  981. * page. Otherwise it flushes the whole TLB of the IOMMU.
  982. */
  983. static void __domain_flush_pages(struct protection_domain *domain,
  984. u64 address, size_t size, int pde)
  985. {
  986. struct iommu_dev_data *dev_data;
  987. struct iommu_cmd cmd;
  988. int ret = 0, i;
  989. build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
  990. for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
  991. if (!domain->dev_iommu[i])
  992. continue;
  993. /*
  994. * Devices of this domain are behind this IOMMU
  995. * We need a TLB flush
  996. */
  997. ret |= iommu_queue_command(amd_iommus[i], &cmd);
  998. }
  999. list_for_each_entry(dev_data, &domain->dev_list, list) {
  1000. if (!dev_data->ats.enabled)
  1001. continue;
  1002. ret |= device_flush_iotlb(dev_data, address, size);
  1003. }
  1004. WARN_ON(ret);
  1005. }
  1006. static void domain_flush_pages(struct protection_domain *domain,
  1007. u64 address, size_t size)
  1008. {
  1009. __domain_flush_pages(domain, address, size, 0);
  1010. }
  1011. /* Flush the whole IO/TLB for a given protection domain */
  1012. static void domain_flush_tlb(struct protection_domain *domain)
  1013. {
  1014. __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
  1015. }
  1016. /* Flush the whole IO/TLB for a given protection domain - including PDE */
  1017. static void domain_flush_tlb_pde(struct protection_domain *domain)
  1018. {
  1019. __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
  1020. }
  1021. static void domain_flush_complete(struct protection_domain *domain)
  1022. {
  1023. int i;
  1024. for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
  1025. if (domain && !domain->dev_iommu[i])
  1026. continue;
  1027. /*
  1028. * Devices of this domain are behind this IOMMU
  1029. * We need to wait for completion of all commands.
  1030. */
  1031. iommu_completion_wait(amd_iommus[i]);
  1032. }
  1033. }
  1034. /*
  1035. * This function flushes the DTEs for all devices in domain
  1036. */
  1037. static void domain_flush_devices(struct protection_domain *domain)
  1038. {
  1039. struct iommu_dev_data *dev_data;
  1040. list_for_each_entry(dev_data, &domain->dev_list, list)
  1041. device_flush_dte(dev_data);
  1042. }
  1043. /****************************************************************************
  1044. *
  1045. * The functions below are used the create the page table mappings for
  1046. * unity mapped regions.
  1047. *
  1048. ****************************************************************************/
  1049. /*
  1050. * This function is used to add another level to an IO page table. Adding
  1051. * another level increases the size of the address space by 9 bits to a size up
  1052. * to 64 bits.
  1053. */
  1054. static bool increase_address_space(struct protection_domain *domain,
  1055. gfp_t gfp)
  1056. {
  1057. u64 *pte;
  1058. if (domain->mode == PAGE_MODE_6_LEVEL)
  1059. /* address space already 64 bit large */
  1060. return false;
  1061. pte = (void *)get_zeroed_page(gfp);
  1062. if (!pte)
  1063. return false;
  1064. *pte = PM_LEVEL_PDE(domain->mode,
  1065. iommu_virt_to_phys(domain->pt_root));
  1066. domain->pt_root = pte;
  1067. domain->mode += 1;
  1068. domain->updated = true;
  1069. return true;
  1070. }
  1071. static u64 *alloc_pte(struct protection_domain *domain,
  1072. unsigned long address,
  1073. unsigned long page_size,
  1074. u64 **pte_page,
  1075. gfp_t gfp)
  1076. {
  1077. int level, end_lvl;
  1078. u64 *pte, *page;
  1079. BUG_ON(!is_power_of_2(page_size));
  1080. while (address > PM_LEVEL_SIZE(domain->mode))
  1081. increase_address_space(domain, gfp);
  1082. level = domain->mode - 1;
  1083. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  1084. address = PAGE_SIZE_ALIGN(address, page_size);
  1085. end_lvl = PAGE_SIZE_LEVEL(page_size);
  1086. while (level > end_lvl) {
  1087. u64 __pte, __npte;
  1088. __pte = *pte;
  1089. if (!IOMMU_PTE_PRESENT(__pte)) {
  1090. page = (u64 *)get_zeroed_page(gfp);
  1091. if (!page)
  1092. return NULL;
  1093. __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
  1094. /* pte could have been changed somewhere. */
  1095. if (cmpxchg64(pte, __pte, __npte) != __pte) {
  1096. free_page((unsigned long)page);
  1097. continue;
  1098. }
  1099. }
  1100. /* No level skipping support yet */
  1101. if (PM_PTE_LEVEL(*pte) != level)
  1102. return NULL;
  1103. level -= 1;
  1104. pte = IOMMU_PTE_PAGE(*pte);
  1105. if (pte_page && level == end_lvl)
  1106. *pte_page = pte;
  1107. pte = &pte[PM_LEVEL_INDEX(level, address)];
  1108. }
  1109. return pte;
  1110. }
  1111. /*
  1112. * This function checks if there is a PTE for a given dma address. If
  1113. * there is one, it returns the pointer to it.
  1114. */
  1115. static u64 *fetch_pte(struct protection_domain *domain,
  1116. unsigned long address,
  1117. unsigned long *page_size)
  1118. {
  1119. int level;
  1120. u64 *pte;
  1121. *page_size = 0;
  1122. if (address > PM_LEVEL_SIZE(domain->mode))
  1123. return NULL;
  1124. level = domain->mode - 1;
  1125. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  1126. *page_size = PTE_LEVEL_PAGE_SIZE(level);
  1127. while (level > 0) {
  1128. /* Not Present */
  1129. if (!IOMMU_PTE_PRESENT(*pte))
  1130. return NULL;
  1131. /* Large PTE */
  1132. if (PM_PTE_LEVEL(*pte) == 7 ||
  1133. PM_PTE_LEVEL(*pte) == 0)
  1134. break;
  1135. /* No level skipping support yet */
  1136. if (PM_PTE_LEVEL(*pte) != level)
  1137. return NULL;
  1138. level -= 1;
  1139. /* Walk to the next level */
  1140. pte = IOMMU_PTE_PAGE(*pte);
  1141. pte = &pte[PM_LEVEL_INDEX(level, address)];
  1142. *page_size = PTE_LEVEL_PAGE_SIZE(level);
  1143. }
  1144. if (PM_PTE_LEVEL(*pte) == 0x07) {
  1145. unsigned long pte_mask;
  1146. /*
  1147. * If we have a series of large PTEs, make
  1148. * sure to return a pointer to the first one.
  1149. */
  1150. *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
  1151. pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
  1152. pte = (u64 *)(((unsigned long)pte) & pte_mask);
  1153. }
  1154. return pte;
  1155. }
  1156. /*
  1157. * Generic mapping functions. It maps a physical address into a DMA
  1158. * address space. It allocates the page table pages if necessary.
  1159. * In the future it can be extended to a generic mapping function
  1160. * supporting all features of AMD IOMMU page tables like level skipping
  1161. * and full 64 bit address spaces.
  1162. */
  1163. static int iommu_map_page(struct protection_domain *dom,
  1164. unsigned long bus_addr,
  1165. unsigned long phys_addr,
  1166. unsigned long page_size,
  1167. int prot,
  1168. gfp_t gfp)
  1169. {
  1170. u64 __pte, *pte;
  1171. int i, count;
  1172. BUG_ON(!IS_ALIGNED(bus_addr, page_size));
  1173. BUG_ON(!IS_ALIGNED(phys_addr, page_size));
  1174. if (!(prot & IOMMU_PROT_MASK))
  1175. return -EINVAL;
  1176. count = PAGE_SIZE_PTE_COUNT(page_size);
  1177. pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
  1178. if (!pte)
  1179. return -ENOMEM;
  1180. for (i = 0; i < count; ++i)
  1181. if (IOMMU_PTE_PRESENT(pte[i]))
  1182. return -EBUSY;
  1183. if (count > 1) {
  1184. __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
  1185. __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
  1186. } else
  1187. __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
  1188. if (prot & IOMMU_PROT_IR)
  1189. __pte |= IOMMU_PTE_IR;
  1190. if (prot & IOMMU_PROT_IW)
  1191. __pte |= IOMMU_PTE_IW;
  1192. for (i = 0; i < count; ++i)
  1193. pte[i] = __pte;
  1194. update_domain(dom);
  1195. return 0;
  1196. }
  1197. static unsigned long iommu_unmap_page(struct protection_domain *dom,
  1198. unsigned long bus_addr,
  1199. unsigned long page_size)
  1200. {
  1201. unsigned long long unmapped;
  1202. unsigned long unmap_size;
  1203. u64 *pte;
  1204. BUG_ON(!is_power_of_2(page_size));
  1205. unmapped = 0;
  1206. while (unmapped < page_size) {
  1207. pte = fetch_pte(dom, bus_addr, &unmap_size);
  1208. if (pte) {
  1209. int i, count;
  1210. count = PAGE_SIZE_PTE_COUNT(unmap_size);
  1211. for (i = 0; i < count; i++)
  1212. pte[i] = 0ULL;
  1213. }
  1214. bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
  1215. unmapped += unmap_size;
  1216. }
  1217. BUG_ON(unmapped && !is_power_of_2(unmapped));
  1218. return unmapped;
  1219. }
  1220. /****************************************************************************
  1221. *
  1222. * The next functions belong to the address allocator for the dma_ops
  1223. * interface functions.
  1224. *
  1225. ****************************************************************************/
  1226. static unsigned long dma_ops_alloc_iova(struct device *dev,
  1227. struct dma_ops_domain *dma_dom,
  1228. unsigned int pages, u64 dma_mask)
  1229. {
  1230. unsigned long pfn = 0;
  1231. pages = __roundup_pow_of_two(pages);
  1232. if (dma_mask > DMA_BIT_MASK(32))
  1233. pfn = alloc_iova_fast(&dma_dom->iovad, pages,
  1234. IOVA_PFN(DMA_BIT_MASK(32)), false);
  1235. if (!pfn)
  1236. pfn = alloc_iova_fast(&dma_dom->iovad, pages,
  1237. IOVA_PFN(dma_mask), true);
  1238. return (pfn << PAGE_SHIFT);
  1239. }
  1240. static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
  1241. unsigned long address,
  1242. unsigned int pages)
  1243. {
  1244. pages = __roundup_pow_of_two(pages);
  1245. address >>= PAGE_SHIFT;
  1246. free_iova_fast(&dma_dom->iovad, address, pages);
  1247. }
  1248. /****************************************************************************
  1249. *
  1250. * The next functions belong to the domain allocation. A domain is
  1251. * allocated for every IOMMU as the default domain. If device isolation
  1252. * is enabled, every device get its own domain. The most important thing
  1253. * about domains is the page table mapping the DMA address space they
  1254. * contain.
  1255. *
  1256. ****************************************************************************/
  1257. /*
  1258. * This function adds a protection domain to the global protection domain list
  1259. */
  1260. static void add_domain_to_list(struct protection_domain *domain)
  1261. {
  1262. unsigned long flags;
  1263. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  1264. list_add(&domain->list, &amd_iommu_pd_list);
  1265. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  1266. }
  1267. /*
  1268. * This function removes a protection domain to the global
  1269. * protection domain list
  1270. */
  1271. static void del_domain_from_list(struct protection_domain *domain)
  1272. {
  1273. unsigned long flags;
  1274. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  1275. list_del(&domain->list);
  1276. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  1277. }
  1278. static u16 domain_id_alloc(void)
  1279. {
  1280. int id;
  1281. spin_lock(&pd_bitmap_lock);
  1282. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  1283. BUG_ON(id == 0);
  1284. if (id > 0 && id < MAX_DOMAIN_ID)
  1285. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  1286. else
  1287. id = 0;
  1288. spin_unlock(&pd_bitmap_lock);
  1289. return id;
  1290. }
  1291. static void domain_id_free(int id)
  1292. {
  1293. spin_lock(&pd_bitmap_lock);
  1294. if (id > 0 && id < MAX_DOMAIN_ID)
  1295. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  1296. spin_unlock(&pd_bitmap_lock);
  1297. }
  1298. #define DEFINE_FREE_PT_FN(LVL, FN) \
  1299. static void free_pt_##LVL (unsigned long __pt) \
  1300. { \
  1301. unsigned long p; \
  1302. u64 *pt; \
  1303. int i; \
  1304. \
  1305. pt = (u64 *)__pt; \
  1306. \
  1307. for (i = 0; i < 512; ++i) { \
  1308. /* PTE present? */ \
  1309. if (!IOMMU_PTE_PRESENT(pt[i])) \
  1310. continue; \
  1311. \
  1312. /* Large PTE? */ \
  1313. if (PM_PTE_LEVEL(pt[i]) == 0 || \
  1314. PM_PTE_LEVEL(pt[i]) == 7) \
  1315. continue; \
  1316. \
  1317. p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
  1318. FN(p); \
  1319. } \
  1320. free_page((unsigned long)pt); \
  1321. }
  1322. DEFINE_FREE_PT_FN(l2, free_page)
  1323. DEFINE_FREE_PT_FN(l3, free_pt_l2)
  1324. DEFINE_FREE_PT_FN(l4, free_pt_l3)
  1325. DEFINE_FREE_PT_FN(l5, free_pt_l4)
  1326. DEFINE_FREE_PT_FN(l6, free_pt_l5)
  1327. static void free_pagetable(struct protection_domain *domain)
  1328. {
  1329. unsigned long root = (unsigned long)domain->pt_root;
  1330. switch (domain->mode) {
  1331. case PAGE_MODE_NONE:
  1332. break;
  1333. case PAGE_MODE_1_LEVEL:
  1334. free_page(root);
  1335. break;
  1336. case PAGE_MODE_2_LEVEL:
  1337. free_pt_l2(root);
  1338. break;
  1339. case PAGE_MODE_3_LEVEL:
  1340. free_pt_l3(root);
  1341. break;
  1342. case PAGE_MODE_4_LEVEL:
  1343. free_pt_l4(root);
  1344. break;
  1345. case PAGE_MODE_5_LEVEL:
  1346. free_pt_l5(root);
  1347. break;
  1348. case PAGE_MODE_6_LEVEL:
  1349. free_pt_l6(root);
  1350. break;
  1351. default:
  1352. BUG();
  1353. }
  1354. }
  1355. static void free_gcr3_tbl_level1(u64 *tbl)
  1356. {
  1357. u64 *ptr;
  1358. int i;
  1359. for (i = 0; i < 512; ++i) {
  1360. if (!(tbl[i] & GCR3_VALID))
  1361. continue;
  1362. ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
  1363. free_page((unsigned long)ptr);
  1364. }
  1365. }
  1366. static void free_gcr3_tbl_level2(u64 *tbl)
  1367. {
  1368. u64 *ptr;
  1369. int i;
  1370. for (i = 0; i < 512; ++i) {
  1371. if (!(tbl[i] & GCR3_VALID))
  1372. continue;
  1373. ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
  1374. free_gcr3_tbl_level1(ptr);
  1375. }
  1376. }
  1377. static void free_gcr3_table(struct protection_domain *domain)
  1378. {
  1379. if (domain->glx == 2)
  1380. free_gcr3_tbl_level2(domain->gcr3_tbl);
  1381. else if (domain->glx == 1)
  1382. free_gcr3_tbl_level1(domain->gcr3_tbl);
  1383. else
  1384. BUG_ON(domain->glx != 0);
  1385. free_page((unsigned long)domain->gcr3_tbl);
  1386. }
  1387. static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
  1388. {
  1389. domain_flush_tlb(&dom->domain);
  1390. domain_flush_complete(&dom->domain);
  1391. }
  1392. static void iova_domain_flush_tlb(struct iova_domain *iovad)
  1393. {
  1394. struct dma_ops_domain *dom;
  1395. dom = container_of(iovad, struct dma_ops_domain, iovad);
  1396. dma_ops_domain_flush_tlb(dom);
  1397. }
  1398. /*
  1399. * Free a domain, only used if something went wrong in the
  1400. * allocation path and we need to free an already allocated page table
  1401. */
  1402. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  1403. {
  1404. if (!dom)
  1405. return;
  1406. del_domain_from_list(&dom->domain);
  1407. put_iova_domain(&dom->iovad);
  1408. free_pagetable(&dom->domain);
  1409. if (dom->domain.id)
  1410. domain_id_free(dom->domain.id);
  1411. kfree(dom);
  1412. }
  1413. /*
  1414. * Allocates a new protection domain usable for the dma_ops functions.
  1415. * It also initializes the page table and the address allocator data
  1416. * structures required for the dma_ops interface
  1417. */
  1418. static struct dma_ops_domain *dma_ops_domain_alloc(void)
  1419. {
  1420. struct dma_ops_domain *dma_dom;
  1421. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  1422. if (!dma_dom)
  1423. return NULL;
  1424. if (protection_domain_init(&dma_dom->domain))
  1425. goto free_dma_dom;
  1426. dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
  1427. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1428. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  1429. if (!dma_dom->domain.pt_root)
  1430. goto free_dma_dom;
  1431. init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
  1432. if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
  1433. goto free_dma_dom;
  1434. /* Initialize reserved ranges */
  1435. copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
  1436. add_domain_to_list(&dma_dom->domain);
  1437. return dma_dom;
  1438. free_dma_dom:
  1439. dma_ops_domain_free(dma_dom);
  1440. return NULL;
  1441. }
  1442. /*
  1443. * little helper function to check whether a given protection domain is a
  1444. * dma_ops domain
  1445. */
  1446. static bool dma_ops_domain(struct protection_domain *domain)
  1447. {
  1448. return domain->flags & PD_DMA_OPS_MASK;
  1449. }
  1450. static void set_dte_entry(u16 devid, struct protection_domain *domain,
  1451. bool ats, bool ppr)
  1452. {
  1453. u64 pte_root = 0;
  1454. u64 flags = 0;
  1455. if (domain->mode != PAGE_MODE_NONE)
  1456. pte_root = iommu_virt_to_phys(domain->pt_root);
  1457. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  1458. << DEV_ENTRY_MODE_SHIFT;
  1459. pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
  1460. flags = amd_iommu_dev_table[devid].data[1];
  1461. if (ats)
  1462. flags |= DTE_FLAG_IOTLB;
  1463. if (ppr) {
  1464. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  1465. if (iommu_feature(iommu, FEATURE_EPHSUP))
  1466. pte_root |= 1ULL << DEV_ENTRY_PPR;
  1467. }
  1468. if (domain->flags & PD_IOMMUV2_MASK) {
  1469. u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
  1470. u64 glx = domain->glx;
  1471. u64 tmp;
  1472. pte_root |= DTE_FLAG_GV;
  1473. pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
  1474. /* First mask out possible old values for GCR3 table */
  1475. tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
  1476. flags &= ~tmp;
  1477. tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
  1478. flags &= ~tmp;
  1479. /* Encode GCR3 table into DTE */
  1480. tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
  1481. pte_root |= tmp;
  1482. tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
  1483. flags |= tmp;
  1484. tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
  1485. flags |= tmp;
  1486. }
  1487. flags &= ~DEV_DOMID_MASK;
  1488. flags |= domain->id;
  1489. amd_iommu_dev_table[devid].data[1] = flags;
  1490. amd_iommu_dev_table[devid].data[0] = pte_root;
  1491. }
  1492. static void clear_dte_entry(u16 devid)
  1493. {
  1494. /* remove entry from the device table seen by the hardware */
  1495. amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
  1496. amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
  1497. amd_iommu_apply_erratum_63(devid);
  1498. }
  1499. static void do_attach(struct iommu_dev_data *dev_data,
  1500. struct protection_domain *domain)
  1501. {
  1502. struct amd_iommu *iommu;
  1503. u16 alias;
  1504. bool ats;
  1505. iommu = amd_iommu_rlookup_table[dev_data->devid];
  1506. alias = dev_data->alias;
  1507. ats = dev_data->ats.enabled;
  1508. /* Update data structures */
  1509. dev_data->domain = domain;
  1510. list_add(&dev_data->list, &domain->dev_list);
  1511. /* Do reference counting */
  1512. domain->dev_iommu[iommu->index] += 1;
  1513. domain->dev_cnt += 1;
  1514. /* Update device table */
  1515. set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
  1516. if (alias != dev_data->devid)
  1517. set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
  1518. device_flush_dte(dev_data);
  1519. }
  1520. static void do_detach(struct iommu_dev_data *dev_data)
  1521. {
  1522. struct amd_iommu *iommu;
  1523. u16 alias;
  1524. iommu = amd_iommu_rlookup_table[dev_data->devid];
  1525. alias = dev_data->alias;
  1526. /* decrease reference counters */
  1527. dev_data->domain->dev_iommu[iommu->index] -= 1;
  1528. dev_data->domain->dev_cnt -= 1;
  1529. /* Update data structures */
  1530. dev_data->domain = NULL;
  1531. list_del(&dev_data->list);
  1532. clear_dte_entry(dev_data->devid);
  1533. if (alias != dev_data->devid)
  1534. clear_dte_entry(alias);
  1535. /* Flush the DTE entry */
  1536. device_flush_dte(dev_data);
  1537. }
  1538. /*
  1539. * If a device is not yet associated with a domain, this function makes the
  1540. * device visible in the domain
  1541. */
  1542. static int __attach_device(struct iommu_dev_data *dev_data,
  1543. struct protection_domain *domain)
  1544. {
  1545. int ret;
  1546. /* lock domain */
  1547. spin_lock(&domain->lock);
  1548. ret = -EBUSY;
  1549. if (dev_data->domain != NULL)
  1550. goto out_unlock;
  1551. /* Attach alias group root */
  1552. do_attach(dev_data, domain);
  1553. ret = 0;
  1554. out_unlock:
  1555. /* ready */
  1556. spin_unlock(&domain->lock);
  1557. return ret;
  1558. }
  1559. static void pdev_iommuv2_disable(struct pci_dev *pdev)
  1560. {
  1561. pci_disable_ats(pdev);
  1562. pci_disable_pri(pdev);
  1563. pci_disable_pasid(pdev);
  1564. }
  1565. /* FIXME: Change generic reset-function to do the same */
  1566. static int pri_reset_while_enabled(struct pci_dev *pdev)
  1567. {
  1568. u16 control;
  1569. int pos;
  1570. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  1571. if (!pos)
  1572. return -EINVAL;
  1573. pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
  1574. control |= PCI_PRI_CTRL_RESET;
  1575. pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
  1576. return 0;
  1577. }
  1578. static int pdev_iommuv2_enable(struct pci_dev *pdev)
  1579. {
  1580. bool reset_enable;
  1581. int reqs, ret;
  1582. /* FIXME: Hardcode number of outstanding requests for now */
  1583. reqs = 32;
  1584. if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
  1585. reqs = 1;
  1586. reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
  1587. /* Only allow access to user-accessible pages */
  1588. ret = pci_enable_pasid(pdev, 0);
  1589. if (ret)
  1590. goto out_err;
  1591. /* First reset the PRI state of the device */
  1592. ret = pci_reset_pri(pdev);
  1593. if (ret)
  1594. goto out_err;
  1595. /* Enable PRI */
  1596. ret = pci_enable_pri(pdev, reqs);
  1597. if (ret)
  1598. goto out_err;
  1599. if (reset_enable) {
  1600. ret = pri_reset_while_enabled(pdev);
  1601. if (ret)
  1602. goto out_err;
  1603. }
  1604. ret = pci_enable_ats(pdev, PAGE_SHIFT);
  1605. if (ret)
  1606. goto out_err;
  1607. return 0;
  1608. out_err:
  1609. pci_disable_pri(pdev);
  1610. pci_disable_pasid(pdev);
  1611. return ret;
  1612. }
  1613. /* FIXME: Move this to PCI code */
  1614. #define PCI_PRI_TLP_OFF (1 << 15)
  1615. static bool pci_pri_tlp_required(struct pci_dev *pdev)
  1616. {
  1617. u16 status;
  1618. int pos;
  1619. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  1620. if (!pos)
  1621. return false;
  1622. pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
  1623. return (status & PCI_PRI_TLP_OFF) ? true : false;
  1624. }
  1625. /*
  1626. * If a device is not yet associated with a domain, this function makes the
  1627. * device visible in the domain
  1628. */
  1629. static int attach_device(struct device *dev,
  1630. struct protection_domain *domain)
  1631. {
  1632. struct pci_dev *pdev;
  1633. struct iommu_dev_data *dev_data;
  1634. unsigned long flags;
  1635. int ret;
  1636. dev_data = get_dev_data(dev);
  1637. if (!dev_is_pci(dev))
  1638. goto skip_ats_check;
  1639. pdev = to_pci_dev(dev);
  1640. if (domain->flags & PD_IOMMUV2_MASK) {
  1641. if (!dev_data->passthrough)
  1642. return -EINVAL;
  1643. if (dev_data->iommu_v2) {
  1644. if (pdev_iommuv2_enable(pdev) != 0)
  1645. return -EINVAL;
  1646. dev_data->ats.enabled = true;
  1647. dev_data->ats.qdep = pci_ats_queue_depth(pdev);
  1648. dev_data->pri_tlp = pci_pri_tlp_required(pdev);
  1649. }
  1650. } else if (amd_iommu_iotlb_sup &&
  1651. pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
  1652. dev_data->ats.enabled = true;
  1653. dev_data->ats.qdep = pci_ats_queue_depth(pdev);
  1654. }
  1655. skip_ats_check:
  1656. spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1657. ret = __attach_device(dev_data, domain);
  1658. spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1659. /*
  1660. * We might boot into a crash-kernel here. The crashed kernel
  1661. * left the caches in the IOMMU dirty. So we have to flush
  1662. * here to evict all dirty stuff.
  1663. */
  1664. domain_flush_tlb_pde(domain);
  1665. return ret;
  1666. }
  1667. /*
  1668. * Removes a device from a protection domain (unlocked)
  1669. */
  1670. static void __detach_device(struct iommu_dev_data *dev_data)
  1671. {
  1672. struct protection_domain *domain;
  1673. domain = dev_data->domain;
  1674. spin_lock(&domain->lock);
  1675. do_detach(dev_data);
  1676. spin_unlock(&domain->lock);
  1677. }
  1678. /*
  1679. * Removes a device from a protection domain (with devtable_lock held)
  1680. */
  1681. static void detach_device(struct device *dev)
  1682. {
  1683. struct protection_domain *domain;
  1684. struct iommu_dev_data *dev_data;
  1685. unsigned long flags;
  1686. dev_data = get_dev_data(dev);
  1687. domain = dev_data->domain;
  1688. /*
  1689. * First check if the device is still attached. It might already
  1690. * be detached from its domain because the generic
  1691. * iommu_detach_group code detached it and we try again here in
  1692. * our alias handling.
  1693. */
  1694. if (WARN_ON(!dev_data->domain))
  1695. return;
  1696. /* lock device table */
  1697. spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1698. __detach_device(dev_data);
  1699. spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1700. if (!dev_is_pci(dev))
  1701. return;
  1702. if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
  1703. pdev_iommuv2_disable(to_pci_dev(dev));
  1704. else if (dev_data->ats.enabled)
  1705. pci_disable_ats(to_pci_dev(dev));
  1706. dev_data->ats.enabled = false;
  1707. }
  1708. static int amd_iommu_add_device(struct device *dev)
  1709. {
  1710. struct iommu_dev_data *dev_data;
  1711. struct iommu_domain *domain;
  1712. struct amd_iommu *iommu;
  1713. int ret, devid;
  1714. if (!check_device(dev) || get_dev_data(dev))
  1715. return 0;
  1716. devid = get_device_id(dev);
  1717. if (devid < 0)
  1718. return devid;
  1719. iommu = amd_iommu_rlookup_table[devid];
  1720. ret = iommu_init_device(dev);
  1721. if (ret) {
  1722. if (ret != -ENOTSUPP)
  1723. pr_err("Failed to initialize device %s - trying to proceed anyway\n",
  1724. dev_name(dev));
  1725. iommu_ignore_device(dev);
  1726. dev->dma_ops = &dma_direct_ops;
  1727. goto out;
  1728. }
  1729. init_iommu_group(dev);
  1730. dev_data = get_dev_data(dev);
  1731. BUG_ON(!dev_data);
  1732. if (iommu_pass_through || dev_data->iommu_v2)
  1733. iommu_request_dm_for_dev(dev);
  1734. /* Domains are initialized for this device - have a look what we ended up with */
  1735. domain = iommu_get_domain_for_dev(dev);
  1736. if (domain->type == IOMMU_DOMAIN_IDENTITY)
  1737. dev_data->passthrough = true;
  1738. else
  1739. dev->dma_ops = &amd_iommu_dma_ops;
  1740. out:
  1741. iommu_completion_wait(iommu);
  1742. return 0;
  1743. }
  1744. static void amd_iommu_remove_device(struct device *dev)
  1745. {
  1746. struct amd_iommu *iommu;
  1747. int devid;
  1748. if (!check_device(dev))
  1749. return;
  1750. devid = get_device_id(dev);
  1751. if (devid < 0)
  1752. return;
  1753. iommu = amd_iommu_rlookup_table[devid];
  1754. iommu_uninit_device(dev);
  1755. iommu_completion_wait(iommu);
  1756. }
  1757. static struct iommu_group *amd_iommu_device_group(struct device *dev)
  1758. {
  1759. if (dev_is_pci(dev))
  1760. return pci_device_group(dev);
  1761. return acpihid_device_group(dev);
  1762. }
  1763. /*****************************************************************************
  1764. *
  1765. * The next functions belong to the dma_ops mapping/unmapping code.
  1766. *
  1767. *****************************************************************************/
  1768. /*
  1769. * In the dma_ops path we only have the struct device. This function
  1770. * finds the corresponding IOMMU, the protection domain and the
  1771. * requestor id for a given device.
  1772. * If the device is not yet associated with a domain this is also done
  1773. * in this function.
  1774. */
  1775. static struct protection_domain *get_domain(struct device *dev)
  1776. {
  1777. struct protection_domain *domain;
  1778. struct iommu_domain *io_domain;
  1779. if (!check_device(dev))
  1780. return ERR_PTR(-EINVAL);
  1781. domain = get_dev_data(dev)->domain;
  1782. if (domain == NULL && get_dev_data(dev)->defer_attach) {
  1783. get_dev_data(dev)->defer_attach = false;
  1784. io_domain = iommu_get_domain_for_dev(dev);
  1785. domain = to_pdomain(io_domain);
  1786. attach_device(dev, domain);
  1787. }
  1788. if (domain == NULL)
  1789. return ERR_PTR(-EBUSY);
  1790. if (!dma_ops_domain(domain))
  1791. return ERR_PTR(-EBUSY);
  1792. return domain;
  1793. }
  1794. static void update_device_table(struct protection_domain *domain)
  1795. {
  1796. struct iommu_dev_data *dev_data;
  1797. list_for_each_entry(dev_data, &domain->dev_list, list) {
  1798. set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
  1799. dev_data->iommu_v2);
  1800. if (dev_data->devid == dev_data->alias)
  1801. continue;
  1802. /* There is an alias, update device table entry for it */
  1803. set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
  1804. dev_data->iommu_v2);
  1805. }
  1806. }
  1807. static void update_domain(struct protection_domain *domain)
  1808. {
  1809. if (!domain->updated)
  1810. return;
  1811. update_device_table(domain);
  1812. domain_flush_devices(domain);
  1813. domain_flush_tlb_pde(domain);
  1814. domain->updated = false;
  1815. }
  1816. static int dir2prot(enum dma_data_direction direction)
  1817. {
  1818. if (direction == DMA_TO_DEVICE)
  1819. return IOMMU_PROT_IR;
  1820. else if (direction == DMA_FROM_DEVICE)
  1821. return IOMMU_PROT_IW;
  1822. else if (direction == DMA_BIDIRECTIONAL)
  1823. return IOMMU_PROT_IW | IOMMU_PROT_IR;
  1824. else
  1825. return 0;
  1826. }
  1827. /*
  1828. * This function contains common code for mapping of a physically
  1829. * contiguous memory region into DMA address space. It is used by all
  1830. * mapping functions provided with this IOMMU driver.
  1831. * Must be called with the domain lock held.
  1832. */
  1833. static dma_addr_t __map_single(struct device *dev,
  1834. struct dma_ops_domain *dma_dom,
  1835. phys_addr_t paddr,
  1836. size_t size,
  1837. enum dma_data_direction direction,
  1838. u64 dma_mask)
  1839. {
  1840. dma_addr_t offset = paddr & ~PAGE_MASK;
  1841. dma_addr_t address, start, ret;
  1842. unsigned int pages;
  1843. int prot = 0;
  1844. int i;
  1845. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  1846. paddr &= PAGE_MASK;
  1847. address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
  1848. if (address == AMD_IOMMU_MAPPING_ERROR)
  1849. goto out;
  1850. prot = dir2prot(direction);
  1851. start = address;
  1852. for (i = 0; i < pages; ++i) {
  1853. ret = iommu_map_page(&dma_dom->domain, start, paddr,
  1854. PAGE_SIZE, prot, GFP_ATOMIC);
  1855. if (ret)
  1856. goto out_unmap;
  1857. paddr += PAGE_SIZE;
  1858. start += PAGE_SIZE;
  1859. }
  1860. address += offset;
  1861. if (unlikely(amd_iommu_np_cache)) {
  1862. domain_flush_pages(&dma_dom->domain, address, size);
  1863. domain_flush_complete(&dma_dom->domain);
  1864. }
  1865. out:
  1866. return address;
  1867. out_unmap:
  1868. for (--i; i >= 0; --i) {
  1869. start -= PAGE_SIZE;
  1870. iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
  1871. }
  1872. domain_flush_tlb(&dma_dom->domain);
  1873. domain_flush_complete(&dma_dom->domain);
  1874. dma_ops_free_iova(dma_dom, address, pages);
  1875. return AMD_IOMMU_MAPPING_ERROR;
  1876. }
  1877. /*
  1878. * Does the reverse of the __map_single function. Must be called with
  1879. * the domain lock held too
  1880. */
  1881. static void __unmap_single(struct dma_ops_domain *dma_dom,
  1882. dma_addr_t dma_addr,
  1883. size_t size,
  1884. int dir)
  1885. {
  1886. dma_addr_t i, start;
  1887. unsigned int pages;
  1888. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  1889. dma_addr &= PAGE_MASK;
  1890. start = dma_addr;
  1891. for (i = 0; i < pages; ++i) {
  1892. iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
  1893. start += PAGE_SIZE;
  1894. }
  1895. if (amd_iommu_unmap_flush) {
  1896. domain_flush_tlb(&dma_dom->domain);
  1897. domain_flush_complete(&dma_dom->domain);
  1898. dma_ops_free_iova(dma_dom, dma_addr, pages);
  1899. } else {
  1900. pages = __roundup_pow_of_two(pages);
  1901. queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
  1902. }
  1903. }
  1904. /*
  1905. * The exported map_single function for dma_ops.
  1906. */
  1907. static dma_addr_t map_page(struct device *dev, struct page *page,
  1908. unsigned long offset, size_t size,
  1909. enum dma_data_direction dir,
  1910. unsigned long attrs)
  1911. {
  1912. phys_addr_t paddr = page_to_phys(page) + offset;
  1913. struct protection_domain *domain;
  1914. struct dma_ops_domain *dma_dom;
  1915. u64 dma_mask;
  1916. domain = get_domain(dev);
  1917. if (PTR_ERR(domain) == -EINVAL)
  1918. return (dma_addr_t)paddr;
  1919. else if (IS_ERR(domain))
  1920. return AMD_IOMMU_MAPPING_ERROR;
  1921. dma_mask = *dev->dma_mask;
  1922. dma_dom = to_dma_ops_domain(domain);
  1923. return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
  1924. }
  1925. /*
  1926. * The exported unmap_single function for dma_ops.
  1927. */
  1928. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  1929. enum dma_data_direction dir, unsigned long attrs)
  1930. {
  1931. struct protection_domain *domain;
  1932. struct dma_ops_domain *dma_dom;
  1933. domain = get_domain(dev);
  1934. if (IS_ERR(domain))
  1935. return;
  1936. dma_dom = to_dma_ops_domain(domain);
  1937. __unmap_single(dma_dom, dma_addr, size, dir);
  1938. }
  1939. static int sg_num_pages(struct device *dev,
  1940. struct scatterlist *sglist,
  1941. int nelems)
  1942. {
  1943. unsigned long mask, boundary_size;
  1944. struct scatterlist *s;
  1945. int i, npages = 0;
  1946. mask = dma_get_seg_boundary(dev);
  1947. boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
  1948. 1UL << (BITS_PER_LONG - PAGE_SHIFT);
  1949. for_each_sg(sglist, s, nelems, i) {
  1950. int p, n;
  1951. s->dma_address = npages << PAGE_SHIFT;
  1952. p = npages % boundary_size;
  1953. n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
  1954. if (p + n > boundary_size)
  1955. npages += boundary_size - p;
  1956. npages += n;
  1957. }
  1958. return npages;
  1959. }
  1960. /*
  1961. * The exported map_sg function for dma_ops (handles scatter-gather
  1962. * lists).
  1963. */
  1964. static int map_sg(struct device *dev, struct scatterlist *sglist,
  1965. int nelems, enum dma_data_direction direction,
  1966. unsigned long attrs)
  1967. {
  1968. int mapped_pages = 0, npages = 0, prot = 0, i;
  1969. struct protection_domain *domain;
  1970. struct dma_ops_domain *dma_dom;
  1971. struct scatterlist *s;
  1972. unsigned long address;
  1973. u64 dma_mask;
  1974. domain = get_domain(dev);
  1975. if (IS_ERR(domain))
  1976. return 0;
  1977. dma_dom = to_dma_ops_domain(domain);
  1978. dma_mask = *dev->dma_mask;
  1979. npages = sg_num_pages(dev, sglist, nelems);
  1980. address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
  1981. if (address == AMD_IOMMU_MAPPING_ERROR)
  1982. goto out_err;
  1983. prot = dir2prot(direction);
  1984. /* Map all sg entries */
  1985. for_each_sg(sglist, s, nelems, i) {
  1986. int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
  1987. for (j = 0; j < pages; ++j) {
  1988. unsigned long bus_addr, phys_addr;
  1989. int ret;
  1990. bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
  1991. phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
  1992. ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
  1993. if (ret)
  1994. goto out_unmap;
  1995. mapped_pages += 1;
  1996. }
  1997. }
  1998. /* Everything is mapped - write the right values into s->dma_address */
  1999. for_each_sg(sglist, s, nelems, i) {
  2000. s->dma_address += address + s->offset;
  2001. s->dma_length = s->length;
  2002. }
  2003. return nelems;
  2004. out_unmap:
  2005. pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
  2006. dev_name(dev), npages);
  2007. for_each_sg(sglist, s, nelems, i) {
  2008. int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
  2009. for (j = 0; j < pages; ++j) {
  2010. unsigned long bus_addr;
  2011. bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
  2012. iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
  2013. if (--mapped_pages)
  2014. goto out_free_iova;
  2015. }
  2016. }
  2017. out_free_iova:
  2018. free_iova_fast(&dma_dom->iovad, address, npages);
  2019. out_err:
  2020. return 0;
  2021. }
  2022. /*
  2023. * The exported map_sg function for dma_ops (handles scatter-gather
  2024. * lists).
  2025. */
  2026. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  2027. int nelems, enum dma_data_direction dir,
  2028. unsigned long attrs)
  2029. {
  2030. struct protection_domain *domain;
  2031. struct dma_ops_domain *dma_dom;
  2032. unsigned long startaddr;
  2033. int npages = 2;
  2034. domain = get_domain(dev);
  2035. if (IS_ERR(domain))
  2036. return;
  2037. startaddr = sg_dma_address(sglist) & PAGE_MASK;
  2038. dma_dom = to_dma_ops_domain(domain);
  2039. npages = sg_num_pages(dev, sglist, nelems);
  2040. __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
  2041. }
  2042. /*
  2043. * The exported alloc_coherent function for dma_ops.
  2044. */
  2045. static void *alloc_coherent(struct device *dev, size_t size,
  2046. dma_addr_t *dma_addr, gfp_t flag,
  2047. unsigned long attrs)
  2048. {
  2049. u64 dma_mask = dev->coherent_dma_mask;
  2050. struct protection_domain *domain;
  2051. struct dma_ops_domain *dma_dom;
  2052. struct page *page;
  2053. domain = get_domain(dev);
  2054. if (PTR_ERR(domain) == -EINVAL) {
  2055. page = alloc_pages(flag, get_order(size));
  2056. *dma_addr = page_to_phys(page);
  2057. return page_address(page);
  2058. } else if (IS_ERR(domain))
  2059. return NULL;
  2060. dma_dom = to_dma_ops_domain(domain);
  2061. size = PAGE_ALIGN(size);
  2062. dma_mask = dev->coherent_dma_mask;
  2063. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  2064. flag |= __GFP_ZERO;
  2065. page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
  2066. if (!page) {
  2067. if (!gfpflags_allow_blocking(flag))
  2068. return NULL;
  2069. page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
  2070. get_order(size), flag);
  2071. if (!page)
  2072. return NULL;
  2073. }
  2074. if (!dma_mask)
  2075. dma_mask = *dev->dma_mask;
  2076. *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
  2077. size, DMA_BIDIRECTIONAL, dma_mask);
  2078. if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
  2079. goto out_free;
  2080. return page_address(page);
  2081. out_free:
  2082. if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
  2083. __free_pages(page, get_order(size));
  2084. return NULL;
  2085. }
  2086. /*
  2087. * The exported free_coherent function for dma_ops.
  2088. */
  2089. static void free_coherent(struct device *dev, size_t size,
  2090. void *virt_addr, dma_addr_t dma_addr,
  2091. unsigned long attrs)
  2092. {
  2093. struct protection_domain *domain;
  2094. struct dma_ops_domain *dma_dom;
  2095. struct page *page;
  2096. page = virt_to_page(virt_addr);
  2097. size = PAGE_ALIGN(size);
  2098. domain = get_domain(dev);
  2099. if (IS_ERR(domain))
  2100. goto free_mem;
  2101. dma_dom = to_dma_ops_domain(domain);
  2102. __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
  2103. free_mem:
  2104. if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
  2105. __free_pages(page, get_order(size));
  2106. }
  2107. /*
  2108. * This function is called by the DMA layer to find out if we can handle a
  2109. * particular device. It is part of the dma_ops.
  2110. */
  2111. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  2112. {
  2113. if (!dma_direct_supported(dev, mask))
  2114. return 0;
  2115. return check_device(dev);
  2116. }
  2117. static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
  2118. {
  2119. return dma_addr == AMD_IOMMU_MAPPING_ERROR;
  2120. }
  2121. static const struct dma_map_ops amd_iommu_dma_ops = {
  2122. .alloc = alloc_coherent,
  2123. .free = free_coherent,
  2124. .map_page = map_page,
  2125. .unmap_page = unmap_page,
  2126. .map_sg = map_sg,
  2127. .unmap_sg = unmap_sg,
  2128. .dma_supported = amd_iommu_dma_supported,
  2129. .mapping_error = amd_iommu_mapping_error,
  2130. };
  2131. static int init_reserved_iova_ranges(void)
  2132. {
  2133. struct pci_dev *pdev = NULL;
  2134. struct iova *val;
  2135. init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
  2136. lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
  2137. &reserved_rbtree_key);
  2138. /* MSI memory range */
  2139. val = reserve_iova(&reserved_iova_ranges,
  2140. IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
  2141. if (!val) {
  2142. pr_err("Reserving MSI range failed\n");
  2143. return -ENOMEM;
  2144. }
  2145. /* HT memory range */
  2146. val = reserve_iova(&reserved_iova_ranges,
  2147. IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
  2148. if (!val) {
  2149. pr_err("Reserving HT range failed\n");
  2150. return -ENOMEM;
  2151. }
  2152. /*
  2153. * Memory used for PCI resources
  2154. * FIXME: Check whether we can reserve the PCI-hole completly
  2155. */
  2156. for_each_pci_dev(pdev) {
  2157. int i;
  2158. for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
  2159. struct resource *r = &pdev->resource[i];
  2160. if (!(r->flags & IORESOURCE_MEM))
  2161. continue;
  2162. val = reserve_iova(&reserved_iova_ranges,
  2163. IOVA_PFN(r->start),
  2164. IOVA_PFN(r->end));
  2165. if (!val) {
  2166. pr_err("Reserve pci-resource range failed\n");
  2167. return -ENOMEM;
  2168. }
  2169. }
  2170. }
  2171. return 0;
  2172. }
  2173. int __init amd_iommu_init_api(void)
  2174. {
  2175. int ret, err = 0;
  2176. ret = iova_cache_get();
  2177. if (ret)
  2178. return ret;
  2179. ret = init_reserved_iova_ranges();
  2180. if (ret)
  2181. return ret;
  2182. err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
  2183. if (err)
  2184. return err;
  2185. #ifdef CONFIG_ARM_AMBA
  2186. err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
  2187. if (err)
  2188. return err;
  2189. #endif
  2190. err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
  2191. if (err)
  2192. return err;
  2193. return 0;
  2194. }
  2195. int __init amd_iommu_init_dma_ops(void)
  2196. {
  2197. swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
  2198. iommu_detected = 1;
  2199. /*
  2200. * In case we don't initialize SWIOTLB (actually the common case
  2201. * when AMD IOMMU is enabled and SME is not active), make sure there
  2202. * are global dma_ops set as a fall-back for devices not handled by
  2203. * this driver (for example non-PCI devices). When SME is active,
  2204. * make sure that swiotlb variable remains set so the global dma_ops
  2205. * continue to be SWIOTLB.
  2206. */
  2207. if (!swiotlb)
  2208. dma_ops = &dma_direct_ops;
  2209. if (amd_iommu_unmap_flush)
  2210. pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
  2211. else
  2212. pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
  2213. return 0;
  2214. }
  2215. /*****************************************************************************
  2216. *
  2217. * The following functions belong to the exported interface of AMD IOMMU
  2218. *
  2219. * This interface allows access to lower level functions of the IOMMU
  2220. * like protection domain handling and assignement of devices to domains
  2221. * which is not possible with the dma_ops interface.
  2222. *
  2223. *****************************************************************************/
  2224. static void cleanup_domain(struct protection_domain *domain)
  2225. {
  2226. struct iommu_dev_data *entry;
  2227. unsigned long flags;
  2228. spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
  2229. while (!list_empty(&domain->dev_list)) {
  2230. entry = list_first_entry(&domain->dev_list,
  2231. struct iommu_dev_data, list);
  2232. BUG_ON(!entry->domain);
  2233. __detach_device(entry);
  2234. }
  2235. spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  2236. }
  2237. static void protection_domain_free(struct protection_domain *domain)
  2238. {
  2239. if (!domain)
  2240. return;
  2241. del_domain_from_list(domain);
  2242. if (domain->id)
  2243. domain_id_free(domain->id);
  2244. kfree(domain);
  2245. }
  2246. static int protection_domain_init(struct protection_domain *domain)
  2247. {
  2248. spin_lock_init(&domain->lock);
  2249. mutex_init(&domain->api_lock);
  2250. domain->id = domain_id_alloc();
  2251. if (!domain->id)
  2252. return -ENOMEM;
  2253. INIT_LIST_HEAD(&domain->dev_list);
  2254. return 0;
  2255. }
  2256. static struct protection_domain *protection_domain_alloc(void)
  2257. {
  2258. struct protection_domain *domain;
  2259. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  2260. if (!domain)
  2261. return NULL;
  2262. if (protection_domain_init(domain))
  2263. goto out_err;
  2264. add_domain_to_list(domain);
  2265. return domain;
  2266. out_err:
  2267. kfree(domain);
  2268. return NULL;
  2269. }
  2270. static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
  2271. {
  2272. struct protection_domain *pdomain;
  2273. struct dma_ops_domain *dma_domain;
  2274. switch (type) {
  2275. case IOMMU_DOMAIN_UNMANAGED:
  2276. pdomain = protection_domain_alloc();
  2277. if (!pdomain)
  2278. return NULL;
  2279. pdomain->mode = PAGE_MODE_3_LEVEL;
  2280. pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  2281. if (!pdomain->pt_root) {
  2282. protection_domain_free(pdomain);
  2283. return NULL;
  2284. }
  2285. pdomain->domain.geometry.aperture_start = 0;
  2286. pdomain->domain.geometry.aperture_end = ~0ULL;
  2287. pdomain->domain.geometry.force_aperture = true;
  2288. break;
  2289. case IOMMU_DOMAIN_DMA:
  2290. dma_domain = dma_ops_domain_alloc();
  2291. if (!dma_domain) {
  2292. pr_err("AMD-Vi: Failed to allocate\n");
  2293. return NULL;
  2294. }
  2295. pdomain = &dma_domain->domain;
  2296. break;
  2297. case IOMMU_DOMAIN_IDENTITY:
  2298. pdomain = protection_domain_alloc();
  2299. if (!pdomain)
  2300. return NULL;
  2301. pdomain->mode = PAGE_MODE_NONE;
  2302. break;
  2303. default:
  2304. return NULL;
  2305. }
  2306. return &pdomain->domain;
  2307. }
  2308. static void amd_iommu_domain_free(struct iommu_domain *dom)
  2309. {
  2310. struct protection_domain *domain;
  2311. struct dma_ops_domain *dma_dom;
  2312. domain = to_pdomain(dom);
  2313. if (domain->dev_cnt > 0)
  2314. cleanup_domain(domain);
  2315. BUG_ON(domain->dev_cnt != 0);
  2316. if (!dom)
  2317. return;
  2318. switch (dom->type) {
  2319. case IOMMU_DOMAIN_DMA:
  2320. /* Now release the domain */
  2321. dma_dom = to_dma_ops_domain(domain);
  2322. dma_ops_domain_free(dma_dom);
  2323. break;
  2324. default:
  2325. if (domain->mode != PAGE_MODE_NONE)
  2326. free_pagetable(domain);
  2327. if (domain->flags & PD_IOMMUV2_MASK)
  2328. free_gcr3_table(domain);
  2329. protection_domain_free(domain);
  2330. break;
  2331. }
  2332. }
  2333. static void amd_iommu_detach_device(struct iommu_domain *dom,
  2334. struct device *dev)
  2335. {
  2336. struct iommu_dev_data *dev_data = dev->archdata.iommu;
  2337. struct amd_iommu *iommu;
  2338. int devid;
  2339. if (!check_device(dev))
  2340. return;
  2341. devid = get_device_id(dev);
  2342. if (devid < 0)
  2343. return;
  2344. if (dev_data->domain != NULL)
  2345. detach_device(dev);
  2346. iommu = amd_iommu_rlookup_table[devid];
  2347. if (!iommu)
  2348. return;
  2349. #ifdef CONFIG_IRQ_REMAP
  2350. if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
  2351. (dom->type == IOMMU_DOMAIN_UNMANAGED))
  2352. dev_data->use_vapic = 0;
  2353. #endif
  2354. iommu_completion_wait(iommu);
  2355. }
  2356. static int amd_iommu_attach_device(struct iommu_domain *dom,
  2357. struct device *dev)
  2358. {
  2359. struct protection_domain *domain = to_pdomain(dom);
  2360. struct iommu_dev_data *dev_data;
  2361. struct amd_iommu *iommu;
  2362. int ret;
  2363. if (!check_device(dev))
  2364. return -EINVAL;
  2365. dev_data = dev->archdata.iommu;
  2366. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2367. if (!iommu)
  2368. return -EINVAL;
  2369. if (dev_data->domain)
  2370. detach_device(dev);
  2371. ret = attach_device(dev, domain);
  2372. #ifdef CONFIG_IRQ_REMAP
  2373. if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
  2374. if (dom->type == IOMMU_DOMAIN_UNMANAGED)
  2375. dev_data->use_vapic = 1;
  2376. else
  2377. dev_data->use_vapic = 0;
  2378. }
  2379. #endif
  2380. iommu_completion_wait(iommu);
  2381. return ret;
  2382. }
  2383. static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
  2384. phys_addr_t paddr, size_t page_size, int iommu_prot)
  2385. {
  2386. struct protection_domain *domain = to_pdomain(dom);
  2387. int prot = 0;
  2388. int ret;
  2389. if (domain->mode == PAGE_MODE_NONE)
  2390. return -EINVAL;
  2391. if (iommu_prot & IOMMU_READ)
  2392. prot |= IOMMU_PROT_IR;
  2393. if (iommu_prot & IOMMU_WRITE)
  2394. prot |= IOMMU_PROT_IW;
  2395. mutex_lock(&domain->api_lock);
  2396. ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
  2397. mutex_unlock(&domain->api_lock);
  2398. return ret;
  2399. }
  2400. static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
  2401. size_t page_size)
  2402. {
  2403. struct protection_domain *domain = to_pdomain(dom);
  2404. size_t unmap_size;
  2405. if (domain->mode == PAGE_MODE_NONE)
  2406. return 0;
  2407. mutex_lock(&domain->api_lock);
  2408. unmap_size = iommu_unmap_page(domain, iova, page_size);
  2409. mutex_unlock(&domain->api_lock);
  2410. return unmap_size;
  2411. }
  2412. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  2413. dma_addr_t iova)
  2414. {
  2415. struct protection_domain *domain = to_pdomain(dom);
  2416. unsigned long offset_mask, pte_pgsize;
  2417. u64 *pte, __pte;
  2418. if (domain->mode == PAGE_MODE_NONE)
  2419. return iova;
  2420. pte = fetch_pte(domain, iova, &pte_pgsize);
  2421. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  2422. return 0;
  2423. offset_mask = pte_pgsize - 1;
  2424. __pte = *pte & PM_ADDR_MASK;
  2425. return (__pte & ~offset_mask) | (iova & offset_mask);
  2426. }
  2427. static bool amd_iommu_capable(enum iommu_cap cap)
  2428. {
  2429. switch (cap) {
  2430. case IOMMU_CAP_CACHE_COHERENCY:
  2431. return true;
  2432. case IOMMU_CAP_INTR_REMAP:
  2433. return (irq_remapping_enabled == 1);
  2434. case IOMMU_CAP_NOEXEC:
  2435. return false;
  2436. }
  2437. return false;
  2438. }
  2439. static void amd_iommu_get_resv_regions(struct device *dev,
  2440. struct list_head *head)
  2441. {
  2442. struct iommu_resv_region *region;
  2443. struct unity_map_entry *entry;
  2444. int devid;
  2445. devid = get_device_id(dev);
  2446. if (devid < 0)
  2447. return;
  2448. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  2449. size_t length;
  2450. int prot = 0;
  2451. if (devid < entry->devid_start || devid > entry->devid_end)
  2452. continue;
  2453. length = entry->address_end - entry->address_start;
  2454. if (entry->prot & IOMMU_PROT_IR)
  2455. prot |= IOMMU_READ;
  2456. if (entry->prot & IOMMU_PROT_IW)
  2457. prot |= IOMMU_WRITE;
  2458. region = iommu_alloc_resv_region(entry->address_start,
  2459. length, prot,
  2460. IOMMU_RESV_DIRECT);
  2461. if (!region) {
  2462. pr_err("Out of memory allocating dm-regions for %s\n",
  2463. dev_name(dev));
  2464. return;
  2465. }
  2466. list_add_tail(&region->list, head);
  2467. }
  2468. region = iommu_alloc_resv_region(MSI_RANGE_START,
  2469. MSI_RANGE_END - MSI_RANGE_START + 1,
  2470. 0, IOMMU_RESV_MSI);
  2471. if (!region)
  2472. return;
  2473. list_add_tail(&region->list, head);
  2474. region = iommu_alloc_resv_region(HT_RANGE_START,
  2475. HT_RANGE_END - HT_RANGE_START + 1,
  2476. 0, IOMMU_RESV_RESERVED);
  2477. if (!region)
  2478. return;
  2479. list_add_tail(&region->list, head);
  2480. }
  2481. static void amd_iommu_put_resv_regions(struct device *dev,
  2482. struct list_head *head)
  2483. {
  2484. struct iommu_resv_region *entry, *next;
  2485. list_for_each_entry_safe(entry, next, head, list)
  2486. kfree(entry);
  2487. }
  2488. static void amd_iommu_apply_resv_region(struct device *dev,
  2489. struct iommu_domain *domain,
  2490. struct iommu_resv_region *region)
  2491. {
  2492. struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
  2493. unsigned long start, end;
  2494. start = IOVA_PFN(region->start);
  2495. end = IOVA_PFN(region->start + region->length - 1);
  2496. WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
  2497. }
  2498. static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
  2499. struct device *dev)
  2500. {
  2501. struct iommu_dev_data *dev_data = dev->archdata.iommu;
  2502. return dev_data->defer_attach;
  2503. }
  2504. static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
  2505. {
  2506. struct protection_domain *dom = to_pdomain(domain);
  2507. domain_flush_tlb_pde(dom);
  2508. domain_flush_complete(dom);
  2509. }
  2510. static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
  2511. unsigned long iova, size_t size)
  2512. {
  2513. }
  2514. const struct iommu_ops amd_iommu_ops = {
  2515. .capable = amd_iommu_capable,
  2516. .domain_alloc = amd_iommu_domain_alloc,
  2517. .domain_free = amd_iommu_domain_free,
  2518. .attach_dev = amd_iommu_attach_device,
  2519. .detach_dev = amd_iommu_detach_device,
  2520. .map = amd_iommu_map,
  2521. .unmap = amd_iommu_unmap,
  2522. .map_sg = default_iommu_map_sg,
  2523. .iova_to_phys = amd_iommu_iova_to_phys,
  2524. .add_device = amd_iommu_add_device,
  2525. .remove_device = amd_iommu_remove_device,
  2526. .device_group = amd_iommu_device_group,
  2527. .get_resv_regions = amd_iommu_get_resv_regions,
  2528. .put_resv_regions = amd_iommu_put_resv_regions,
  2529. .apply_resv_region = amd_iommu_apply_resv_region,
  2530. .is_attach_deferred = amd_iommu_is_attach_deferred,
  2531. .pgsize_bitmap = AMD_IOMMU_PGSIZES,
  2532. .flush_iotlb_all = amd_iommu_flush_iotlb_all,
  2533. .iotlb_range_add = amd_iommu_iotlb_range_add,
  2534. .iotlb_sync = amd_iommu_flush_iotlb_all,
  2535. };
  2536. /*****************************************************************************
  2537. *
  2538. * The next functions do a basic initialization of IOMMU for pass through
  2539. * mode
  2540. *
  2541. * In passthrough mode the IOMMU is initialized and enabled but not used for
  2542. * DMA-API translation.
  2543. *
  2544. *****************************************************************************/
  2545. /* IOMMUv2 specific functions */
  2546. int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
  2547. {
  2548. return atomic_notifier_chain_register(&ppr_notifier, nb);
  2549. }
  2550. EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
  2551. int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
  2552. {
  2553. return atomic_notifier_chain_unregister(&ppr_notifier, nb);
  2554. }
  2555. EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
  2556. void amd_iommu_domain_direct_map(struct iommu_domain *dom)
  2557. {
  2558. struct protection_domain *domain = to_pdomain(dom);
  2559. unsigned long flags;
  2560. spin_lock_irqsave(&domain->lock, flags);
  2561. /* Update data structure */
  2562. domain->mode = PAGE_MODE_NONE;
  2563. domain->updated = true;
  2564. /* Make changes visible to IOMMUs */
  2565. update_domain(domain);
  2566. /* Page-table is not visible to IOMMU anymore, so free it */
  2567. free_pagetable(domain);
  2568. spin_unlock_irqrestore(&domain->lock, flags);
  2569. }
  2570. EXPORT_SYMBOL(amd_iommu_domain_direct_map);
  2571. int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
  2572. {
  2573. struct protection_domain *domain = to_pdomain(dom);
  2574. unsigned long flags;
  2575. int levels, ret;
  2576. if (pasids <= 0 || pasids > (PASID_MASK + 1))
  2577. return -EINVAL;
  2578. /* Number of GCR3 table levels required */
  2579. for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
  2580. levels += 1;
  2581. if (levels > amd_iommu_max_glx_val)
  2582. return -EINVAL;
  2583. spin_lock_irqsave(&domain->lock, flags);
  2584. /*
  2585. * Save us all sanity checks whether devices already in the
  2586. * domain support IOMMUv2. Just force that the domain has no
  2587. * devices attached when it is switched into IOMMUv2 mode.
  2588. */
  2589. ret = -EBUSY;
  2590. if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
  2591. goto out;
  2592. ret = -ENOMEM;
  2593. domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
  2594. if (domain->gcr3_tbl == NULL)
  2595. goto out;
  2596. domain->glx = levels;
  2597. domain->flags |= PD_IOMMUV2_MASK;
  2598. domain->updated = true;
  2599. update_domain(domain);
  2600. ret = 0;
  2601. out:
  2602. spin_unlock_irqrestore(&domain->lock, flags);
  2603. return ret;
  2604. }
  2605. EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
  2606. static int __flush_pasid(struct protection_domain *domain, int pasid,
  2607. u64 address, bool size)
  2608. {
  2609. struct iommu_dev_data *dev_data;
  2610. struct iommu_cmd cmd;
  2611. int i, ret;
  2612. if (!(domain->flags & PD_IOMMUV2_MASK))
  2613. return -EINVAL;
  2614. build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
  2615. /*
  2616. * IOMMU TLB needs to be flushed before Device TLB to
  2617. * prevent device TLB refill from IOMMU TLB
  2618. */
  2619. for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
  2620. if (domain->dev_iommu[i] == 0)
  2621. continue;
  2622. ret = iommu_queue_command(amd_iommus[i], &cmd);
  2623. if (ret != 0)
  2624. goto out;
  2625. }
  2626. /* Wait until IOMMU TLB flushes are complete */
  2627. domain_flush_complete(domain);
  2628. /* Now flush device TLBs */
  2629. list_for_each_entry(dev_data, &domain->dev_list, list) {
  2630. struct amd_iommu *iommu;
  2631. int qdep;
  2632. /*
  2633. There might be non-IOMMUv2 capable devices in an IOMMUv2
  2634. * domain.
  2635. */
  2636. if (!dev_data->ats.enabled)
  2637. continue;
  2638. qdep = dev_data->ats.qdep;
  2639. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2640. build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
  2641. qdep, address, size);
  2642. ret = iommu_queue_command(iommu, &cmd);
  2643. if (ret != 0)
  2644. goto out;
  2645. }
  2646. /* Wait until all device TLBs are flushed */
  2647. domain_flush_complete(domain);
  2648. ret = 0;
  2649. out:
  2650. return ret;
  2651. }
  2652. static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
  2653. u64 address)
  2654. {
  2655. return __flush_pasid(domain, pasid, address, false);
  2656. }
  2657. int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
  2658. u64 address)
  2659. {
  2660. struct protection_domain *domain = to_pdomain(dom);
  2661. unsigned long flags;
  2662. int ret;
  2663. spin_lock_irqsave(&domain->lock, flags);
  2664. ret = __amd_iommu_flush_page(domain, pasid, address);
  2665. spin_unlock_irqrestore(&domain->lock, flags);
  2666. return ret;
  2667. }
  2668. EXPORT_SYMBOL(amd_iommu_flush_page);
  2669. static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
  2670. {
  2671. return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  2672. true);
  2673. }
  2674. int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
  2675. {
  2676. struct protection_domain *domain = to_pdomain(dom);
  2677. unsigned long flags;
  2678. int ret;
  2679. spin_lock_irqsave(&domain->lock, flags);
  2680. ret = __amd_iommu_flush_tlb(domain, pasid);
  2681. spin_unlock_irqrestore(&domain->lock, flags);
  2682. return ret;
  2683. }
  2684. EXPORT_SYMBOL(amd_iommu_flush_tlb);
  2685. static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
  2686. {
  2687. int index;
  2688. u64 *pte;
  2689. while (true) {
  2690. index = (pasid >> (9 * level)) & 0x1ff;
  2691. pte = &root[index];
  2692. if (level == 0)
  2693. break;
  2694. if (!(*pte & GCR3_VALID)) {
  2695. if (!alloc)
  2696. return NULL;
  2697. root = (void *)get_zeroed_page(GFP_ATOMIC);
  2698. if (root == NULL)
  2699. return NULL;
  2700. *pte = iommu_virt_to_phys(root) | GCR3_VALID;
  2701. }
  2702. root = iommu_phys_to_virt(*pte & PAGE_MASK);
  2703. level -= 1;
  2704. }
  2705. return pte;
  2706. }
  2707. static int __set_gcr3(struct protection_domain *domain, int pasid,
  2708. unsigned long cr3)
  2709. {
  2710. u64 *pte;
  2711. if (domain->mode != PAGE_MODE_NONE)
  2712. return -EINVAL;
  2713. pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
  2714. if (pte == NULL)
  2715. return -ENOMEM;
  2716. *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
  2717. return __amd_iommu_flush_tlb(domain, pasid);
  2718. }
  2719. static int __clear_gcr3(struct protection_domain *domain, int pasid)
  2720. {
  2721. u64 *pte;
  2722. if (domain->mode != PAGE_MODE_NONE)
  2723. return -EINVAL;
  2724. pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
  2725. if (pte == NULL)
  2726. return 0;
  2727. *pte = 0;
  2728. return __amd_iommu_flush_tlb(domain, pasid);
  2729. }
  2730. int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
  2731. unsigned long cr3)
  2732. {
  2733. struct protection_domain *domain = to_pdomain(dom);
  2734. unsigned long flags;
  2735. int ret;
  2736. spin_lock_irqsave(&domain->lock, flags);
  2737. ret = __set_gcr3(domain, pasid, cr3);
  2738. spin_unlock_irqrestore(&domain->lock, flags);
  2739. return ret;
  2740. }
  2741. EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
  2742. int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
  2743. {
  2744. struct protection_domain *domain = to_pdomain(dom);
  2745. unsigned long flags;
  2746. int ret;
  2747. spin_lock_irqsave(&domain->lock, flags);
  2748. ret = __clear_gcr3(domain, pasid);
  2749. spin_unlock_irqrestore(&domain->lock, flags);
  2750. return ret;
  2751. }
  2752. EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
  2753. int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
  2754. int status, int tag)
  2755. {
  2756. struct iommu_dev_data *dev_data;
  2757. struct amd_iommu *iommu;
  2758. struct iommu_cmd cmd;
  2759. dev_data = get_dev_data(&pdev->dev);
  2760. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2761. build_complete_ppr(&cmd, dev_data->devid, pasid, status,
  2762. tag, dev_data->pri_tlp);
  2763. return iommu_queue_command(iommu, &cmd);
  2764. }
  2765. EXPORT_SYMBOL(amd_iommu_complete_ppr);
  2766. struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
  2767. {
  2768. struct protection_domain *pdomain;
  2769. pdomain = get_domain(&pdev->dev);
  2770. if (IS_ERR(pdomain))
  2771. return NULL;
  2772. /* Only return IOMMUv2 domains */
  2773. if (!(pdomain->flags & PD_IOMMUV2_MASK))
  2774. return NULL;
  2775. return &pdomain->domain;
  2776. }
  2777. EXPORT_SYMBOL(amd_iommu_get_v2_domain);
  2778. void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
  2779. {
  2780. struct iommu_dev_data *dev_data;
  2781. if (!amd_iommu_v2_supported())
  2782. return;
  2783. dev_data = get_dev_data(&pdev->dev);
  2784. dev_data->errata |= (1 << erratum);
  2785. }
  2786. EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
  2787. int amd_iommu_device_info(struct pci_dev *pdev,
  2788. struct amd_iommu_device_info *info)
  2789. {
  2790. int max_pasids;
  2791. int pos;
  2792. if (pdev == NULL || info == NULL)
  2793. return -EINVAL;
  2794. if (!amd_iommu_v2_supported())
  2795. return -EINVAL;
  2796. memset(info, 0, sizeof(*info));
  2797. if (!pci_ats_disabled()) {
  2798. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
  2799. if (pos)
  2800. info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
  2801. }
  2802. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  2803. if (pos)
  2804. info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
  2805. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
  2806. if (pos) {
  2807. int features;
  2808. max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
  2809. max_pasids = min(max_pasids, (1 << 20));
  2810. info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
  2811. info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
  2812. features = pci_pasid_features(pdev);
  2813. if (features & PCI_PASID_CAP_EXEC)
  2814. info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
  2815. if (features & PCI_PASID_CAP_PRIV)
  2816. info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
  2817. }
  2818. return 0;
  2819. }
  2820. EXPORT_SYMBOL(amd_iommu_device_info);
  2821. #ifdef CONFIG_IRQ_REMAP
  2822. /*****************************************************************************
  2823. *
  2824. * Interrupt Remapping Implementation
  2825. *
  2826. *****************************************************************************/
  2827. static struct irq_chip amd_ir_chip;
  2828. static DEFINE_SPINLOCK(iommu_table_lock);
  2829. static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
  2830. {
  2831. u64 dte;
  2832. dte = amd_iommu_dev_table[devid].data[2];
  2833. dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
  2834. dte |= iommu_virt_to_phys(table->table);
  2835. dte |= DTE_IRQ_REMAP_INTCTL;
  2836. dte |= DTE_IRQ_TABLE_LEN;
  2837. dte |= DTE_IRQ_REMAP_ENABLE;
  2838. amd_iommu_dev_table[devid].data[2] = dte;
  2839. }
  2840. static struct irq_remap_table *get_irq_table(u16 devid)
  2841. {
  2842. struct irq_remap_table *table;
  2843. if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
  2844. "%s: no iommu for devid %x\n", __func__, devid))
  2845. return NULL;
  2846. table = irq_lookup_table[devid];
  2847. if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
  2848. return NULL;
  2849. return table;
  2850. }
  2851. static struct irq_remap_table *__alloc_irq_table(void)
  2852. {
  2853. struct irq_remap_table *table;
  2854. table = kzalloc(sizeof(*table), GFP_KERNEL);
  2855. if (!table)
  2856. return NULL;
  2857. table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
  2858. if (!table->table) {
  2859. kfree(table);
  2860. return NULL;
  2861. }
  2862. raw_spin_lock_init(&table->lock);
  2863. if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
  2864. memset(table->table, 0,
  2865. MAX_IRQS_PER_TABLE * sizeof(u32));
  2866. else
  2867. memset(table->table, 0,
  2868. (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
  2869. return table;
  2870. }
  2871. static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
  2872. struct irq_remap_table *table)
  2873. {
  2874. irq_lookup_table[devid] = table;
  2875. set_dte_irq_entry(devid, table);
  2876. iommu_flush_dte(iommu, devid);
  2877. }
  2878. static struct irq_remap_table *alloc_irq_table(u16 devid)
  2879. {
  2880. struct irq_remap_table *table = NULL;
  2881. struct irq_remap_table *new_table = NULL;
  2882. struct amd_iommu *iommu;
  2883. unsigned long flags;
  2884. u16 alias;
  2885. spin_lock_irqsave(&iommu_table_lock, flags);
  2886. iommu = amd_iommu_rlookup_table[devid];
  2887. if (!iommu)
  2888. goto out_unlock;
  2889. table = irq_lookup_table[devid];
  2890. if (table)
  2891. goto out_unlock;
  2892. alias = amd_iommu_alias_table[devid];
  2893. table = irq_lookup_table[alias];
  2894. if (table) {
  2895. set_remap_table_entry(iommu, devid, table);
  2896. goto out_wait;
  2897. }
  2898. spin_unlock_irqrestore(&iommu_table_lock, flags);
  2899. /* Nothing there yet, allocate new irq remapping table */
  2900. new_table = __alloc_irq_table();
  2901. if (!new_table)
  2902. return NULL;
  2903. spin_lock_irqsave(&iommu_table_lock, flags);
  2904. table = irq_lookup_table[devid];
  2905. if (table)
  2906. goto out_unlock;
  2907. table = irq_lookup_table[alias];
  2908. if (table) {
  2909. set_remap_table_entry(iommu, devid, table);
  2910. goto out_wait;
  2911. }
  2912. table = new_table;
  2913. new_table = NULL;
  2914. set_remap_table_entry(iommu, devid, table);
  2915. if (devid != alias)
  2916. set_remap_table_entry(iommu, alias, table);
  2917. out_wait:
  2918. iommu_completion_wait(iommu);
  2919. out_unlock:
  2920. spin_unlock_irqrestore(&iommu_table_lock, flags);
  2921. if (new_table) {
  2922. kmem_cache_free(amd_iommu_irq_cache, new_table->table);
  2923. kfree(new_table);
  2924. }
  2925. return table;
  2926. }
  2927. static int alloc_irq_index(u16 devid, int count, bool align)
  2928. {
  2929. struct irq_remap_table *table;
  2930. int index, c, alignment = 1;
  2931. unsigned long flags;
  2932. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  2933. if (!iommu)
  2934. return -ENODEV;
  2935. table = alloc_irq_table(devid);
  2936. if (!table)
  2937. return -ENODEV;
  2938. if (align)
  2939. alignment = roundup_pow_of_two(count);
  2940. raw_spin_lock_irqsave(&table->lock, flags);
  2941. /* Scan table for free entries */
  2942. for (index = ALIGN(table->min_index, alignment), c = 0;
  2943. index < MAX_IRQS_PER_TABLE;) {
  2944. if (!iommu->irte_ops->is_allocated(table, index)) {
  2945. c += 1;
  2946. } else {
  2947. c = 0;
  2948. index = ALIGN(index + 1, alignment);
  2949. continue;
  2950. }
  2951. if (c == count) {
  2952. for (; c != 0; --c)
  2953. iommu->irte_ops->set_allocated(table, index - c + 1);
  2954. index -= count - 1;
  2955. goto out;
  2956. }
  2957. index++;
  2958. }
  2959. index = -ENOSPC;
  2960. out:
  2961. raw_spin_unlock_irqrestore(&table->lock, flags);
  2962. return index;
  2963. }
  2964. static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
  2965. struct amd_ir_data *data)
  2966. {
  2967. struct irq_remap_table *table;
  2968. struct amd_iommu *iommu;
  2969. unsigned long flags;
  2970. struct irte_ga *entry;
  2971. iommu = amd_iommu_rlookup_table[devid];
  2972. if (iommu == NULL)
  2973. return -EINVAL;
  2974. table = get_irq_table(devid);
  2975. if (!table)
  2976. return -ENOMEM;
  2977. raw_spin_lock_irqsave(&table->lock, flags);
  2978. entry = (struct irte_ga *)table->table;
  2979. entry = &entry[index];
  2980. entry->lo.fields_remap.valid = 0;
  2981. entry->hi.val = irte->hi.val;
  2982. entry->lo.val = irte->lo.val;
  2983. entry->lo.fields_remap.valid = 1;
  2984. if (data)
  2985. data->ref = entry;
  2986. raw_spin_unlock_irqrestore(&table->lock, flags);
  2987. iommu_flush_irt(iommu, devid);
  2988. iommu_completion_wait(iommu);
  2989. return 0;
  2990. }
  2991. static int modify_irte(u16 devid, int index, union irte *irte)
  2992. {
  2993. struct irq_remap_table *table;
  2994. struct amd_iommu *iommu;
  2995. unsigned long flags;
  2996. iommu = amd_iommu_rlookup_table[devid];
  2997. if (iommu == NULL)
  2998. return -EINVAL;
  2999. table = get_irq_table(devid);
  3000. if (!table)
  3001. return -ENOMEM;
  3002. raw_spin_lock_irqsave(&table->lock, flags);
  3003. table->table[index] = irte->val;
  3004. raw_spin_unlock_irqrestore(&table->lock, flags);
  3005. iommu_flush_irt(iommu, devid);
  3006. iommu_completion_wait(iommu);
  3007. return 0;
  3008. }
  3009. static void free_irte(u16 devid, int index)
  3010. {
  3011. struct irq_remap_table *table;
  3012. struct amd_iommu *iommu;
  3013. unsigned long flags;
  3014. iommu = amd_iommu_rlookup_table[devid];
  3015. if (iommu == NULL)
  3016. return;
  3017. table = get_irq_table(devid);
  3018. if (!table)
  3019. return;
  3020. raw_spin_lock_irqsave(&table->lock, flags);
  3021. iommu->irte_ops->clear_allocated(table, index);
  3022. raw_spin_unlock_irqrestore(&table->lock, flags);
  3023. iommu_flush_irt(iommu, devid);
  3024. iommu_completion_wait(iommu);
  3025. }
  3026. static void irte_prepare(void *entry,
  3027. u32 delivery_mode, u32 dest_mode,
  3028. u8 vector, u32 dest_apicid, int devid)
  3029. {
  3030. union irte *irte = (union irte *) entry;
  3031. irte->val = 0;
  3032. irte->fields.vector = vector;
  3033. irte->fields.int_type = delivery_mode;
  3034. irte->fields.destination = dest_apicid;
  3035. irte->fields.dm = dest_mode;
  3036. irte->fields.valid = 1;
  3037. }
  3038. static void irte_ga_prepare(void *entry,
  3039. u32 delivery_mode, u32 dest_mode,
  3040. u8 vector, u32 dest_apicid, int devid)
  3041. {
  3042. struct irte_ga *irte = (struct irte_ga *) entry;
  3043. irte->lo.val = 0;
  3044. irte->hi.val = 0;
  3045. irte->lo.fields_remap.int_type = delivery_mode;
  3046. irte->lo.fields_remap.dm = dest_mode;
  3047. irte->hi.fields.vector = vector;
  3048. irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
  3049. irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
  3050. irte->lo.fields_remap.valid = 1;
  3051. }
  3052. static void irte_activate(void *entry, u16 devid, u16 index)
  3053. {
  3054. union irte *irte = (union irte *) entry;
  3055. irte->fields.valid = 1;
  3056. modify_irte(devid, index, irte);
  3057. }
  3058. static void irte_ga_activate(void *entry, u16 devid, u16 index)
  3059. {
  3060. struct irte_ga *irte = (struct irte_ga *) entry;
  3061. irte->lo.fields_remap.valid = 1;
  3062. modify_irte_ga(devid, index, irte, NULL);
  3063. }
  3064. static void irte_deactivate(void *entry, u16 devid, u16 index)
  3065. {
  3066. union irte *irte = (union irte *) entry;
  3067. irte->fields.valid = 0;
  3068. modify_irte(devid, index, irte);
  3069. }
  3070. static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
  3071. {
  3072. struct irte_ga *irte = (struct irte_ga *) entry;
  3073. irte->lo.fields_remap.valid = 0;
  3074. modify_irte_ga(devid, index, irte, NULL);
  3075. }
  3076. static void irte_set_affinity(void *entry, u16 devid, u16 index,
  3077. u8 vector, u32 dest_apicid)
  3078. {
  3079. union irte *irte = (union irte *) entry;
  3080. irte->fields.vector = vector;
  3081. irte->fields.destination = dest_apicid;
  3082. modify_irte(devid, index, irte);
  3083. }
  3084. static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
  3085. u8 vector, u32 dest_apicid)
  3086. {
  3087. struct irte_ga *irte = (struct irte_ga *) entry;
  3088. if (!irte->lo.fields_remap.guest_mode) {
  3089. irte->hi.fields.vector = vector;
  3090. irte->lo.fields_remap.destination =
  3091. APICID_TO_IRTE_DEST_LO(dest_apicid);
  3092. irte->hi.fields.destination =
  3093. APICID_TO_IRTE_DEST_HI(dest_apicid);
  3094. modify_irte_ga(devid, index, irte, NULL);
  3095. }
  3096. }
  3097. #define IRTE_ALLOCATED (~1U)
  3098. static void irte_set_allocated(struct irq_remap_table *table, int index)
  3099. {
  3100. table->table[index] = IRTE_ALLOCATED;
  3101. }
  3102. static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
  3103. {
  3104. struct irte_ga *ptr = (struct irte_ga *)table->table;
  3105. struct irte_ga *irte = &ptr[index];
  3106. memset(&irte->lo.val, 0, sizeof(u64));
  3107. memset(&irte->hi.val, 0, sizeof(u64));
  3108. irte->hi.fields.vector = 0xff;
  3109. }
  3110. static bool irte_is_allocated(struct irq_remap_table *table, int index)
  3111. {
  3112. union irte *ptr = (union irte *)table->table;
  3113. union irte *irte = &ptr[index];
  3114. return irte->val != 0;
  3115. }
  3116. static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
  3117. {
  3118. struct irte_ga *ptr = (struct irte_ga *)table->table;
  3119. struct irte_ga *irte = &ptr[index];
  3120. return irte->hi.fields.vector != 0;
  3121. }
  3122. static void irte_clear_allocated(struct irq_remap_table *table, int index)
  3123. {
  3124. table->table[index] = 0;
  3125. }
  3126. static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
  3127. {
  3128. struct irte_ga *ptr = (struct irte_ga *)table->table;
  3129. struct irte_ga *irte = &ptr[index];
  3130. memset(&irte->lo.val, 0, sizeof(u64));
  3131. memset(&irte->hi.val, 0, sizeof(u64));
  3132. }
  3133. static int get_devid(struct irq_alloc_info *info)
  3134. {
  3135. int devid = -1;
  3136. switch (info->type) {
  3137. case X86_IRQ_ALLOC_TYPE_IOAPIC:
  3138. devid = get_ioapic_devid(info->ioapic_id);
  3139. break;
  3140. case X86_IRQ_ALLOC_TYPE_HPET:
  3141. devid = get_hpet_devid(info->hpet_id);
  3142. break;
  3143. case X86_IRQ_ALLOC_TYPE_MSI:
  3144. case X86_IRQ_ALLOC_TYPE_MSIX:
  3145. devid = get_device_id(&info->msi_dev->dev);
  3146. break;
  3147. default:
  3148. BUG_ON(1);
  3149. break;
  3150. }
  3151. return devid;
  3152. }
  3153. static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
  3154. {
  3155. struct amd_iommu *iommu;
  3156. int devid;
  3157. if (!info)
  3158. return NULL;
  3159. devid = get_devid(info);
  3160. if (devid >= 0) {
  3161. iommu = amd_iommu_rlookup_table[devid];
  3162. if (iommu)
  3163. return iommu->ir_domain;
  3164. }
  3165. return NULL;
  3166. }
  3167. static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
  3168. {
  3169. struct amd_iommu *iommu;
  3170. int devid;
  3171. if (!info)
  3172. return NULL;
  3173. switch (info->type) {
  3174. case X86_IRQ_ALLOC_TYPE_MSI:
  3175. case X86_IRQ_ALLOC_TYPE_MSIX:
  3176. devid = get_device_id(&info->msi_dev->dev);
  3177. if (devid < 0)
  3178. return NULL;
  3179. iommu = amd_iommu_rlookup_table[devid];
  3180. if (iommu)
  3181. return iommu->msi_domain;
  3182. break;
  3183. default:
  3184. break;
  3185. }
  3186. return NULL;
  3187. }
  3188. struct irq_remap_ops amd_iommu_irq_ops = {
  3189. .prepare = amd_iommu_prepare,
  3190. .enable = amd_iommu_enable,
  3191. .disable = amd_iommu_disable,
  3192. .reenable = amd_iommu_reenable,
  3193. .enable_faulting = amd_iommu_enable_faulting,
  3194. .get_ir_irq_domain = get_ir_irq_domain,
  3195. .get_irq_domain = get_irq_domain,
  3196. };
  3197. static void irq_remapping_prepare_irte(struct amd_ir_data *data,
  3198. struct irq_cfg *irq_cfg,
  3199. struct irq_alloc_info *info,
  3200. int devid, int index, int sub_handle)
  3201. {
  3202. struct irq_2_irte *irte_info = &data->irq_2_irte;
  3203. struct msi_msg *msg = &data->msi_entry;
  3204. struct IO_APIC_route_entry *entry;
  3205. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  3206. if (!iommu)
  3207. return;
  3208. data->irq_2_irte.devid = devid;
  3209. data->irq_2_irte.index = index + sub_handle;
  3210. iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
  3211. apic->irq_dest_mode, irq_cfg->vector,
  3212. irq_cfg->dest_apicid, devid);
  3213. switch (info->type) {
  3214. case X86_IRQ_ALLOC_TYPE_IOAPIC:
  3215. /* Setup IOAPIC entry */
  3216. entry = info->ioapic_entry;
  3217. info->ioapic_entry = NULL;
  3218. memset(entry, 0, sizeof(*entry));
  3219. entry->vector = index;
  3220. entry->mask = 0;
  3221. entry->trigger = info->ioapic_trigger;
  3222. entry->polarity = info->ioapic_polarity;
  3223. /* Mask level triggered irqs. */
  3224. if (info->ioapic_trigger)
  3225. entry->mask = 1;
  3226. break;
  3227. case X86_IRQ_ALLOC_TYPE_HPET:
  3228. case X86_IRQ_ALLOC_TYPE_MSI:
  3229. case X86_IRQ_ALLOC_TYPE_MSIX:
  3230. msg->address_hi = MSI_ADDR_BASE_HI;
  3231. msg->address_lo = MSI_ADDR_BASE_LO;
  3232. msg->data = irte_info->index;
  3233. break;
  3234. default:
  3235. BUG_ON(1);
  3236. break;
  3237. }
  3238. }
  3239. struct amd_irte_ops irte_32_ops = {
  3240. .prepare = irte_prepare,
  3241. .activate = irte_activate,
  3242. .deactivate = irte_deactivate,
  3243. .set_affinity = irte_set_affinity,
  3244. .set_allocated = irte_set_allocated,
  3245. .is_allocated = irte_is_allocated,
  3246. .clear_allocated = irte_clear_allocated,
  3247. };
  3248. struct amd_irte_ops irte_128_ops = {
  3249. .prepare = irte_ga_prepare,
  3250. .activate = irte_ga_activate,
  3251. .deactivate = irte_ga_deactivate,
  3252. .set_affinity = irte_ga_set_affinity,
  3253. .set_allocated = irte_ga_set_allocated,
  3254. .is_allocated = irte_ga_is_allocated,
  3255. .clear_allocated = irte_ga_clear_allocated,
  3256. };
  3257. static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
  3258. unsigned int nr_irqs, void *arg)
  3259. {
  3260. struct irq_alloc_info *info = arg;
  3261. struct irq_data *irq_data;
  3262. struct amd_ir_data *data = NULL;
  3263. struct irq_cfg *cfg;
  3264. int i, ret, devid;
  3265. int index;
  3266. if (!info)
  3267. return -EINVAL;
  3268. if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
  3269. info->type != X86_IRQ_ALLOC_TYPE_MSIX)
  3270. return -EINVAL;
  3271. /*
  3272. * With IRQ remapping enabled, don't need contiguous CPU vectors
  3273. * to support multiple MSI interrupts.
  3274. */
  3275. if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
  3276. info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
  3277. devid = get_devid(info);
  3278. if (devid < 0)
  3279. return -EINVAL;
  3280. ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
  3281. if (ret < 0)
  3282. return ret;
  3283. if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
  3284. struct irq_remap_table *table;
  3285. struct amd_iommu *iommu;
  3286. table = alloc_irq_table(devid);
  3287. if (table) {
  3288. if (!table->min_index) {
  3289. /*
  3290. * Keep the first 32 indexes free for IOAPIC
  3291. * interrupts.
  3292. */
  3293. table->min_index = 32;
  3294. iommu = amd_iommu_rlookup_table[devid];
  3295. for (i = 0; i < 32; ++i)
  3296. iommu->irte_ops->set_allocated(table, i);
  3297. }
  3298. WARN_ON(table->min_index != 32);
  3299. index = info->ioapic_pin;
  3300. } else {
  3301. index = -ENOMEM;
  3302. }
  3303. } else {
  3304. bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
  3305. index = alloc_irq_index(devid, nr_irqs, align);
  3306. }
  3307. if (index < 0) {
  3308. pr_warn("Failed to allocate IRTE\n");
  3309. ret = index;
  3310. goto out_free_parent;
  3311. }
  3312. for (i = 0; i < nr_irqs; i++) {
  3313. irq_data = irq_domain_get_irq_data(domain, virq + i);
  3314. cfg = irqd_cfg(irq_data);
  3315. if (!irq_data || !cfg) {
  3316. ret = -EINVAL;
  3317. goto out_free_data;
  3318. }
  3319. ret = -ENOMEM;
  3320. data = kzalloc(sizeof(*data), GFP_KERNEL);
  3321. if (!data)
  3322. goto out_free_data;
  3323. if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
  3324. data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
  3325. else
  3326. data->entry = kzalloc(sizeof(struct irte_ga),
  3327. GFP_KERNEL);
  3328. if (!data->entry) {
  3329. kfree(data);
  3330. goto out_free_data;
  3331. }
  3332. irq_data->hwirq = (devid << 16) + i;
  3333. irq_data->chip_data = data;
  3334. irq_data->chip = &amd_ir_chip;
  3335. irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
  3336. irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
  3337. }
  3338. return 0;
  3339. out_free_data:
  3340. for (i--; i >= 0; i--) {
  3341. irq_data = irq_domain_get_irq_data(domain, virq + i);
  3342. if (irq_data)
  3343. kfree(irq_data->chip_data);
  3344. }
  3345. for (i = 0; i < nr_irqs; i++)
  3346. free_irte(devid, index + i);
  3347. out_free_parent:
  3348. irq_domain_free_irqs_common(domain, virq, nr_irqs);
  3349. return ret;
  3350. }
  3351. static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
  3352. unsigned int nr_irqs)
  3353. {
  3354. struct irq_2_irte *irte_info;
  3355. struct irq_data *irq_data;
  3356. struct amd_ir_data *data;
  3357. int i;
  3358. for (i = 0; i < nr_irqs; i++) {
  3359. irq_data = irq_domain_get_irq_data(domain, virq + i);
  3360. if (irq_data && irq_data->chip_data) {
  3361. data = irq_data->chip_data;
  3362. irte_info = &data->irq_2_irte;
  3363. free_irte(irte_info->devid, irte_info->index);
  3364. kfree(data->entry);
  3365. kfree(data);
  3366. }
  3367. }
  3368. irq_domain_free_irqs_common(domain, virq, nr_irqs);
  3369. }
  3370. static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
  3371. struct amd_ir_data *ir_data,
  3372. struct irq_2_irte *irte_info,
  3373. struct irq_cfg *cfg);
  3374. static int irq_remapping_activate(struct irq_domain *domain,
  3375. struct irq_data *irq_data, bool reserve)
  3376. {
  3377. struct amd_ir_data *data = irq_data->chip_data;
  3378. struct irq_2_irte *irte_info = &data->irq_2_irte;
  3379. struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
  3380. struct irq_cfg *cfg = irqd_cfg(irq_data);
  3381. if (!iommu)
  3382. return 0;
  3383. iommu->irte_ops->activate(data->entry, irte_info->devid,
  3384. irte_info->index);
  3385. amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
  3386. return 0;
  3387. }
  3388. static void irq_remapping_deactivate(struct irq_domain *domain,
  3389. struct irq_data *irq_data)
  3390. {
  3391. struct amd_ir_data *data = irq_data->chip_data;
  3392. struct irq_2_irte *irte_info = &data->irq_2_irte;
  3393. struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
  3394. if (iommu)
  3395. iommu->irte_ops->deactivate(data->entry, irte_info->devid,
  3396. irte_info->index);
  3397. }
  3398. static const struct irq_domain_ops amd_ir_domain_ops = {
  3399. .alloc = irq_remapping_alloc,
  3400. .free = irq_remapping_free,
  3401. .activate = irq_remapping_activate,
  3402. .deactivate = irq_remapping_deactivate,
  3403. };
  3404. static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
  3405. {
  3406. struct amd_iommu *iommu;
  3407. struct amd_iommu_pi_data *pi_data = vcpu_info;
  3408. struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
  3409. struct amd_ir_data *ir_data = data->chip_data;
  3410. struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
  3411. struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
  3412. struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
  3413. /* Note:
  3414. * This device has never been set up for guest mode.
  3415. * we should not modify the IRTE
  3416. */
  3417. if (!dev_data || !dev_data->use_vapic)
  3418. return 0;
  3419. pi_data->ir_data = ir_data;
  3420. /* Note:
  3421. * SVM tries to set up for VAPIC mode, but we are in
  3422. * legacy mode. So, we force legacy mode instead.
  3423. */
  3424. if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
  3425. pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
  3426. __func__);
  3427. pi_data->is_guest_mode = false;
  3428. }
  3429. iommu = amd_iommu_rlookup_table[irte_info->devid];
  3430. if (iommu == NULL)
  3431. return -EINVAL;
  3432. pi_data->prev_ga_tag = ir_data->cached_ga_tag;
  3433. if (pi_data->is_guest_mode) {
  3434. /* Setting */
  3435. irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
  3436. irte->hi.fields.vector = vcpu_pi_info->vector;
  3437. irte->lo.fields_vapic.ga_log_intr = 1;
  3438. irte->lo.fields_vapic.guest_mode = 1;
  3439. irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
  3440. ir_data->cached_ga_tag = pi_data->ga_tag;
  3441. } else {
  3442. /* Un-Setting */
  3443. struct irq_cfg *cfg = irqd_cfg(data);
  3444. irte->hi.val = 0;
  3445. irte->lo.val = 0;
  3446. irte->hi.fields.vector = cfg->vector;
  3447. irte->lo.fields_remap.guest_mode = 0;
  3448. irte->lo.fields_remap.destination =
  3449. APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
  3450. irte->hi.fields.destination =
  3451. APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
  3452. irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
  3453. irte->lo.fields_remap.dm = apic->irq_dest_mode;
  3454. /*
  3455. * This communicates the ga_tag back to the caller
  3456. * so that it can do all the necessary clean up.
  3457. */
  3458. ir_data->cached_ga_tag = 0;
  3459. }
  3460. return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
  3461. }
  3462. static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
  3463. struct amd_ir_data *ir_data,
  3464. struct irq_2_irte *irte_info,
  3465. struct irq_cfg *cfg)
  3466. {
  3467. /*
  3468. * Atomically updates the IRTE with the new destination, vector
  3469. * and flushes the interrupt entry cache.
  3470. */
  3471. iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
  3472. irte_info->index, cfg->vector,
  3473. cfg->dest_apicid);
  3474. }
  3475. static int amd_ir_set_affinity(struct irq_data *data,
  3476. const struct cpumask *mask, bool force)
  3477. {
  3478. struct amd_ir_data *ir_data = data->chip_data;
  3479. struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
  3480. struct irq_cfg *cfg = irqd_cfg(data);
  3481. struct irq_data *parent = data->parent_data;
  3482. struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
  3483. int ret;
  3484. if (!iommu)
  3485. return -ENODEV;
  3486. ret = parent->chip->irq_set_affinity(parent, mask, force);
  3487. if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
  3488. return ret;
  3489. amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
  3490. /*
  3491. * After this point, all the interrupts will start arriving
  3492. * at the new destination. So, time to cleanup the previous
  3493. * vector allocation.
  3494. */
  3495. send_cleanup_vector(cfg);
  3496. return IRQ_SET_MASK_OK_DONE;
  3497. }
  3498. static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
  3499. {
  3500. struct amd_ir_data *ir_data = irq_data->chip_data;
  3501. *msg = ir_data->msi_entry;
  3502. }
  3503. static struct irq_chip amd_ir_chip = {
  3504. .name = "AMD-IR",
  3505. .irq_ack = apic_ack_irq,
  3506. .irq_set_affinity = amd_ir_set_affinity,
  3507. .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
  3508. .irq_compose_msi_msg = ir_compose_msi_msg,
  3509. };
  3510. int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
  3511. {
  3512. struct fwnode_handle *fn;
  3513. fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
  3514. if (!fn)
  3515. return -ENOMEM;
  3516. iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
  3517. irq_domain_free_fwnode(fn);
  3518. if (!iommu->ir_domain)
  3519. return -ENOMEM;
  3520. iommu->ir_domain->parent = arch_get_ir_parent_domain();
  3521. iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
  3522. "AMD-IR-MSI",
  3523. iommu->index);
  3524. return 0;
  3525. }
  3526. int amd_iommu_update_ga(int cpu, bool is_run, void *data)
  3527. {
  3528. unsigned long flags;
  3529. struct amd_iommu *iommu;
  3530. struct irq_remap_table *table;
  3531. struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
  3532. int devid = ir_data->irq_2_irte.devid;
  3533. struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
  3534. struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
  3535. if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
  3536. !ref || !entry || !entry->lo.fields_vapic.guest_mode)
  3537. return 0;
  3538. iommu = amd_iommu_rlookup_table[devid];
  3539. if (!iommu)
  3540. return -ENODEV;
  3541. table = get_irq_table(devid);
  3542. if (!table)
  3543. return -ENODEV;
  3544. raw_spin_lock_irqsave(&table->lock, flags);
  3545. if (ref->lo.fields_vapic.guest_mode) {
  3546. if (cpu >= 0) {
  3547. ref->lo.fields_vapic.destination =
  3548. APICID_TO_IRTE_DEST_LO(cpu);
  3549. ref->hi.fields.destination =
  3550. APICID_TO_IRTE_DEST_HI(cpu);
  3551. }
  3552. ref->lo.fields_vapic.is_run = is_run;
  3553. barrier();
  3554. }
  3555. raw_spin_unlock_irqrestore(&table->lock, flags);
  3556. iommu_flush_irt(iommu, devid);
  3557. iommu_completion_wait(iommu);
  3558. return 0;
  3559. }
  3560. EXPORT_SYMBOL(amd_iommu_update_ga);
  3561. #endif