mcp251x.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268
  1. /*
  2. * CAN bus driver for Microchip 251x CAN Controller with SPI Interface
  3. *
  4. * MCP2510 support and bug fixes by Christian Pellegrin
  5. * <chripell@evolware.org>
  6. *
  7. * Copyright 2009 Christian Pellegrin EVOL S.r.l.
  8. *
  9. * Copyright 2007 Raymarine UK, Ltd. All Rights Reserved.
  10. * Written under contract by:
  11. * Chris Elston, Katalix Systems, Ltd.
  12. *
  13. * Based on Microchip MCP251x CAN controller driver written by
  14. * David Vrabel, Copyright 2006 Arcom Control Systems Ltd.
  15. *
  16. * Based on CAN bus driver for the CCAN controller written by
  17. * - Sascha Hauer, Marc Kleine-Budde, Pengutronix
  18. * - Simon Kallweit, intefo AG
  19. * Copyright 2007
  20. *
  21. * This program is free software; you can redistribute it and/or modify
  22. * it under the terms of the version 2 of the GNU General Public License
  23. * as published by the Free Software Foundation
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  32. *
  33. *
  34. *
  35. * Your platform definition file should specify something like:
  36. *
  37. * static struct mcp251x_platform_data mcp251x_info = {
  38. * .oscillator_frequency = 8000000,
  39. * };
  40. *
  41. * static struct spi_board_info spi_board_info[] = {
  42. * {
  43. * .modalias = "mcp2510",
  44. * // or "mcp2515" depending on your controller
  45. * .platform_data = &mcp251x_info,
  46. * .irq = IRQ_EINT13,
  47. * .max_speed_hz = 2*1000*1000,
  48. * .chip_select = 2,
  49. * },
  50. * };
  51. *
  52. * Please see mcp251x.h for a description of the fields in
  53. * struct mcp251x_platform_data.
  54. *
  55. */
  56. #include <linux/can/core.h>
  57. #include <linux/can/dev.h>
  58. #include <linux/can/led.h>
  59. #include <linux/can/platform/mcp251x.h>
  60. #include <linux/clk.h>
  61. #include <linux/completion.h>
  62. #include <linux/delay.h>
  63. #include <linux/device.h>
  64. #include <linux/dma-mapping.h>
  65. #include <linux/freezer.h>
  66. #include <linux/interrupt.h>
  67. #include <linux/io.h>
  68. #include <linux/kernel.h>
  69. #include <linux/module.h>
  70. #include <linux/netdevice.h>
  71. #include <linux/of.h>
  72. #include <linux/of_device.h>
  73. #include <linux/platform_device.h>
  74. #include <linux/slab.h>
  75. #include <linux/spi/spi.h>
  76. #include <linux/uaccess.h>
  77. #include <linux/regulator/consumer.h>
  78. /* SPI interface instruction set */
  79. #define INSTRUCTION_WRITE 0x02
  80. #define INSTRUCTION_READ 0x03
  81. #define INSTRUCTION_BIT_MODIFY 0x05
  82. #define INSTRUCTION_LOAD_TXB(n) (0x40 + 2 * (n))
  83. #define INSTRUCTION_READ_RXB(n) (((n) == 0) ? 0x90 : 0x94)
  84. #define INSTRUCTION_RESET 0xC0
  85. #define RTS_TXB0 0x01
  86. #define RTS_TXB1 0x02
  87. #define RTS_TXB2 0x04
  88. #define INSTRUCTION_RTS(n) (0x80 | ((n) & 0x07))
  89. /* MPC251x registers */
  90. #define CANSTAT 0x0e
  91. #define CANCTRL 0x0f
  92. # define CANCTRL_REQOP_MASK 0xe0
  93. # define CANCTRL_REQOP_CONF 0x80
  94. # define CANCTRL_REQOP_LISTEN_ONLY 0x60
  95. # define CANCTRL_REQOP_LOOPBACK 0x40
  96. # define CANCTRL_REQOP_SLEEP 0x20
  97. # define CANCTRL_REQOP_NORMAL 0x00
  98. # define CANCTRL_OSM 0x08
  99. # define CANCTRL_ABAT 0x10
  100. #define TEC 0x1c
  101. #define REC 0x1d
  102. #define CNF1 0x2a
  103. # define CNF1_SJW_SHIFT 6
  104. #define CNF2 0x29
  105. # define CNF2_BTLMODE 0x80
  106. # define CNF2_SAM 0x40
  107. # define CNF2_PS1_SHIFT 3
  108. #define CNF3 0x28
  109. # define CNF3_SOF 0x08
  110. # define CNF3_WAKFIL 0x04
  111. # define CNF3_PHSEG2_MASK 0x07
  112. #define CANINTE 0x2b
  113. # define CANINTE_MERRE 0x80
  114. # define CANINTE_WAKIE 0x40
  115. # define CANINTE_ERRIE 0x20
  116. # define CANINTE_TX2IE 0x10
  117. # define CANINTE_TX1IE 0x08
  118. # define CANINTE_TX0IE 0x04
  119. # define CANINTE_RX1IE 0x02
  120. # define CANINTE_RX0IE 0x01
  121. #define CANINTF 0x2c
  122. # define CANINTF_MERRF 0x80
  123. # define CANINTF_WAKIF 0x40
  124. # define CANINTF_ERRIF 0x20
  125. # define CANINTF_TX2IF 0x10
  126. # define CANINTF_TX1IF 0x08
  127. # define CANINTF_TX0IF 0x04
  128. # define CANINTF_RX1IF 0x02
  129. # define CANINTF_RX0IF 0x01
  130. # define CANINTF_RX (CANINTF_RX0IF | CANINTF_RX1IF)
  131. # define CANINTF_TX (CANINTF_TX2IF | CANINTF_TX1IF | CANINTF_TX0IF)
  132. # define CANINTF_ERR (CANINTF_ERRIF)
  133. #define EFLG 0x2d
  134. # define EFLG_EWARN 0x01
  135. # define EFLG_RXWAR 0x02
  136. # define EFLG_TXWAR 0x04
  137. # define EFLG_RXEP 0x08
  138. # define EFLG_TXEP 0x10
  139. # define EFLG_TXBO 0x20
  140. # define EFLG_RX0OVR 0x40
  141. # define EFLG_RX1OVR 0x80
  142. #define TXBCTRL(n) (((n) * 0x10) + 0x30 + TXBCTRL_OFF)
  143. # define TXBCTRL_ABTF 0x40
  144. # define TXBCTRL_MLOA 0x20
  145. # define TXBCTRL_TXERR 0x10
  146. # define TXBCTRL_TXREQ 0x08
  147. #define TXBSIDH(n) (((n) * 0x10) + 0x30 + TXBSIDH_OFF)
  148. # define SIDH_SHIFT 3
  149. #define TXBSIDL(n) (((n) * 0x10) + 0x30 + TXBSIDL_OFF)
  150. # define SIDL_SID_MASK 7
  151. # define SIDL_SID_SHIFT 5
  152. # define SIDL_EXIDE_SHIFT 3
  153. # define SIDL_EID_SHIFT 16
  154. # define SIDL_EID_MASK 3
  155. #define TXBEID8(n) (((n) * 0x10) + 0x30 + TXBEID8_OFF)
  156. #define TXBEID0(n) (((n) * 0x10) + 0x30 + TXBEID0_OFF)
  157. #define TXBDLC(n) (((n) * 0x10) + 0x30 + TXBDLC_OFF)
  158. # define DLC_RTR_SHIFT 6
  159. #define TXBCTRL_OFF 0
  160. #define TXBSIDH_OFF 1
  161. #define TXBSIDL_OFF 2
  162. #define TXBEID8_OFF 3
  163. #define TXBEID0_OFF 4
  164. #define TXBDLC_OFF 5
  165. #define TXBDAT_OFF 6
  166. #define RXBCTRL(n) (((n) * 0x10) + 0x60 + RXBCTRL_OFF)
  167. # define RXBCTRL_BUKT 0x04
  168. # define RXBCTRL_RXM0 0x20
  169. # define RXBCTRL_RXM1 0x40
  170. #define RXBSIDH(n) (((n) * 0x10) + 0x60 + RXBSIDH_OFF)
  171. # define RXBSIDH_SHIFT 3
  172. #define RXBSIDL(n) (((n) * 0x10) + 0x60 + RXBSIDL_OFF)
  173. # define RXBSIDL_IDE 0x08
  174. # define RXBSIDL_SRR 0x10
  175. # define RXBSIDL_EID 3
  176. # define RXBSIDL_SHIFT 5
  177. #define RXBEID8(n) (((n) * 0x10) + 0x60 + RXBEID8_OFF)
  178. #define RXBEID0(n) (((n) * 0x10) + 0x60 + RXBEID0_OFF)
  179. #define RXBDLC(n) (((n) * 0x10) + 0x60 + RXBDLC_OFF)
  180. # define RXBDLC_LEN_MASK 0x0f
  181. # define RXBDLC_RTR 0x40
  182. #define RXBCTRL_OFF 0
  183. #define RXBSIDH_OFF 1
  184. #define RXBSIDL_OFF 2
  185. #define RXBEID8_OFF 3
  186. #define RXBEID0_OFF 4
  187. #define RXBDLC_OFF 5
  188. #define RXBDAT_OFF 6
  189. #define RXFSIDH(n) ((n) * 4)
  190. #define RXFSIDL(n) ((n) * 4 + 1)
  191. #define RXFEID8(n) ((n) * 4 + 2)
  192. #define RXFEID0(n) ((n) * 4 + 3)
  193. #define RXMSIDH(n) ((n) * 4 + 0x20)
  194. #define RXMSIDL(n) ((n) * 4 + 0x21)
  195. #define RXMEID8(n) ((n) * 4 + 0x22)
  196. #define RXMEID0(n) ((n) * 4 + 0x23)
  197. #define GET_BYTE(val, byte) \
  198. (((val) >> ((byte) * 8)) & 0xff)
  199. #define SET_BYTE(val, byte) \
  200. (((val) & 0xff) << ((byte) * 8))
  201. /*
  202. * Buffer size required for the largest SPI transfer (i.e., reading a
  203. * frame)
  204. */
  205. #define CAN_FRAME_MAX_DATA_LEN 8
  206. #define SPI_TRANSFER_BUF_LEN (6 + CAN_FRAME_MAX_DATA_LEN)
  207. #define CAN_FRAME_MAX_BITS 128
  208. #define TX_ECHO_SKB_MAX 1
  209. #define DEVICE_NAME "mcp251x"
  210. static int mcp251x_enable_dma; /* Enable SPI DMA. Default: 0 (Off) */
  211. module_param(mcp251x_enable_dma, int, S_IRUGO);
  212. MODULE_PARM_DESC(mcp251x_enable_dma, "Enable SPI DMA. Default: 0 (Off)");
  213. static const struct can_bittiming_const mcp251x_bittiming_const = {
  214. .name = DEVICE_NAME,
  215. .tseg1_min = 3,
  216. .tseg1_max = 16,
  217. .tseg2_min = 2,
  218. .tseg2_max = 8,
  219. .sjw_max = 4,
  220. .brp_min = 1,
  221. .brp_max = 64,
  222. .brp_inc = 1,
  223. };
  224. enum mcp251x_model {
  225. CAN_MCP251X_MCP2510 = 0x2510,
  226. CAN_MCP251X_MCP2515 = 0x2515,
  227. };
  228. struct mcp251x_priv {
  229. struct can_priv can;
  230. struct net_device *net;
  231. struct spi_device *spi;
  232. enum mcp251x_model model;
  233. struct mutex mcp_lock; /* SPI device lock */
  234. u8 *spi_tx_buf;
  235. u8 *spi_rx_buf;
  236. dma_addr_t spi_tx_dma;
  237. dma_addr_t spi_rx_dma;
  238. struct sk_buff *tx_skb;
  239. int tx_len;
  240. struct workqueue_struct *wq;
  241. struct work_struct tx_work;
  242. struct work_struct restart_work;
  243. int force_quit;
  244. int after_suspend;
  245. #define AFTER_SUSPEND_UP 1
  246. #define AFTER_SUSPEND_DOWN 2
  247. #define AFTER_SUSPEND_POWER 4
  248. #define AFTER_SUSPEND_RESTART 8
  249. int restart_tx;
  250. struct regulator *power;
  251. struct regulator *transceiver;
  252. struct clk *clk;
  253. };
  254. #define MCP251X_IS(_model) \
  255. static inline int mcp251x_is_##_model(struct spi_device *spi) \
  256. { \
  257. struct mcp251x_priv *priv = spi_get_drvdata(spi); \
  258. return priv->model == CAN_MCP251X_MCP##_model; \
  259. }
  260. MCP251X_IS(2510);
  261. MCP251X_IS(2515);
  262. static void mcp251x_clean(struct net_device *net)
  263. {
  264. struct mcp251x_priv *priv = netdev_priv(net);
  265. if (priv->tx_skb || priv->tx_len)
  266. net->stats.tx_errors++;
  267. if (priv->tx_skb)
  268. dev_kfree_skb(priv->tx_skb);
  269. if (priv->tx_len)
  270. can_free_echo_skb(priv->net, 0);
  271. priv->tx_skb = NULL;
  272. priv->tx_len = 0;
  273. }
  274. /*
  275. * Note about handling of error return of mcp251x_spi_trans: accessing
  276. * registers via SPI is not really different conceptually than using
  277. * normal I/O assembler instructions, although it's much more
  278. * complicated from a practical POV. So it's not advisable to always
  279. * check the return value of this function. Imagine that every
  280. * read{b,l}, write{b,l} and friends would be bracketed in "if ( < 0)
  281. * error();", it would be a great mess (well there are some situation
  282. * when exception handling C++ like could be useful after all). So we
  283. * just check that transfers are OK at the beginning of our
  284. * conversation with the chip and to avoid doing really nasty things
  285. * (like injecting bogus packets in the network stack).
  286. */
  287. static int mcp251x_spi_trans(struct spi_device *spi, int len)
  288. {
  289. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  290. struct spi_transfer t = {
  291. .tx_buf = priv->spi_tx_buf,
  292. .rx_buf = priv->spi_rx_buf,
  293. .len = len,
  294. .cs_change = 0,
  295. };
  296. struct spi_message m;
  297. int ret;
  298. spi_message_init(&m);
  299. if (mcp251x_enable_dma) {
  300. t.tx_dma = priv->spi_tx_dma;
  301. t.rx_dma = priv->spi_rx_dma;
  302. m.is_dma_mapped = 1;
  303. }
  304. spi_message_add_tail(&t, &m);
  305. ret = spi_sync(spi, &m);
  306. if (ret)
  307. dev_err(&spi->dev, "spi transfer failed: ret = %d\n", ret);
  308. return ret;
  309. }
  310. static u8 mcp251x_read_reg(struct spi_device *spi, uint8_t reg)
  311. {
  312. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  313. u8 val = 0;
  314. priv->spi_tx_buf[0] = INSTRUCTION_READ;
  315. priv->spi_tx_buf[1] = reg;
  316. mcp251x_spi_trans(spi, 3);
  317. val = priv->spi_rx_buf[2];
  318. return val;
  319. }
  320. static void mcp251x_read_2regs(struct spi_device *spi, uint8_t reg,
  321. uint8_t *v1, uint8_t *v2)
  322. {
  323. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  324. priv->spi_tx_buf[0] = INSTRUCTION_READ;
  325. priv->spi_tx_buf[1] = reg;
  326. mcp251x_spi_trans(spi, 4);
  327. *v1 = priv->spi_rx_buf[2];
  328. *v2 = priv->spi_rx_buf[3];
  329. }
  330. static void mcp251x_write_reg(struct spi_device *spi, u8 reg, uint8_t val)
  331. {
  332. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  333. priv->spi_tx_buf[0] = INSTRUCTION_WRITE;
  334. priv->spi_tx_buf[1] = reg;
  335. priv->spi_tx_buf[2] = val;
  336. mcp251x_spi_trans(spi, 3);
  337. }
  338. static void mcp251x_write_bits(struct spi_device *spi, u8 reg,
  339. u8 mask, uint8_t val)
  340. {
  341. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  342. priv->spi_tx_buf[0] = INSTRUCTION_BIT_MODIFY;
  343. priv->spi_tx_buf[1] = reg;
  344. priv->spi_tx_buf[2] = mask;
  345. priv->spi_tx_buf[3] = val;
  346. mcp251x_spi_trans(spi, 4);
  347. }
  348. static void mcp251x_hw_tx_frame(struct spi_device *spi, u8 *buf,
  349. int len, int tx_buf_idx)
  350. {
  351. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  352. if (mcp251x_is_2510(spi)) {
  353. int i;
  354. for (i = 1; i < TXBDAT_OFF + len; i++)
  355. mcp251x_write_reg(spi, TXBCTRL(tx_buf_idx) + i,
  356. buf[i]);
  357. } else {
  358. memcpy(priv->spi_tx_buf, buf, TXBDAT_OFF + len);
  359. mcp251x_spi_trans(spi, TXBDAT_OFF + len);
  360. }
  361. }
  362. static void mcp251x_hw_tx(struct spi_device *spi, struct can_frame *frame,
  363. int tx_buf_idx)
  364. {
  365. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  366. u32 sid, eid, exide, rtr;
  367. u8 buf[SPI_TRANSFER_BUF_LEN];
  368. exide = (frame->can_id & CAN_EFF_FLAG) ? 1 : 0; /* Extended ID Enable */
  369. if (exide)
  370. sid = (frame->can_id & CAN_EFF_MASK) >> 18;
  371. else
  372. sid = frame->can_id & CAN_SFF_MASK; /* Standard ID */
  373. eid = frame->can_id & CAN_EFF_MASK; /* Extended ID */
  374. rtr = (frame->can_id & CAN_RTR_FLAG) ? 1 : 0; /* Remote transmission */
  375. buf[TXBCTRL_OFF] = INSTRUCTION_LOAD_TXB(tx_buf_idx);
  376. buf[TXBSIDH_OFF] = sid >> SIDH_SHIFT;
  377. buf[TXBSIDL_OFF] = ((sid & SIDL_SID_MASK) << SIDL_SID_SHIFT) |
  378. (exide << SIDL_EXIDE_SHIFT) |
  379. ((eid >> SIDL_EID_SHIFT) & SIDL_EID_MASK);
  380. buf[TXBEID8_OFF] = GET_BYTE(eid, 1);
  381. buf[TXBEID0_OFF] = GET_BYTE(eid, 0);
  382. buf[TXBDLC_OFF] = (rtr << DLC_RTR_SHIFT) | frame->can_dlc;
  383. memcpy(buf + TXBDAT_OFF, frame->data, frame->can_dlc);
  384. mcp251x_hw_tx_frame(spi, buf, frame->can_dlc, tx_buf_idx);
  385. /* use INSTRUCTION_RTS, to avoid "repeated frame problem" */
  386. priv->spi_tx_buf[0] = INSTRUCTION_RTS(1 << tx_buf_idx);
  387. mcp251x_spi_trans(priv->spi, 1);
  388. }
  389. static void mcp251x_hw_rx_frame(struct spi_device *spi, u8 *buf,
  390. int buf_idx)
  391. {
  392. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  393. if (mcp251x_is_2510(spi)) {
  394. int i, len;
  395. for (i = 1; i < RXBDAT_OFF; i++)
  396. buf[i] = mcp251x_read_reg(spi, RXBCTRL(buf_idx) + i);
  397. len = get_can_dlc(buf[RXBDLC_OFF] & RXBDLC_LEN_MASK);
  398. for (; i < (RXBDAT_OFF + len); i++)
  399. buf[i] = mcp251x_read_reg(spi, RXBCTRL(buf_idx) + i);
  400. } else {
  401. priv->spi_tx_buf[RXBCTRL_OFF] = INSTRUCTION_READ_RXB(buf_idx);
  402. mcp251x_spi_trans(spi, SPI_TRANSFER_BUF_LEN);
  403. memcpy(buf, priv->spi_rx_buf, SPI_TRANSFER_BUF_LEN);
  404. }
  405. }
  406. static void mcp251x_hw_rx(struct spi_device *spi, int buf_idx)
  407. {
  408. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  409. struct sk_buff *skb;
  410. struct can_frame *frame;
  411. u8 buf[SPI_TRANSFER_BUF_LEN];
  412. skb = alloc_can_skb(priv->net, &frame);
  413. if (!skb) {
  414. dev_err(&spi->dev, "cannot allocate RX skb\n");
  415. priv->net->stats.rx_dropped++;
  416. return;
  417. }
  418. mcp251x_hw_rx_frame(spi, buf, buf_idx);
  419. if (buf[RXBSIDL_OFF] & RXBSIDL_IDE) {
  420. /* Extended ID format */
  421. frame->can_id = CAN_EFF_FLAG;
  422. frame->can_id |=
  423. /* Extended ID part */
  424. SET_BYTE(buf[RXBSIDL_OFF] & RXBSIDL_EID, 2) |
  425. SET_BYTE(buf[RXBEID8_OFF], 1) |
  426. SET_BYTE(buf[RXBEID0_OFF], 0) |
  427. /* Standard ID part */
  428. (((buf[RXBSIDH_OFF] << RXBSIDH_SHIFT) |
  429. (buf[RXBSIDL_OFF] >> RXBSIDL_SHIFT)) << 18);
  430. /* Remote transmission request */
  431. if (buf[RXBDLC_OFF] & RXBDLC_RTR)
  432. frame->can_id |= CAN_RTR_FLAG;
  433. } else {
  434. /* Standard ID format */
  435. frame->can_id =
  436. (buf[RXBSIDH_OFF] << RXBSIDH_SHIFT) |
  437. (buf[RXBSIDL_OFF] >> RXBSIDL_SHIFT);
  438. if (buf[RXBSIDL_OFF] & RXBSIDL_SRR)
  439. frame->can_id |= CAN_RTR_FLAG;
  440. }
  441. /* Data length */
  442. frame->can_dlc = get_can_dlc(buf[RXBDLC_OFF] & RXBDLC_LEN_MASK);
  443. memcpy(frame->data, buf + RXBDAT_OFF, frame->can_dlc);
  444. priv->net->stats.rx_packets++;
  445. priv->net->stats.rx_bytes += frame->can_dlc;
  446. can_led_event(priv->net, CAN_LED_EVENT_RX);
  447. netif_rx_ni(skb);
  448. }
  449. static void mcp251x_hw_sleep(struct spi_device *spi)
  450. {
  451. mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_SLEEP);
  452. }
  453. static netdev_tx_t mcp251x_hard_start_xmit(struct sk_buff *skb,
  454. struct net_device *net)
  455. {
  456. struct mcp251x_priv *priv = netdev_priv(net);
  457. struct spi_device *spi = priv->spi;
  458. if (priv->tx_skb || priv->tx_len) {
  459. dev_warn(&spi->dev, "hard_xmit called while tx busy\n");
  460. return NETDEV_TX_BUSY;
  461. }
  462. if (can_dropped_invalid_skb(net, skb))
  463. return NETDEV_TX_OK;
  464. netif_stop_queue(net);
  465. priv->tx_skb = skb;
  466. queue_work(priv->wq, &priv->tx_work);
  467. return NETDEV_TX_OK;
  468. }
  469. static int mcp251x_do_set_mode(struct net_device *net, enum can_mode mode)
  470. {
  471. struct mcp251x_priv *priv = netdev_priv(net);
  472. switch (mode) {
  473. case CAN_MODE_START:
  474. mcp251x_clean(net);
  475. /* We have to delay work since SPI I/O may sleep */
  476. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  477. priv->restart_tx = 1;
  478. if (priv->can.restart_ms == 0)
  479. priv->after_suspend = AFTER_SUSPEND_RESTART;
  480. queue_work(priv->wq, &priv->restart_work);
  481. break;
  482. default:
  483. return -EOPNOTSUPP;
  484. }
  485. return 0;
  486. }
  487. static int mcp251x_set_normal_mode(struct spi_device *spi)
  488. {
  489. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  490. unsigned long timeout;
  491. /* Enable interrupts */
  492. mcp251x_write_reg(spi, CANINTE,
  493. CANINTE_ERRIE | CANINTE_TX2IE | CANINTE_TX1IE |
  494. CANINTE_TX0IE | CANINTE_RX1IE | CANINTE_RX0IE);
  495. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK) {
  496. /* Put device into loopback mode */
  497. mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_LOOPBACK);
  498. } else if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY) {
  499. /* Put device into listen-only mode */
  500. mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_LISTEN_ONLY);
  501. } else {
  502. /* Put device into normal mode */
  503. mcp251x_write_reg(spi, CANCTRL, CANCTRL_REQOP_NORMAL);
  504. /* Wait for the device to enter normal mode */
  505. timeout = jiffies + HZ;
  506. while (mcp251x_read_reg(spi, CANSTAT) & CANCTRL_REQOP_MASK) {
  507. schedule();
  508. if (time_after(jiffies, timeout)) {
  509. dev_err(&spi->dev, "MCP251x didn't"
  510. " enter in normal mode\n");
  511. return -EBUSY;
  512. }
  513. }
  514. }
  515. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  516. return 0;
  517. }
  518. static int mcp251x_do_set_bittiming(struct net_device *net)
  519. {
  520. struct mcp251x_priv *priv = netdev_priv(net);
  521. struct can_bittiming *bt = &priv->can.bittiming;
  522. struct spi_device *spi = priv->spi;
  523. mcp251x_write_reg(spi, CNF1, ((bt->sjw - 1) << CNF1_SJW_SHIFT) |
  524. (bt->brp - 1));
  525. mcp251x_write_reg(spi, CNF2, CNF2_BTLMODE |
  526. (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES ?
  527. CNF2_SAM : 0) |
  528. ((bt->phase_seg1 - 1) << CNF2_PS1_SHIFT) |
  529. (bt->prop_seg - 1));
  530. mcp251x_write_bits(spi, CNF3, CNF3_PHSEG2_MASK,
  531. (bt->phase_seg2 - 1));
  532. dev_dbg(&spi->dev, "CNF: 0x%02x 0x%02x 0x%02x\n",
  533. mcp251x_read_reg(spi, CNF1),
  534. mcp251x_read_reg(spi, CNF2),
  535. mcp251x_read_reg(spi, CNF3));
  536. return 0;
  537. }
  538. static int mcp251x_setup(struct net_device *net, struct mcp251x_priv *priv,
  539. struct spi_device *spi)
  540. {
  541. mcp251x_do_set_bittiming(net);
  542. mcp251x_write_reg(spi, RXBCTRL(0),
  543. RXBCTRL_BUKT | RXBCTRL_RXM0 | RXBCTRL_RXM1);
  544. mcp251x_write_reg(spi, RXBCTRL(1),
  545. RXBCTRL_RXM0 | RXBCTRL_RXM1);
  546. return 0;
  547. }
  548. static int mcp251x_hw_reset(struct spi_device *spi)
  549. {
  550. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  551. int ret;
  552. unsigned long timeout;
  553. priv->spi_tx_buf[0] = INSTRUCTION_RESET;
  554. ret = spi_write(spi, priv->spi_tx_buf, 1);
  555. if (ret) {
  556. dev_err(&spi->dev, "reset failed: ret = %d\n", ret);
  557. return -EIO;
  558. }
  559. /* Wait for reset to finish */
  560. timeout = jiffies + HZ;
  561. mdelay(10);
  562. while ((mcp251x_read_reg(spi, CANSTAT) & CANCTRL_REQOP_MASK)
  563. != CANCTRL_REQOP_CONF) {
  564. schedule();
  565. if (time_after(jiffies, timeout)) {
  566. dev_err(&spi->dev, "MCP251x didn't"
  567. " enter in conf mode after reset\n");
  568. return -EBUSY;
  569. }
  570. }
  571. return 0;
  572. }
  573. static int mcp251x_hw_probe(struct spi_device *spi)
  574. {
  575. int st1, st2;
  576. mcp251x_hw_reset(spi);
  577. /*
  578. * Please note that these are "magic values" based on after
  579. * reset defaults taken from data sheet which allows us to see
  580. * if we really have a chip on the bus (we avoid common all
  581. * zeroes or all ones situations)
  582. */
  583. st1 = mcp251x_read_reg(spi, CANSTAT) & 0xEE;
  584. st2 = mcp251x_read_reg(spi, CANCTRL) & 0x17;
  585. dev_dbg(&spi->dev, "CANSTAT 0x%02x CANCTRL 0x%02x\n", st1, st2);
  586. /* Check for power up default values */
  587. return (st1 == 0x80 && st2 == 0x07) ? 1 : 0;
  588. }
  589. static int mcp251x_power_enable(struct regulator *reg, int enable)
  590. {
  591. if (IS_ERR(reg))
  592. return 0;
  593. if (enable)
  594. return regulator_enable(reg);
  595. else
  596. return regulator_disable(reg);
  597. }
  598. static void mcp251x_open_clean(struct net_device *net)
  599. {
  600. struct mcp251x_priv *priv = netdev_priv(net);
  601. struct spi_device *spi = priv->spi;
  602. free_irq(spi->irq, priv);
  603. mcp251x_hw_sleep(spi);
  604. mcp251x_power_enable(priv->transceiver, 0);
  605. close_candev(net);
  606. }
  607. static int mcp251x_stop(struct net_device *net)
  608. {
  609. struct mcp251x_priv *priv = netdev_priv(net);
  610. struct spi_device *spi = priv->spi;
  611. close_candev(net);
  612. priv->force_quit = 1;
  613. free_irq(spi->irq, priv);
  614. destroy_workqueue(priv->wq);
  615. priv->wq = NULL;
  616. mutex_lock(&priv->mcp_lock);
  617. /* Disable and clear pending interrupts */
  618. mcp251x_write_reg(spi, CANINTE, 0x00);
  619. mcp251x_write_reg(spi, CANINTF, 0x00);
  620. mcp251x_write_reg(spi, TXBCTRL(0), 0);
  621. mcp251x_clean(net);
  622. mcp251x_hw_sleep(spi);
  623. mcp251x_power_enable(priv->transceiver, 0);
  624. priv->can.state = CAN_STATE_STOPPED;
  625. mutex_unlock(&priv->mcp_lock);
  626. can_led_event(net, CAN_LED_EVENT_STOP);
  627. return 0;
  628. }
  629. static void mcp251x_error_skb(struct net_device *net, int can_id, int data1)
  630. {
  631. struct sk_buff *skb;
  632. struct can_frame *frame;
  633. skb = alloc_can_err_skb(net, &frame);
  634. if (skb) {
  635. frame->can_id |= can_id;
  636. frame->data[1] = data1;
  637. netif_rx_ni(skb);
  638. } else {
  639. netdev_err(net, "cannot allocate error skb\n");
  640. }
  641. }
  642. static void mcp251x_tx_work_handler(struct work_struct *ws)
  643. {
  644. struct mcp251x_priv *priv = container_of(ws, struct mcp251x_priv,
  645. tx_work);
  646. struct spi_device *spi = priv->spi;
  647. struct net_device *net = priv->net;
  648. struct can_frame *frame;
  649. mutex_lock(&priv->mcp_lock);
  650. if (priv->tx_skb) {
  651. if (priv->can.state == CAN_STATE_BUS_OFF) {
  652. mcp251x_clean(net);
  653. } else {
  654. frame = (struct can_frame *)priv->tx_skb->data;
  655. if (frame->can_dlc > CAN_FRAME_MAX_DATA_LEN)
  656. frame->can_dlc = CAN_FRAME_MAX_DATA_LEN;
  657. mcp251x_hw_tx(spi, frame, 0);
  658. priv->tx_len = 1 + frame->can_dlc;
  659. can_put_echo_skb(priv->tx_skb, net, 0);
  660. priv->tx_skb = NULL;
  661. }
  662. }
  663. mutex_unlock(&priv->mcp_lock);
  664. }
  665. static void mcp251x_restart_work_handler(struct work_struct *ws)
  666. {
  667. struct mcp251x_priv *priv = container_of(ws, struct mcp251x_priv,
  668. restart_work);
  669. struct spi_device *spi = priv->spi;
  670. struct net_device *net = priv->net;
  671. mutex_lock(&priv->mcp_lock);
  672. if (priv->after_suspend) {
  673. mdelay(10);
  674. mcp251x_hw_reset(spi);
  675. mcp251x_setup(net, priv, spi);
  676. if (priv->after_suspend & AFTER_SUSPEND_RESTART) {
  677. mcp251x_set_normal_mode(spi);
  678. } else if (priv->after_suspend & AFTER_SUSPEND_UP) {
  679. netif_device_attach(net);
  680. mcp251x_clean(net);
  681. mcp251x_set_normal_mode(spi);
  682. netif_wake_queue(net);
  683. } else {
  684. mcp251x_hw_sleep(spi);
  685. }
  686. priv->after_suspend = 0;
  687. priv->force_quit = 0;
  688. }
  689. if (priv->restart_tx) {
  690. priv->restart_tx = 0;
  691. mcp251x_write_reg(spi, TXBCTRL(0), 0);
  692. mcp251x_clean(net);
  693. netif_wake_queue(net);
  694. mcp251x_error_skb(net, CAN_ERR_RESTARTED, 0);
  695. }
  696. mutex_unlock(&priv->mcp_lock);
  697. }
  698. static irqreturn_t mcp251x_can_ist(int irq, void *dev_id)
  699. {
  700. struct mcp251x_priv *priv = dev_id;
  701. struct spi_device *spi = priv->spi;
  702. struct net_device *net = priv->net;
  703. mutex_lock(&priv->mcp_lock);
  704. while (!priv->force_quit) {
  705. enum can_state new_state;
  706. u8 intf, eflag;
  707. u8 clear_intf = 0;
  708. int can_id = 0, data1 = 0;
  709. mcp251x_read_2regs(spi, CANINTF, &intf, &eflag);
  710. /* mask out flags we don't care about */
  711. intf &= CANINTF_RX | CANINTF_TX | CANINTF_ERR;
  712. /* receive buffer 0 */
  713. if (intf & CANINTF_RX0IF) {
  714. mcp251x_hw_rx(spi, 0);
  715. /*
  716. * Free one buffer ASAP
  717. * (The MCP2515 does this automatically.)
  718. */
  719. if (mcp251x_is_2510(spi))
  720. mcp251x_write_bits(spi, CANINTF, CANINTF_RX0IF, 0x00);
  721. }
  722. /* receive buffer 1 */
  723. if (intf & CANINTF_RX1IF) {
  724. mcp251x_hw_rx(spi, 1);
  725. /* the MCP2515 does this automatically */
  726. if (mcp251x_is_2510(spi))
  727. clear_intf |= CANINTF_RX1IF;
  728. }
  729. /* any error or tx interrupt we need to clear? */
  730. if (intf & (CANINTF_ERR | CANINTF_TX))
  731. clear_intf |= intf & (CANINTF_ERR | CANINTF_TX);
  732. if (clear_intf)
  733. mcp251x_write_bits(spi, CANINTF, clear_intf, 0x00);
  734. if (eflag)
  735. mcp251x_write_bits(spi, EFLG, eflag, 0x00);
  736. /* Update can state */
  737. if (eflag & EFLG_TXBO) {
  738. new_state = CAN_STATE_BUS_OFF;
  739. can_id |= CAN_ERR_BUSOFF;
  740. } else if (eflag & EFLG_TXEP) {
  741. new_state = CAN_STATE_ERROR_PASSIVE;
  742. can_id |= CAN_ERR_CRTL;
  743. data1 |= CAN_ERR_CRTL_TX_PASSIVE;
  744. } else if (eflag & EFLG_RXEP) {
  745. new_state = CAN_STATE_ERROR_PASSIVE;
  746. can_id |= CAN_ERR_CRTL;
  747. data1 |= CAN_ERR_CRTL_RX_PASSIVE;
  748. } else if (eflag & EFLG_TXWAR) {
  749. new_state = CAN_STATE_ERROR_WARNING;
  750. can_id |= CAN_ERR_CRTL;
  751. data1 |= CAN_ERR_CRTL_TX_WARNING;
  752. } else if (eflag & EFLG_RXWAR) {
  753. new_state = CAN_STATE_ERROR_WARNING;
  754. can_id |= CAN_ERR_CRTL;
  755. data1 |= CAN_ERR_CRTL_RX_WARNING;
  756. } else {
  757. new_state = CAN_STATE_ERROR_ACTIVE;
  758. }
  759. /* Update can state statistics */
  760. switch (priv->can.state) {
  761. case CAN_STATE_ERROR_ACTIVE:
  762. if (new_state >= CAN_STATE_ERROR_WARNING &&
  763. new_state <= CAN_STATE_BUS_OFF)
  764. priv->can.can_stats.error_warning++;
  765. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  766. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  767. new_state <= CAN_STATE_BUS_OFF)
  768. priv->can.can_stats.error_passive++;
  769. break;
  770. default:
  771. break;
  772. }
  773. priv->can.state = new_state;
  774. if (intf & CANINTF_ERRIF) {
  775. /* Handle overflow counters */
  776. if (eflag & (EFLG_RX0OVR | EFLG_RX1OVR)) {
  777. if (eflag & EFLG_RX0OVR) {
  778. net->stats.rx_over_errors++;
  779. net->stats.rx_errors++;
  780. }
  781. if (eflag & EFLG_RX1OVR) {
  782. net->stats.rx_over_errors++;
  783. net->stats.rx_errors++;
  784. }
  785. can_id |= CAN_ERR_CRTL;
  786. data1 |= CAN_ERR_CRTL_RX_OVERFLOW;
  787. }
  788. mcp251x_error_skb(net, can_id, data1);
  789. }
  790. if (priv->can.state == CAN_STATE_BUS_OFF) {
  791. if (priv->can.restart_ms == 0) {
  792. priv->force_quit = 1;
  793. can_bus_off(net);
  794. mcp251x_hw_sleep(spi);
  795. break;
  796. }
  797. }
  798. if (intf == 0)
  799. break;
  800. if (intf & CANINTF_TX) {
  801. net->stats.tx_packets++;
  802. net->stats.tx_bytes += priv->tx_len - 1;
  803. can_led_event(net, CAN_LED_EVENT_TX);
  804. if (priv->tx_len) {
  805. can_get_echo_skb(net, 0);
  806. priv->tx_len = 0;
  807. }
  808. netif_wake_queue(net);
  809. }
  810. }
  811. mutex_unlock(&priv->mcp_lock);
  812. return IRQ_HANDLED;
  813. }
  814. static int mcp251x_open(struct net_device *net)
  815. {
  816. struct mcp251x_priv *priv = netdev_priv(net);
  817. struct spi_device *spi = priv->spi;
  818. unsigned long flags = IRQF_ONESHOT | IRQF_TRIGGER_FALLING;
  819. int ret;
  820. ret = open_candev(net);
  821. if (ret) {
  822. dev_err(&spi->dev, "unable to set initial baudrate!\n");
  823. return ret;
  824. }
  825. mutex_lock(&priv->mcp_lock);
  826. mcp251x_power_enable(priv->transceiver, 1);
  827. priv->force_quit = 0;
  828. priv->tx_skb = NULL;
  829. priv->tx_len = 0;
  830. ret = request_threaded_irq(spi->irq, NULL, mcp251x_can_ist,
  831. flags, DEVICE_NAME, priv);
  832. if (ret) {
  833. dev_err(&spi->dev, "failed to acquire irq %d\n", spi->irq);
  834. mcp251x_power_enable(priv->transceiver, 0);
  835. close_candev(net);
  836. goto open_unlock;
  837. }
  838. priv->wq = create_freezable_workqueue("mcp251x_wq");
  839. INIT_WORK(&priv->tx_work, mcp251x_tx_work_handler);
  840. INIT_WORK(&priv->restart_work, mcp251x_restart_work_handler);
  841. ret = mcp251x_hw_reset(spi);
  842. if (ret) {
  843. mcp251x_open_clean(net);
  844. goto open_unlock;
  845. }
  846. ret = mcp251x_setup(net, priv, spi);
  847. if (ret) {
  848. mcp251x_open_clean(net);
  849. goto open_unlock;
  850. }
  851. ret = mcp251x_set_normal_mode(spi);
  852. if (ret) {
  853. mcp251x_open_clean(net);
  854. goto open_unlock;
  855. }
  856. can_led_event(net, CAN_LED_EVENT_OPEN);
  857. netif_wake_queue(net);
  858. open_unlock:
  859. mutex_unlock(&priv->mcp_lock);
  860. return ret;
  861. }
  862. static const struct net_device_ops mcp251x_netdev_ops = {
  863. .ndo_open = mcp251x_open,
  864. .ndo_stop = mcp251x_stop,
  865. .ndo_start_xmit = mcp251x_hard_start_xmit,
  866. };
  867. static const struct of_device_id mcp251x_of_match[] = {
  868. {
  869. .compatible = "microchip,mcp2510",
  870. .data = (void *)CAN_MCP251X_MCP2510,
  871. },
  872. {
  873. .compatible = "microchip,mcp2515",
  874. .data = (void *)CAN_MCP251X_MCP2515,
  875. },
  876. { }
  877. };
  878. MODULE_DEVICE_TABLE(of, mcp251x_of_match);
  879. static const struct spi_device_id mcp251x_id_table[] = {
  880. {
  881. .name = "mcp2510",
  882. .driver_data = (kernel_ulong_t)CAN_MCP251X_MCP2510,
  883. },
  884. {
  885. .name = "mcp2515",
  886. .driver_data = (kernel_ulong_t)CAN_MCP251X_MCP2515,
  887. },
  888. { }
  889. };
  890. MODULE_DEVICE_TABLE(spi, mcp251x_id_table);
  891. static int mcp251x_can_probe(struct spi_device *spi)
  892. {
  893. const struct of_device_id *of_id = of_match_device(mcp251x_of_match,
  894. &spi->dev);
  895. struct mcp251x_platform_data *pdata = dev_get_platdata(&spi->dev);
  896. struct net_device *net;
  897. struct mcp251x_priv *priv;
  898. int freq, ret = -ENODEV;
  899. struct clk *clk;
  900. clk = devm_clk_get(&spi->dev, NULL);
  901. if (IS_ERR(clk)) {
  902. if (pdata)
  903. freq = pdata->oscillator_frequency;
  904. else
  905. return PTR_ERR(clk);
  906. } else {
  907. freq = clk_get_rate(clk);
  908. }
  909. /* Sanity check */
  910. if (freq < 1000000 || freq > 25000000)
  911. return -ERANGE;
  912. /* Allocate can/net device */
  913. net = alloc_candev(sizeof(struct mcp251x_priv), TX_ECHO_SKB_MAX);
  914. if (!net)
  915. return -ENOMEM;
  916. if (!IS_ERR(clk)) {
  917. ret = clk_prepare_enable(clk);
  918. if (ret)
  919. goto out_free;
  920. }
  921. net->netdev_ops = &mcp251x_netdev_ops;
  922. net->flags |= IFF_ECHO;
  923. priv = netdev_priv(net);
  924. priv->can.bittiming_const = &mcp251x_bittiming_const;
  925. priv->can.do_set_mode = mcp251x_do_set_mode;
  926. priv->can.clock.freq = freq / 2;
  927. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES |
  928. CAN_CTRLMODE_LOOPBACK | CAN_CTRLMODE_LISTENONLY;
  929. if (of_id)
  930. priv->model = (enum mcp251x_model)of_id->data;
  931. else
  932. priv->model = spi_get_device_id(spi)->driver_data;
  933. priv->net = net;
  934. priv->clk = clk;
  935. priv->power = devm_regulator_get(&spi->dev, "vdd");
  936. priv->transceiver = devm_regulator_get(&spi->dev, "xceiver");
  937. if ((PTR_ERR(priv->power) == -EPROBE_DEFER) ||
  938. (PTR_ERR(priv->transceiver) == -EPROBE_DEFER)) {
  939. ret = -EPROBE_DEFER;
  940. goto out_clk;
  941. }
  942. ret = mcp251x_power_enable(priv->power, 1);
  943. if (ret)
  944. goto out_clk;
  945. spi_set_drvdata(spi, priv);
  946. priv->spi = spi;
  947. mutex_init(&priv->mcp_lock);
  948. /* If requested, allocate DMA buffers */
  949. if (mcp251x_enable_dma) {
  950. spi->dev.coherent_dma_mask = ~0;
  951. /*
  952. * Minimum coherent DMA allocation is PAGE_SIZE, so allocate
  953. * that much and share it between Tx and Rx DMA buffers.
  954. */
  955. priv->spi_tx_buf = dma_alloc_coherent(&spi->dev,
  956. PAGE_SIZE,
  957. &priv->spi_tx_dma,
  958. GFP_DMA);
  959. if (priv->spi_tx_buf) {
  960. priv->spi_rx_buf = (priv->spi_tx_buf + (PAGE_SIZE / 2));
  961. priv->spi_rx_dma = (dma_addr_t)(priv->spi_tx_dma +
  962. (PAGE_SIZE / 2));
  963. } else {
  964. /* Fall back to non-DMA */
  965. mcp251x_enable_dma = 0;
  966. }
  967. }
  968. /* Allocate non-DMA buffers */
  969. if (!mcp251x_enable_dma) {
  970. priv->spi_tx_buf = devm_kzalloc(&spi->dev, SPI_TRANSFER_BUF_LEN,
  971. GFP_KERNEL);
  972. if (!priv->spi_tx_buf) {
  973. ret = -ENOMEM;
  974. goto error_probe;
  975. }
  976. priv->spi_rx_buf = devm_kzalloc(&spi->dev, SPI_TRANSFER_BUF_LEN,
  977. GFP_KERNEL);
  978. if (!priv->spi_rx_buf) {
  979. ret = -ENOMEM;
  980. goto error_probe;
  981. }
  982. }
  983. SET_NETDEV_DEV(net, &spi->dev);
  984. /* Configure the SPI bus */
  985. spi->mode = spi->mode ? : SPI_MODE_0;
  986. if (mcp251x_is_2510(spi))
  987. spi->max_speed_hz = spi->max_speed_hz ? : 5 * 1000 * 1000;
  988. else
  989. spi->max_speed_hz = spi->max_speed_hz ? : 10 * 1000 * 1000;
  990. spi->bits_per_word = 8;
  991. spi_setup(spi);
  992. /* Here is OK to not lock the MCP, no one knows about it yet */
  993. if (!mcp251x_hw_probe(spi)) {
  994. ret = -ENODEV;
  995. goto error_probe;
  996. }
  997. mcp251x_hw_sleep(spi);
  998. ret = register_candev(net);
  999. if (ret)
  1000. goto error_probe;
  1001. devm_can_led_init(net);
  1002. return ret;
  1003. error_probe:
  1004. if (mcp251x_enable_dma)
  1005. dma_free_coherent(&spi->dev, PAGE_SIZE,
  1006. priv->spi_tx_buf, priv->spi_tx_dma);
  1007. mcp251x_power_enable(priv->power, 0);
  1008. out_clk:
  1009. if (!IS_ERR(clk))
  1010. clk_disable_unprepare(clk);
  1011. out_free:
  1012. free_candev(net);
  1013. return ret;
  1014. }
  1015. static int mcp251x_can_remove(struct spi_device *spi)
  1016. {
  1017. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  1018. struct net_device *net = priv->net;
  1019. unregister_candev(net);
  1020. if (mcp251x_enable_dma) {
  1021. dma_free_coherent(&spi->dev, PAGE_SIZE,
  1022. priv->spi_tx_buf, priv->spi_tx_dma);
  1023. }
  1024. mcp251x_power_enable(priv->power, 0);
  1025. if (!IS_ERR(priv->clk))
  1026. clk_disable_unprepare(priv->clk);
  1027. free_candev(net);
  1028. return 0;
  1029. }
  1030. static int __maybe_unused mcp251x_can_suspend(struct device *dev)
  1031. {
  1032. struct spi_device *spi = to_spi_device(dev);
  1033. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  1034. struct net_device *net = priv->net;
  1035. priv->force_quit = 1;
  1036. disable_irq(spi->irq);
  1037. /*
  1038. * Note: at this point neither IST nor workqueues are running.
  1039. * open/stop cannot be called anyway so locking is not needed
  1040. */
  1041. if (netif_running(net)) {
  1042. netif_device_detach(net);
  1043. mcp251x_hw_sleep(spi);
  1044. mcp251x_power_enable(priv->transceiver, 0);
  1045. priv->after_suspend = AFTER_SUSPEND_UP;
  1046. } else {
  1047. priv->after_suspend = AFTER_SUSPEND_DOWN;
  1048. }
  1049. if (!IS_ERR(priv->power)) {
  1050. regulator_disable(priv->power);
  1051. priv->after_suspend |= AFTER_SUSPEND_POWER;
  1052. }
  1053. return 0;
  1054. }
  1055. static int __maybe_unused mcp251x_can_resume(struct device *dev)
  1056. {
  1057. struct spi_device *spi = to_spi_device(dev);
  1058. struct mcp251x_priv *priv = spi_get_drvdata(spi);
  1059. if (priv->after_suspend & AFTER_SUSPEND_POWER) {
  1060. mcp251x_power_enable(priv->power, 1);
  1061. queue_work(priv->wq, &priv->restart_work);
  1062. } else {
  1063. if (priv->after_suspend & AFTER_SUSPEND_UP) {
  1064. mcp251x_power_enable(priv->transceiver, 1);
  1065. queue_work(priv->wq, &priv->restart_work);
  1066. } else {
  1067. priv->after_suspend = 0;
  1068. }
  1069. }
  1070. priv->force_quit = 0;
  1071. enable_irq(spi->irq);
  1072. return 0;
  1073. }
  1074. static SIMPLE_DEV_PM_OPS(mcp251x_can_pm_ops, mcp251x_can_suspend,
  1075. mcp251x_can_resume);
  1076. static struct spi_driver mcp251x_can_driver = {
  1077. .driver = {
  1078. .name = DEVICE_NAME,
  1079. .owner = THIS_MODULE,
  1080. .of_match_table = mcp251x_of_match,
  1081. .pm = &mcp251x_can_pm_ops,
  1082. },
  1083. .id_table = mcp251x_id_table,
  1084. .probe = mcp251x_can_probe,
  1085. .remove = mcp251x_can_remove,
  1086. };
  1087. module_spi_driver(mcp251x_can_driver);
  1088. MODULE_AUTHOR("Chris Elston <celston@katalix.com>, "
  1089. "Christian Pellegrin <chripell@evolware.org>");
  1090. MODULE_DESCRIPTION("Microchip 251x CAN driver");
  1091. MODULE_LICENSE("GPL v2");