intel_runtime_pm.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define GEN9_ENABLE_DC5(dev) 0
  49. #define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
  50. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  51. for (i = 0; \
  52. i < (power_domains)->power_well_count && \
  53. ((power_well) = &(power_domains)->power_wells[i]); \
  54. i++) \
  55. if ((power_well)->domains & (domain_mask))
  56. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  57. for (i = (power_domains)->power_well_count - 1; \
  58. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  59. i--) \
  60. if ((power_well)->domains & (domain_mask))
  61. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  62. int power_well_id);
  63. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  64. struct i915_power_well *power_well)
  65. {
  66. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  67. power_well->ops->enable(dev_priv, power_well);
  68. power_well->hw_enabled = true;
  69. }
  70. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  71. struct i915_power_well *power_well)
  72. {
  73. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  74. power_well->hw_enabled = false;
  75. power_well->ops->disable(dev_priv, power_well);
  76. }
  77. /*
  78. * We should only use the power well if we explicitly asked the hardware to
  79. * enable it, so check if it's enabled and also check if we've requested it to
  80. * be enabled.
  81. */
  82. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  83. struct i915_power_well *power_well)
  84. {
  85. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  86. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  87. }
  88. /**
  89. * __intel_display_power_is_enabled - unlocked check for a power domain
  90. * @dev_priv: i915 device instance
  91. * @domain: power domain to check
  92. *
  93. * This is the unlocked version of intel_display_power_is_enabled() and should
  94. * only be used from error capture and recovery code where deadlocks are
  95. * possible.
  96. *
  97. * Returns:
  98. * True when the power domain is enabled, false otherwise.
  99. */
  100. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  101. enum intel_display_power_domain domain)
  102. {
  103. struct i915_power_domains *power_domains;
  104. struct i915_power_well *power_well;
  105. bool is_enabled;
  106. int i;
  107. if (dev_priv->pm.suspended)
  108. return false;
  109. power_domains = &dev_priv->power_domains;
  110. is_enabled = true;
  111. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  112. if (power_well->always_on)
  113. continue;
  114. if (!power_well->hw_enabled) {
  115. is_enabled = false;
  116. break;
  117. }
  118. }
  119. return is_enabled;
  120. }
  121. /**
  122. * intel_display_power_is_enabled - check for a power domain
  123. * @dev_priv: i915 device instance
  124. * @domain: power domain to check
  125. *
  126. * This function can be used to check the hw power domain state. It is mostly
  127. * used in hardware state readout functions. Everywhere else code should rely
  128. * upon explicit power domain reference counting to ensure that the hardware
  129. * block is powered up before accessing it.
  130. *
  131. * Callers must hold the relevant modesetting locks to ensure that concurrent
  132. * threads can't disable the power well while the caller tries to read a few
  133. * registers.
  134. *
  135. * Returns:
  136. * True when the power domain is enabled, false otherwise.
  137. */
  138. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  139. enum intel_display_power_domain domain)
  140. {
  141. struct i915_power_domains *power_domains;
  142. bool ret;
  143. power_domains = &dev_priv->power_domains;
  144. mutex_lock(&power_domains->lock);
  145. ret = __intel_display_power_is_enabled(dev_priv, domain);
  146. mutex_unlock(&power_domains->lock);
  147. return ret;
  148. }
  149. /**
  150. * intel_display_set_init_power - set the initial power domain state
  151. * @dev_priv: i915 device instance
  152. * @enable: whether to enable or disable the initial power domain state
  153. *
  154. * For simplicity our driver load/unload and system suspend/resume code assumes
  155. * that all power domains are always enabled. This functions controls the state
  156. * of this little hack. While the initial power domain state is enabled runtime
  157. * pm is effectively disabled.
  158. */
  159. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  160. bool enable)
  161. {
  162. if (dev_priv->power_domains.init_power_on == enable)
  163. return;
  164. if (enable)
  165. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  166. else
  167. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  168. dev_priv->power_domains.init_power_on = enable;
  169. }
  170. /*
  171. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  172. * when not needed anymore. We have 4 registers that can request the power well
  173. * to be enabled, and it will only be disabled if none of the registers is
  174. * requesting it to be enabled.
  175. */
  176. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  177. {
  178. struct drm_device *dev = dev_priv->dev;
  179. /*
  180. * After we re-enable the power well, if we touch VGA register 0x3d5
  181. * we'll get unclaimed register interrupts. This stops after we write
  182. * anything to the VGA MSR register. The vgacon module uses this
  183. * register all the time, so if we unbind our driver and, as a
  184. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  185. * console_unlock(). So make here we touch the VGA MSR register, making
  186. * sure vgacon can keep working normally without triggering interrupts
  187. * and error messages.
  188. */
  189. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  190. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  191. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  192. if (IS_BROADWELL(dev))
  193. gen8_irq_power_well_post_enable(dev_priv,
  194. 1 << PIPE_C | 1 << PIPE_B);
  195. }
  196. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  197. struct i915_power_well *power_well)
  198. {
  199. struct drm_device *dev = dev_priv->dev;
  200. /*
  201. * After we re-enable the power well, if we touch VGA register 0x3d5
  202. * we'll get unclaimed register interrupts. This stops after we write
  203. * anything to the VGA MSR register. The vgacon module uses this
  204. * register all the time, so if we unbind our driver and, as a
  205. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  206. * console_unlock(). So make here we touch the VGA MSR register, making
  207. * sure vgacon can keep working normally without triggering interrupts
  208. * and error messages.
  209. */
  210. if (power_well->data == SKL_DISP_PW_2) {
  211. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  212. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  213. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  214. gen8_irq_power_well_post_enable(dev_priv,
  215. 1 << PIPE_C | 1 << PIPE_B);
  216. }
  217. if (power_well->data == SKL_DISP_PW_1) {
  218. intel_prepare_ddi(dev);
  219. gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
  220. }
  221. }
  222. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  223. struct i915_power_well *power_well, bool enable)
  224. {
  225. bool is_enabled, enable_requested;
  226. uint32_t tmp;
  227. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  228. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  229. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  230. if (enable) {
  231. if (!enable_requested)
  232. I915_WRITE(HSW_PWR_WELL_DRIVER,
  233. HSW_PWR_WELL_ENABLE_REQUEST);
  234. if (!is_enabled) {
  235. DRM_DEBUG_KMS("Enabling power well\n");
  236. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  237. HSW_PWR_WELL_STATE_ENABLED), 20))
  238. DRM_ERROR("Timeout enabling power well\n");
  239. hsw_power_well_post_enable(dev_priv);
  240. }
  241. } else {
  242. if (enable_requested) {
  243. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  244. POSTING_READ(HSW_PWR_WELL_DRIVER);
  245. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  246. }
  247. }
  248. }
  249. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  250. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  251. BIT(POWER_DOMAIN_PIPE_B) | \
  252. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  253. BIT(POWER_DOMAIN_PIPE_C) | \
  254. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  255. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  256. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  257. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  258. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  259. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  260. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  261. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  262. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  263. BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
  264. BIT(POWER_DOMAIN_AUX_B) | \
  265. BIT(POWER_DOMAIN_AUX_C) | \
  266. BIT(POWER_DOMAIN_AUX_D) | \
  267. BIT(POWER_DOMAIN_AUDIO) | \
  268. BIT(POWER_DOMAIN_VGA) | \
  269. BIT(POWER_DOMAIN_INIT))
  270. #define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  271. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  272. BIT(POWER_DOMAIN_PLLS) | \
  273. BIT(POWER_DOMAIN_PIPE_A) | \
  274. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  275. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  276. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  277. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  278. BIT(POWER_DOMAIN_AUX_A) | \
  279. BIT(POWER_DOMAIN_INIT))
  280. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  281. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  282. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  283. BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
  284. BIT(POWER_DOMAIN_INIT))
  285. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  286. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  287. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  288. BIT(POWER_DOMAIN_INIT))
  289. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  290. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  291. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  292. BIT(POWER_DOMAIN_INIT))
  293. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  294. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  295. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  296. BIT(POWER_DOMAIN_INIT))
  297. #define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
  298. SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  299. BIT(POWER_DOMAIN_PLLS) | \
  300. BIT(POWER_DOMAIN_INIT))
  301. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  302. (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  303. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  304. SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
  305. SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
  306. SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
  307. SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
  308. SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
  309. BIT(POWER_DOMAIN_INIT))
  310. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  311. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  312. BIT(POWER_DOMAIN_PIPE_B) | \
  313. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  314. BIT(POWER_DOMAIN_PIPE_C) | \
  315. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  316. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  317. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  318. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  319. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  320. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  321. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  322. BIT(POWER_DOMAIN_AUX_B) | \
  323. BIT(POWER_DOMAIN_AUX_C) | \
  324. BIT(POWER_DOMAIN_AUDIO) | \
  325. BIT(POWER_DOMAIN_VGA) | \
  326. BIT(POWER_DOMAIN_INIT))
  327. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  328. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  329. BIT(POWER_DOMAIN_PIPE_A) | \
  330. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  331. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  332. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  333. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  334. BIT(POWER_DOMAIN_AUX_A) | \
  335. BIT(POWER_DOMAIN_PLLS) | \
  336. BIT(POWER_DOMAIN_INIT))
  337. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  338. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  339. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  340. BIT(POWER_DOMAIN_INIT))
  341. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  342. {
  343. struct drm_device *dev = dev_priv->dev;
  344. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  345. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  346. "DC9 already programmed to be enabled.\n");
  347. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  348. "DC5 still not disabled to enable DC9.\n");
  349. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  350. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  351. /*
  352. * TODO: check for the following to verify the conditions to enter DC9
  353. * state are satisfied:
  354. * 1] Check relevant display engine registers to verify if mode set
  355. * disable sequence was followed.
  356. * 2] Check if display uninitialize sequence is initialized.
  357. */
  358. }
  359. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  360. {
  361. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  362. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  363. "DC9 already programmed to be disabled.\n");
  364. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  365. "DC5 still not disabled.\n");
  366. /*
  367. * TODO: check for the following to verify DC9 state was indeed
  368. * entered before programming to disable it:
  369. * 1] Check relevant display engine registers to verify if mode
  370. * set disable sequence was followed.
  371. * 2] Check if display uninitialize sequence is initialized.
  372. */
  373. }
  374. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  375. {
  376. uint32_t val;
  377. assert_can_enable_dc9(dev_priv);
  378. DRM_DEBUG_KMS("Enabling DC9\n");
  379. val = I915_READ(DC_STATE_EN);
  380. val |= DC_STATE_EN_DC9;
  381. I915_WRITE(DC_STATE_EN, val);
  382. POSTING_READ(DC_STATE_EN);
  383. }
  384. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  385. {
  386. uint32_t val;
  387. assert_can_disable_dc9(dev_priv);
  388. DRM_DEBUG_KMS("Disabling DC9\n");
  389. val = I915_READ(DC_STATE_EN);
  390. val &= ~DC_STATE_EN_DC9;
  391. I915_WRITE(DC_STATE_EN, val);
  392. POSTING_READ(DC_STATE_EN);
  393. }
  394. static void gen9_set_dc_state_debugmask_memory_up(
  395. struct drm_i915_private *dev_priv)
  396. {
  397. uint32_t val;
  398. /* The below bit doesn't need to be cleared ever afterwards */
  399. val = I915_READ(DC_STATE_DEBUG);
  400. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  401. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  402. I915_WRITE(DC_STATE_DEBUG, val);
  403. POSTING_READ(DC_STATE_DEBUG);
  404. }
  405. }
  406. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  407. {
  408. struct drm_device *dev = dev_priv->dev;
  409. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  410. SKL_DISP_PW_2);
  411. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  412. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  413. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  414. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  415. "DC5 already programmed to be enabled.\n");
  416. WARN_ONCE(dev_priv->pm.suspended,
  417. "DC5 cannot be enabled, if platform is runtime-suspended.\n");
  418. assert_csr_loaded(dev_priv);
  419. }
  420. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  421. {
  422. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  423. SKL_DISP_PW_2);
  424. /*
  425. * During initialization, the firmware may not be loaded yet.
  426. * We still want to make sure that the DC enabling flag is cleared.
  427. */
  428. if (dev_priv->power_domains.initializing)
  429. return;
  430. WARN_ONCE(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
  431. WARN_ONCE(dev_priv->pm.suspended,
  432. "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
  433. }
  434. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  435. {
  436. uint32_t val;
  437. assert_can_enable_dc5(dev_priv);
  438. DRM_DEBUG_KMS("Enabling DC5\n");
  439. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  440. val = I915_READ(DC_STATE_EN);
  441. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  442. val |= DC_STATE_EN_UPTO_DC5;
  443. I915_WRITE(DC_STATE_EN, val);
  444. POSTING_READ(DC_STATE_EN);
  445. }
  446. static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
  447. {
  448. uint32_t val;
  449. assert_can_disable_dc5(dev_priv);
  450. DRM_DEBUG_KMS("Disabling DC5\n");
  451. val = I915_READ(DC_STATE_EN);
  452. val &= ~DC_STATE_EN_UPTO_DC5;
  453. I915_WRITE(DC_STATE_EN, val);
  454. POSTING_READ(DC_STATE_EN);
  455. }
  456. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  457. {
  458. struct drm_device *dev = dev_priv->dev;
  459. WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  460. WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  461. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  462. "Backlight is not disabled.\n");
  463. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  464. "DC6 already programmed to be enabled.\n");
  465. assert_csr_loaded(dev_priv);
  466. }
  467. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  468. {
  469. /*
  470. * During initialization, the firmware may not be loaded yet.
  471. * We still want to make sure that the DC enabling flag is cleared.
  472. */
  473. if (dev_priv->power_domains.initializing)
  474. return;
  475. assert_csr_loaded(dev_priv);
  476. WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  477. "DC6 already programmed to be disabled.\n");
  478. }
  479. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  480. {
  481. uint32_t val;
  482. assert_can_enable_dc6(dev_priv);
  483. DRM_DEBUG_KMS("Enabling DC6\n");
  484. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  485. val = I915_READ(DC_STATE_EN);
  486. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  487. val |= DC_STATE_EN_UPTO_DC6;
  488. I915_WRITE(DC_STATE_EN, val);
  489. POSTING_READ(DC_STATE_EN);
  490. }
  491. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  492. {
  493. uint32_t val;
  494. assert_can_disable_dc6(dev_priv);
  495. DRM_DEBUG_KMS("Disabling DC6\n");
  496. val = I915_READ(DC_STATE_EN);
  497. val &= ~DC_STATE_EN_UPTO_DC6;
  498. I915_WRITE(DC_STATE_EN, val);
  499. POSTING_READ(DC_STATE_EN);
  500. }
  501. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  502. struct i915_power_well *power_well, bool enable)
  503. {
  504. struct drm_device *dev = dev_priv->dev;
  505. uint32_t tmp, fuse_status;
  506. uint32_t req_mask, state_mask;
  507. bool is_enabled, enable_requested, check_fuse_status = false;
  508. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  509. fuse_status = I915_READ(SKL_FUSE_STATUS);
  510. switch (power_well->data) {
  511. case SKL_DISP_PW_1:
  512. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  513. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  514. DRM_ERROR("PG0 not enabled\n");
  515. return;
  516. }
  517. break;
  518. case SKL_DISP_PW_2:
  519. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  520. DRM_ERROR("PG1 in disabled state\n");
  521. return;
  522. }
  523. break;
  524. case SKL_DISP_PW_DDI_A_E:
  525. case SKL_DISP_PW_DDI_B:
  526. case SKL_DISP_PW_DDI_C:
  527. case SKL_DISP_PW_DDI_D:
  528. case SKL_DISP_PW_MISC_IO:
  529. break;
  530. default:
  531. WARN(1, "Unknown power well %lu\n", power_well->data);
  532. return;
  533. }
  534. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  535. enable_requested = tmp & req_mask;
  536. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  537. is_enabled = tmp & state_mask;
  538. if (enable) {
  539. if (!enable_requested) {
  540. WARN((tmp & state_mask) &&
  541. !I915_READ(HSW_PWR_WELL_BIOS),
  542. "Invalid for power well status to be enabled, unless done by the BIOS, \
  543. when request is to disable!\n");
  544. if (power_well->data == SKL_DISP_PW_2) {
  545. if (GEN9_ENABLE_DC5(dev))
  546. gen9_disable_dc5(dev_priv);
  547. if (SKL_ENABLE_DC6(dev)) {
  548. /*
  549. * DDI buffer programming unnecessary during driver-load/resume
  550. * as it's already done during modeset initialization then.
  551. * It's also invalid here as encoder list is still uninitialized.
  552. */
  553. if (!dev_priv->power_domains.initializing)
  554. intel_prepare_ddi(dev);
  555. }
  556. }
  557. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  558. }
  559. if (!is_enabled) {
  560. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  561. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  562. state_mask), 1))
  563. DRM_ERROR("%s enable timeout\n",
  564. power_well->name);
  565. check_fuse_status = true;
  566. }
  567. } else {
  568. if (enable_requested) {
  569. if (IS_SKYLAKE(dev) &&
  570. (power_well->data == SKL_DISP_PW_1) &&
  571. (intel_csr_load_status_get(dev_priv) == FW_LOADED))
  572. DRM_DEBUG_KMS("Not Disabling PW1, dmc will handle\n");
  573. else {
  574. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  575. POSTING_READ(HSW_PWR_WELL_DRIVER);
  576. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  577. }
  578. if (GEN9_ENABLE_DC5(dev) &&
  579. power_well->data == SKL_DISP_PW_2) {
  580. enum csr_state state;
  581. /* TODO: wait for a completion event or
  582. * similar here instead of busy
  583. * waiting using wait_for function.
  584. */
  585. wait_for((state = intel_csr_load_status_get(dev_priv)) !=
  586. FW_UNINITIALIZED, 1000);
  587. if (state != FW_LOADED)
  588. DRM_DEBUG("CSR firmware not ready (%d)\n",
  589. state);
  590. else
  591. gen9_enable_dc5(dev_priv);
  592. }
  593. }
  594. }
  595. if (check_fuse_status) {
  596. if (power_well->data == SKL_DISP_PW_1) {
  597. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  598. SKL_FUSE_PG1_DIST_STATUS), 1))
  599. DRM_ERROR("PG1 distributing status timeout\n");
  600. } else if (power_well->data == SKL_DISP_PW_2) {
  601. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  602. SKL_FUSE_PG2_DIST_STATUS), 1))
  603. DRM_ERROR("PG2 distributing status timeout\n");
  604. }
  605. }
  606. if (enable && !is_enabled)
  607. skl_power_well_post_enable(dev_priv, power_well);
  608. }
  609. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  610. struct i915_power_well *power_well)
  611. {
  612. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  613. /*
  614. * We're taking over the BIOS, so clear any requests made by it since
  615. * the driver is in charge now.
  616. */
  617. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  618. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  619. }
  620. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  621. struct i915_power_well *power_well)
  622. {
  623. hsw_set_power_well(dev_priv, power_well, true);
  624. }
  625. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  626. struct i915_power_well *power_well)
  627. {
  628. hsw_set_power_well(dev_priv, power_well, false);
  629. }
  630. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  631. struct i915_power_well *power_well)
  632. {
  633. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  634. SKL_POWER_WELL_STATE(power_well->data);
  635. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  636. }
  637. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  638. struct i915_power_well *power_well)
  639. {
  640. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  641. /* Clear any request made by BIOS as driver is taking over */
  642. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  643. }
  644. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  645. struct i915_power_well *power_well)
  646. {
  647. skl_set_power_well(dev_priv, power_well, true);
  648. }
  649. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  650. struct i915_power_well *power_well)
  651. {
  652. skl_set_power_well(dev_priv, power_well, false);
  653. }
  654. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  655. struct i915_power_well *power_well)
  656. {
  657. }
  658. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  659. struct i915_power_well *power_well)
  660. {
  661. return true;
  662. }
  663. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  664. struct i915_power_well *power_well, bool enable)
  665. {
  666. enum punit_power_well power_well_id = power_well->data;
  667. u32 mask;
  668. u32 state;
  669. u32 ctrl;
  670. mask = PUNIT_PWRGT_MASK(power_well_id);
  671. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  672. PUNIT_PWRGT_PWR_GATE(power_well_id);
  673. mutex_lock(&dev_priv->rps.hw_lock);
  674. #define COND \
  675. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  676. if (COND)
  677. goto out;
  678. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  679. ctrl &= ~mask;
  680. ctrl |= state;
  681. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  682. if (wait_for(COND, 100))
  683. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  684. state,
  685. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  686. #undef COND
  687. out:
  688. mutex_unlock(&dev_priv->rps.hw_lock);
  689. }
  690. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  691. struct i915_power_well *power_well)
  692. {
  693. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  694. }
  695. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  696. struct i915_power_well *power_well)
  697. {
  698. vlv_set_power_well(dev_priv, power_well, true);
  699. }
  700. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  701. struct i915_power_well *power_well)
  702. {
  703. vlv_set_power_well(dev_priv, power_well, false);
  704. }
  705. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  706. struct i915_power_well *power_well)
  707. {
  708. int power_well_id = power_well->data;
  709. bool enabled = false;
  710. u32 mask;
  711. u32 state;
  712. u32 ctrl;
  713. mask = PUNIT_PWRGT_MASK(power_well_id);
  714. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  715. mutex_lock(&dev_priv->rps.hw_lock);
  716. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  717. /*
  718. * We only ever set the power-on and power-gate states, anything
  719. * else is unexpected.
  720. */
  721. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  722. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  723. if (state == ctrl)
  724. enabled = true;
  725. /*
  726. * A transient state at this point would mean some unexpected party
  727. * is poking at the power controls too.
  728. */
  729. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  730. WARN_ON(ctrl != state);
  731. mutex_unlock(&dev_priv->rps.hw_lock);
  732. return enabled;
  733. }
  734. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  735. {
  736. enum pipe pipe;
  737. /*
  738. * Enable the CRI clock source so we can get at the
  739. * display and the reference clock for VGA
  740. * hotplug / manual detection. Supposedly DSI also
  741. * needs the ref clock up and running.
  742. *
  743. * CHV DPLL B/C have some issues if VGA mode is enabled.
  744. */
  745. for_each_pipe(dev_priv->dev, pipe) {
  746. u32 val = I915_READ(DPLL(pipe));
  747. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  748. if (pipe != PIPE_A)
  749. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  750. I915_WRITE(DPLL(pipe), val);
  751. }
  752. spin_lock_irq(&dev_priv->irq_lock);
  753. valleyview_enable_display_irqs(dev_priv);
  754. spin_unlock_irq(&dev_priv->irq_lock);
  755. /*
  756. * During driver initialization/resume we can avoid restoring the
  757. * part of the HW/SW state that will be inited anyway explicitly.
  758. */
  759. if (dev_priv->power_domains.initializing)
  760. return;
  761. intel_hpd_init(dev_priv);
  762. i915_redisable_vga_power_on(dev_priv->dev);
  763. }
  764. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  765. {
  766. spin_lock_irq(&dev_priv->irq_lock);
  767. valleyview_disable_display_irqs(dev_priv);
  768. spin_unlock_irq(&dev_priv->irq_lock);
  769. vlv_power_sequencer_reset(dev_priv);
  770. }
  771. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  772. struct i915_power_well *power_well)
  773. {
  774. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  775. vlv_set_power_well(dev_priv, power_well, true);
  776. vlv_display_power_well_init(dev_priv);
  777. }
  778. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  779. struct i915_power_well *power_well)
  780. {
  781. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  782. vlv_display_power_well_deinit(dev_priv);
  783. vlv_set_power_well(dev_priv, power_well, false);
  784. }
  785. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  786. struct i915_power_well *power_well)
  787. {
  788. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  789. /* since ref/cri clock was enabled */
  790. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  791. vlv_set_power_well(dev_priv, power_well, true);
  792. /*
  793. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  794. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  795. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  796. * b. The other bits such as sfr settings / modesel may all
  797. * be set to 0.
  798. *
  799. * This should only be done on init and resume from S3 with
  800. * both PLLs disabled, or we risk losing DPIO and PLL
  801. * synchronization.
  802. */
  803. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  804. }
  805. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  806. struct i915_power_well *power_well)
  807. {
  808. enum pipe pipe;
  809. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  810. for_each_pipe(dev_priv, pipe)
  811. assert_pll_disabled(dev_priv, pipe);
  812. /* Assert common reset */
  813. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  814. vlv_set_power_well(dev_priv, power_well, false);
  815. }
  816. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  817. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  818. int power_well_id)
  819. {
  820. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  821. struct i915_power_well *power_well;
  822. int i;
  823. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  824. if (power_well->data == power_well_id)
  825. return power_well;
  826. }
  827. return NULL;
  828. }
  829. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  830. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  831. {
  832. struct i915_power_well *cmn_bc =
  833. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  834. struct i915_power_well *cmn_d =
  835. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  836. u32 phy_control = dev_priv->chv_phy_control;
  837. u32 phy_status = 0;
  838. u32 phy_status_mask = 0xffffffff;
  839. u32 tmp;
  840. /*
  841. * The BIOS can leave the PHY is some weird state
  842. * where it doesn't fully power down some parts.
  843. * Disable the asserts until the PHY has been fully
  844. * reset (ie. the power well has been disabled at
  845. * least once).
  846. */
  847. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  848. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  849. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  850. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  851. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  852. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  853. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  854. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  855. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  856. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  857. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  858. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  859. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  860. /* this assumes override is only used to enable lanes */
  861. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  862. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  863. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  864. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  865. /* CL1 is on whenever anything is on in either channel */
  866. if (BITS_SET(phy_control,
  867. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  868. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  869. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  870. /*
  871. * The DPLLB check accounts for the pipe B + port A usage
  872. * with CL2 powered up but all the lanes in the second channel
  873. * powered down.
  874. */
  875. if (BITS_SET(phy_control,
  876. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  877. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  878. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  879. if (BITS_SET(phy_control,
  880. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  881. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  882. if (BITS_SET(phy_control,
  883. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  884. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  885. if (BITS_SET(phy_control,
  886. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  887. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  888. if (BITS_SET(phy_control,
  889. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  890. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  891. }
  892. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  893. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  894. /* this assumes override is only used to enable lanes */
  895. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  896. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  897. if (BITS_SET(phy_control,
  898. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  899. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  900. if (BITS_SET(phy_control,
  901. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  902. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  903. if (BITS_SET(phy_control,
  904. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  905. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  906. }
  907. phy_status &= phy_status_mask;
  908. /*
  909. * The PHY may be busy with some initial calibration and whatnot,
  910. * so the power state can take a while to actually change.
  911. */
  912. if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask) == phy_status, 10))
  913. WARN(phy_status != tmp,
  914. "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  915. tmp, phy_status, dev_priv->chv_phy_control);
  916. }
  917. #undef BITS_SET
  918. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  919. struct i915_power_well *power_well)
  920. {
  921. enum dpio_phy phy;
  922. enum pipe pipe;
  923. uint32_t tmp;
  924. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  925. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  926. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  927. pipe = PIPE_A;
  928. phy = DPIO_PHY0;
  929. } else {
  930. pipe = PIPE_C;
  931. phy = DPIO_PHY1;
  932. }
  933. /* since ref/cri clock was enabled */
  934. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  935. vlv_set_power_well(dev_priv, power_well, true);
  936. /* Poll for phypwrgood signal */
  937. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  938. DRM_ERROR("Display PHY %d is not power up\n", phy);
  939. mutex_lock(&dev_priv->sb_lock);
  940. /* Enable dynamic power down */
  941. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  942. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  943. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  944. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  945. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  946. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  947. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  948. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  949. } else {
  950. /*
  951. * Force the non-existing CL2 off. BXT does this
  952. * too, so maybe it saves some power even though
  953. * CL2 doesn't exist?
  954. */
  955. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  956. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  957. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  958. }
  959. mutex_unlock(&dev_priv->sb_lock);
  960. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  961. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  962. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  963. phy, dev_priv->chv_phy_control);
  964. assert_chv_phy_status(dev_priv);
  965. }
  966. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  967. struct i915_power_well *power_well)
  968. {
  969. enum dpio_phy phy;
  970. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  971. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  972. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  973. phy = DPIO_PHY0;
  974. assert_pll_disabled(dev_priv, PIPE_A);
  975. assert_pll_disabled(dev_priv, PIPE_B);
  976. } else {
  977. phy = DPIO_PHY1;
  978. assert_pll_disabled(dev_priv, PIPE_C);
  979. }
  980. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  981. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  982. vlv_set_power_well(dev_priv, power_well, false);
  983. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  984. phy, dev_priv->chv_phy_control);
  985. /* PHY is fully reset now, so we can enable the PHY state asserts */
  986. dev_priv->chv_phy_assert[phy] = true;
  987. assert_chv_phy_status(dev_priv);
  988. }
  989. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  990. enum dpio_channel ch, bool override, unsigned int mask)
  991. {
  992. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  993. u32 reg, val, expected, actual;
  994. /*
  995. * The BIOS can leave the PHY is some weird state
  996. * where it doesn't fully power down some parts.
  997. * Disable the asserts until the PHY has been fully
  998. * reset (ie. the power well has been disabled at
  999. * least once).
  1000. */
  1001. if (!dev_priv->chv_phy_assert[phy])
  1002. return;
  1003. if (ch == DPIO_CH0)
  1004. reg = _CHV_CMN_DW0_CH0;
  1005. else
  1006. reg = _CHV_CMN_DW6_CH1;
  1007. mutex_lock(&dev_priv->sb_lock);
  1008. val = vlv_dpio_read(dev_priv, pipe, reg);
  1009. mutex_unlock(&dev_priv->sb_lock);
  1010. /*
  1011. * This assumes !override is only used when the port is disabled.
  1012. * All lanes should power down even without the override when
  1013. * the port is disabled.
  1014. */
  1015. if (!override || mask == 0xf) {
  1016. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1017. /*
  1018. * If CH1 common lane is not active anymore
  1019. * (eg. for pipe B DPLL) the entire channel will
  1020. * shut down, which causes the common lane registers
  1021. * to read as 0. That means we can't actually check
  1022. * the lane power down status bits, but as the entire
  1023. * register reads as 0 it's a good indication that the
  1024. * channel is indeed entirely powered down.
  1025. */
  1026. if (ch == DPIO_CH1 && val == 0)
  1027. expected = 0;
  1028. } else if (mask != 0x0) {
  1029. expected = DPIO_ANYDL_POWERDOWN;
  1030. } else {
  1031. expected = 0;
  1032. }
  1033. if (ch == DPIO_CH0)
  1034. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1035. else
  1036. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1037. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1038. WARN(actual != expected,
  1039. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1040. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1041. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1042. reg, val);
  1043. }
  1044. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1045. enum dpio_channel ch, bool override)
  1046. {
  1047. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1048. bool was_override;
  1049. mutex_lock(&power_domains->lock);
  1050. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1051. if (override == was_override)
  1052. goto out;
  1053. if (override)
  1054. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1055. else
  1056. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1057. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1058. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1059. phy, ch, dev_priv->chv_phy_control);
  1060. assert_chv_phy_status(dev_priv);
  1061. out:
  1062. mutex_unlock(&power_domains->lock);
  1063. return was_override;
  1064. }
  1065. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1066. bool override, unsigned int mask)
  1067. {
  1068. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1069. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1070. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1071. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1072. mutex_lock(&power_domains->lock);
  1073. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1074. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1075. if (override)
  1076. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1077. else
  1078. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1079. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1080. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1081. phy, ch, mask, dev_priv->chv_phy_control);
  1082. assert_chv_phy_status(dev_priv);
  1083. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1084. mutex_unlock(&power_domains->lock);
  1085. }
  1086. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1087. struct i915_power_well *power_well)
  1088. {
  1089. enum pipe pipe = power_well->data;
  1090. bool enabled;
  1091. u32 state, ctrl;
  1092. mutex_lock(&dev_priv->rps.hw_lock);
  1093. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1094. /*
  1095. * We only ever set the power-on and power-gate states, anything
  1096. * else is unexpected.
  1097. */
  1098. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1099. enabled = state == DP_SSS_PWR_ON(pipe);
  1100. /*
  1101. * A transient state at this point would mean some unexpected party
  1102. * is poking at the power controls too.
  1103. */
  1104. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1105. WARN_ON(ctrl << 16 != state);
  1106. mutex_unlock(&dev_priv->rps.hw_lock);
  1107. return enabled;
  1108. }
  1109. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1110. struct i915_power_well *power_well,
  1111. bool enable)
  1112. {
  1113. enum pipe pipe = power_well->data;
  1114. u32 state;
  1115. u32 ctrl;
  1116. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1117. mutex_lock(&dev_priv->rps.hw_lock);
  1118. #define COND \
  1119. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1120. if (COND)
  1121. goto out;
  1122. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1123. ctrl &= ~DP_SSC_MASK(pipe);
  1124. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1125. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1126. if (wait_for(COND, 100))
  1127. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1128. state,
  1129. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1130. #undef COND
  1131. out:
  1132. mutex_unlock(&dev_priv->rps.hw_lock);
  1133. }
  1134. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1135. struct i915_power_well *power_well)
  1136. {
  1137. WARN_ON_ONCE(power_well->data != PIPE_A);
  1138. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1139. }
  1140. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1141. struct i915_power_well *power_well)
  1142. {
  1143. WARN_ON_ONCE(power_well->data != PIPE_A);
  1144. chv_set_pipe_power_well(dev_priv, power_well, true);
  1145. vlv_display_power_well_init(dev_priv);
  1146. }
  1147. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1148. struct i915_power_well *power_well)
  1149. {
  1150. WARN_ON_ONCE(power_well->data != PIPE_A);
  1151. vlv_display_power_well_deinit(dev_priv);
  1152. chv_set_pipe_power_well(dev_priv, power_well, false);
  1153. }
  1154. /**
  1155. * intel_display_power_get - grab a power domain reference
  1156. * @dev_priv: i915 device instance
  1157. * @domain: power domain to reference
  1158. *
  1159. * This function grabs a power domain reference for @domain and ensures that the
  1160. * power domain and all its parents are powered up. Therefore users should only
  1161. * grab a reference to the innermost power domain they need.
  1162. *
  1163. * Any power domain reference obtained by this function must have a symmetric
  1164. * call to intel_display_power_put() to release the reference again.
  1165. */
  1166. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1167. enum intel_display_power_domain domain)
  1168. {
  1169. struct i915_power_domains *power_domains;
  1170. struct i915_power_well *power_well;
  1171. int i;
  1172. intel_runtime_pm_get(dev_priv);
  1173. power_domains = &dev_priv->power_domains;
  1174. mutex_lock(&power_domains->lock);
  1175. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1176. if (!power_well->count++)
  1177. intel_power_well_enable(dev_priv, power_well);
  1178. }
  1179. power_domains->domain_use_count[domain]++;
  1180. mutex_unlock(&power_domains->lock);
  1181. }
  1182. /**
  1183. * intel_display_power_put - release a power domain reference
  1184. * @dev_priv: i915 device instance
  1185. * @domain: power domain to reference
  1186. *
  1187. * This function drops the power domain reference obtained by
  1188. * intel_display_power_get() and might power down the corresponding hardware
  1189. * block right away if this is the last reference.
  1190. */
  1191. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1192. enum intel_display_power_domain domain)
  1193. {
  1194. struct i915_power_domains *power_domains;
  1195. struct i915_power_well *power_well;
  1196. int i;
  1197. power_domains = &dev_priv->power_domains;
  1198. mutex_lock(&power_domains->lock);
  1199. WARN_ON(!power_domains->domain_use_count[domain]);
  1200. power_domains->domain_use_count[domain]--;
  1201. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1202. WARN_ON(!power_well->count);
  1203. if (!--power_well->count && i915.disable_power_well)
  1204. intel_power_well_disable(dev_priv, power_well);
  1205. }
  1206. mutex_unlock(&power_domains->lock);
  1207. intel_runtime_pm_put(dev_priv);
  1208. }
  1209. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1210. BIT(POWER_DOMAIN_PIPE_A) | \
  1211. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1212. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  1213. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  1214. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1215. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1216. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1217. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1218. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1219. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1220. BIT(POWER_DOMAIN_PORT_CRT) | \
  1221. BIT(POWER_DOMAIN_PLLS) | \
  1222. BIT(POWER_DOMAIN_AUX_A) | \
  1223. BIT(POWER_DOMAIN_AUX_B) | \
  1224. BIT(POWER_DOMAIN_AUX_C) | \
  1225. BIT(POWER_DOMAIN_AUX_D) | \
  1226. BIT(POWER_DOMAIN_INIT))
  1227. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1228. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1229. BIT(POWER_DOMAIN_INIT))
  1230. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1231. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1232. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1233. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1234. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1235. BIT(POWER_DOMAIN_INIT))
  1236. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1237. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1238. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1239. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1240. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1241. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1242. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1243. BIT(POWER_DOMAIN_PORT_CRT) | \
  1244. BIT(POWER_DOMAIN_AUX_B) | \
  1245. BIT(POWER_DOMAIN_AUX_C) | \
  1246. BIT(POWER_DOMAIN_INIT))
  1247. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1248. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1249. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1250. BIT(POWER_DOMAIN_AUX_B) | \
  1251. BIT(POWER_DOMAIN_INIT))
  1252. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1253. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1254. BIT(POWER_DOMAIN_AUX_B) | \
  1255. BIT(POWER_DOMAIN_INIT))
  1256. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1257. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1258. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1259. BIT(POWER_DOMAIN_AUX_C) | \
  1260. BIT(POWER_DOMAIN_INIT))
  1261. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1262. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1263. BIT(POWER_DOMAIN_AUX_C) | \
  1264. BIT(POWER_DOMAIN_INIT))
  1265. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1266. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1267. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1268. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1269. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1270. BIT(POWER_DOMAIN_AUX_B) | \
  1271. BIT(POWER_DOMAIN_AUX_C) | \
  1272. BIT(POWER_DOMAIN_INIT))
  1273. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1274. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1275. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1276. BIT(POWER_DOMAIN_AUX_D) | \
  1277. BIT(POWER_DOMAIN_INIT))
  1278. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1279. .sync_hw = i9xx_always_on_power_well_noop,
  1280. .enable = i9xx_always_on_power_well_noop,
  1281. .disable = i9xx_always_on_power_well_noop,
  1282. .is_enabled = i9xx_always_on_power_well_enabled,
  1283. };
  1284. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1285. .sync_hw = chv_pipe_power_well_sync_hw,
  1286. .enable = chv_pipe_power_well_enable,
  1287. .disable = chv_pipe_power_well_disable,
  1288. .is_enabled = chv_pipe_power_well_enabled,
  1289. };
  1290. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1291. .sync_hw = vlv_power_well_sync_hw,
  1292. .enable = chv_dpio_cmn_power_well_enable,
  1293. .disable = chv_dpio_cmn_power_well_disable,
  1294. .is_enabled = vlv_power_well_enabled,
  1295. };
  1296. static struct i915_power_well i9xx_always_on_power_well[] = {
  1297. {
  1298. .name = "always-on",
  1299. .always_on = 1,
  1300. .domains = POWER_DOMAIN_MASK,
  1301. .ops = &i9xx_always_on_power_well_ops,
  1302. },
  1303. };
  1304. static const struct i915_power_well_ops hsw_power_well_ops = {
  1305. .sync_hw = hsw_power_well_sync_hw,
  1306. .enable = hsw_power_well_enable,
  1307. .disable = hsw_power_well_disable,
  1308. .is_enabled = hsw_power_well_enabled,
  1309. };
  1310. static const struct i915_power_well_ops skl_power_well_ops = {
  1311. .sync_hw = skl_power_well_sync_hw,
  1312. .enable = skl_power_well_enable,
  1313. .disable = skl_power_well_disable,
  1314. .is_enabled = skl_power_well_enabled,
  1315. };
  1316. static struct i915_power_well hsw_power_wells[] = {
  1317. {
  1318. .name = "always-on",
  1319. .always_on = 1,
  1320. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1321. .ops = &i9xx_always_on_power_well_ops,
  1322. },
  1323. {
  1324. .name = "display",
  1325. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1326. .ops = &hsw_power_well_ops,
  1327. },
  1328. };
  1329. static struct i915_power_well bdw_power_wells[] = {
  1330. {
  1331. .name = "always-on",
  1332. .always_on = 1,
  1333. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1334. .ops = &i9xx_always_on_power_well_ops,
  1335. },
  1336. {
  1337. .name = "display",
  1338. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1339. .ops = &hsw_power_well_ops,
  1340. },
  1341. };
  1342. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1343. .sync_hw = vlv_power_well_sync_hw,
  1344. .enable = vlv_display_power_well_enable,
  1345. .disable = vlv_display_power_well_disable,
  1346. .is_enabled = vlv_power_well_enabled,
  1347. };
  1348. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1349. .sync_hw = vlv_power_well_sync_hw,
  1350. .enable = vlv_dpio_cmn_power_well_enable,
  1351. .disable = vlv_dpio_cmn_power_well_disable,
  1352. .is_enabled = vlv_power_well_enabled,
  1353. };
  1354. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1355. .sync_hw = vlv_power_well_sync_hw,
  1356. .enable = vlv_power_well_enable,
  1357. .disable = vlv_power_well_disable,
  1358. .is_enabled = vlv_power_well_enabled,
  1359. };
  1360. static struct i915_power_well vlv_power_wells[] = {
  1361. {
  1362. .name = "always-on",
  1363. .always_on = 1,
  1364. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1365. .ops = &i9xx_always_on_power_well_ops,
  1366. },
  1367. {
  1368. .name = "display",
  1369. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1370. .data = PUNIT_POWER_WELL_DISP2D,
  1371. .ops = &vlv_display_power_well_ops,
  1372. },
  1373. {
  1374. .name = "dpio-tx-b-01",
  1375. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1376. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1377. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1378. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1379. .ops = &vlv_dpio_power_well_ops,
  1380. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1381. },
  1382. {
  1383. .name = "dpio-tx-b-23",
  1384. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1385. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1386. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1387. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1388. .ops = &vlv_dpio_power_well_ops,
  1389. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1390. },
  1391. {
  1392. .name = "dpio-tx-c-01",
  1393. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1394. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1395. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1396. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1397. .ops = &vlv_dpio_power_well_ops,
  1398. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1399. },
  1400. {
  1401. .name = "dpio-tx-c-23",
  1402. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1403. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1404. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1405. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1406. .ops = &vlv_dpio_power_well_ops,
  1407. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1408. },
  1409. {
  1410. .name = "dpio-common",
  1411. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1412. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1413. .ops = &vlv_dpio_cmn_power_well_ops,
  1414. },
  1415. };
  1416. static struct i915_power_well chv_power_wells[] = {
  1417. {
  1418. .name = "always-on",
  1419. .always_on = 1,
  1420. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1421. .ops = &i9xx_always_on_power_well_ops,
  1422. },
  1423. {
  1424. .name = "display",
  1425. /*
  1426. * Pipe A power well is the new disp2d well. Pipe B and C
  1427. * power wells don't actually exist. Pipe A power well is
  1428. * required for any pipe to work.
  1429. */
  1430. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1431. .data = PIPE_A,
  1432. .ops = &chv_pipe_power_well_ops,
  1433. },
  1434. {
  1435. .name = "dpio-common-bc",
  1436. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1437. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1438. .ops = &chv_dpio_cmn_power_well_ops,
  1439. },
  1440. {
  1441. .name = "dpio-common-d",
  1442. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1443. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1444. .ops = &chv_dpio_cmn_power_well_ops,
  1445. },
  1446. };
  1447. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1448. int power_well_id)
  1449. {
  1450. struct i915_power_well *power_well;
  1451. bool ret;
  1452. power_well = lookup_power_well(dev_priv, power_well_id);
  1453. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1454. return ret;
  1455. }
  1456. static struct i915_power_well skl_power_wells[] = {
  1457. {
  1458. .name = "always-on",
  1459. .always_on = 1,
  1460. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1461. .ops = &i9xx_always_on_power_well_ops,
  1462. },
  1463. {
  1464. .name = "power well 1",
  1465. .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1466. .ops = &skl_power_well_ops,
  1467. .data = SKL_DISP_PW_1,
  1468. },
  1469. {
  1470. .name = "MISC IO power well",
  1471. .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
  1472. .ops = &skl_power_well_ops,
  1473. .data = SKL_DISP_PW_MISC_IO,
  1474. },
  1475. {
  1476. .name = "power well 2",
  1477. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1478. .ops = &skl_power_well_ops,
  1479. .data = SKL_DISP_PW_2,
  1480. },
  1481. {
  1482. .name = "DDI A/E power well",
  1483. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1484. .ops = &skl_power_well_ops,
  1485. .data = SKL_DISP_PW_DDI_A_E,
  1486. },
  1487. {
  1488. .name = "DDI B power well",
  1489. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1490. .ops = &skl_power_well_ops,
  1491. .data = SKL_DISP_PW_DDI_B,
  1492. },
  1493. {
  1494. .name = "DDI C power well",
  1495. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1496. .ops = &skl_power_well_ops,
  1497. .data = SKL_DISP_PW_DDI_C,
  1498. },
  1499. {
  1500. .name = "DDI D power well",
  1501. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1502. .ops = &skl_power_well_ops,
  1503. .data = SKL_DISP_PW_DDI_D,
  1504. },
  1505. };
  1506. static struct i915_power_well bxt_power_wells[] = {
  1507. {
  1508. .name = "always-on",
  1509. .always_on = 1,
  1510. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1511. .ops = &i9xx_always_on_power_well_ops,
  1512. },
  1513. {
  1514. .name = "power well 1",
  1515. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1516. .ops = &skl_power_well_ops,
  1517. .data = SKL_DISP_PW_1,
  1518. },
  1519. {
  1520. .name = "power well 2",
  1521. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1522. .ops = &skl_power_well_ops,
  1523. .data = SKL_DISP_PW_2,
  1524. }
  1525. };
  1526. #define set_power_wells(power_domains, __power_wells) ({ \
  1527. (power_domains)->power_wells = (__power_wells); \
  1528. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1529. })
  1530. /**
  1531. * intel_power_domains_init - initializes the power domain structures
  1532. * @dev_priv: i915 device instance
  1533. *
  1534. * Initializes the power domain structures for @dev_priv depending upon the
  1535. * supported platform.
  1536. */
  1537. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1538. {
  1539. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1540. mutex_init(&power_domains->lock);
  1541. /*
  1542. * The enabling order will be from lower to higher indexed wells,
  1543. * the disabling order is reversed.
  1544. */
  1545. if (IS_HASWELL(dev_priv->dev)) {
  1546. set_power_wells(power_domains, hsw_power_wells);
  1547. } else if (IS_BROADWELL(dev_priv->dev)) {
  1548. set_power_wells(power_domains, bdw_power_wells);
  1549. } else if (IS_SKYLAKE(dev_priv->dev) || IS_KABYLAKE(dev_priv->dev)) {
  1550. set_power_wells(power_domains, skl_power_wells);
  1551. } else if (IS_BROXTON(dev_priv->dev)) {
  1552. set_power_wells(power_domains, bxt_power_wells);
  1553. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1554. set_power_wells(power_domains, chv_power_wells);
  1555. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1556. set_power_wells(power_domains, vlv_power_wells);
  1557. } else {
  1558. set_power_wells(power_domains, i9xx_always_on_power_well);
  1559. }
  1560. return 0;
  1561. }
  1562. static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
  1563. {
  1564. struct drm_device *dev = dev_priv->dev;
  1565. struct device *device = &dev->pdev->dev;
  1566. if (!HAS_RUNTIME_PM(dev))
  1567. return;
  1568. if (!intel_enable_rc6(dev))
  1569. return;
  1570. /* Make sure we're not suspended first. */
  1571. pm_runtime_get_sync(device);
  1572. }
  1573. /**
  1574. * intel_power_domains_fini - finalizes the power domain structures
  1575. * @dev_priv: i915 device instance
  1576. *
  1577. * Finalizes the power domain structures for @dev_priv depending upon the
  1578. * supported platform. This function also disables runtime pm and ensures that
  1579. * the device stays powered up so that the driver can be reloaded.
  1580. */
  1581. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1582. {
  1583. intel_runtime_pm_disable(dev_priv);
  1584. /* The i915.ko module is still not prepared to be loaded when
  1585. * the power well is not enabled, so just enable it in case
  1586. * we're going to unload/reload. */
  1587. intel_display_set_init_power(dev_priv, true);
  1588. }
  1589. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  1590. {
  1591. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1592. struct i915_power_well *power_well;
  1593. int i;
  1594. mutex_lock(&power_domains->lock);
  1595. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1596. power_well->ops->sync_hw(dev_priv, power_well);
  1597. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1598. power_well);
  1599. }
  1600. mutex_unlock(&power_domains->lock);
  1601. }
  1602. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1603. {
  1604. struct i915_power_well *cmn_bc =
  1605. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1606. struct i915_power_well *cmn_d =
  1607. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1608. /*
  1609. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1610. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1611. * instead maintain a shadow copy ourselves. Use the actual
  1612. * power well state and lane status to reconstruct the
  1613. * expected initial value.
  1614. */
  1615. dev_priv->chv_phy_control =
  1616. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1617. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1618. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1619. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1620. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1621. /*
  1622. * If all lanes are disabled we leave the override disabled
  1623. * with all power down bits cleared to match the state we
  1624. * would use after disabling the port. Otherwise enable the
  1625. * override and set the lane powerdown bits accding to the
  1626. * current lane status.
  1627. */
  1628. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1629. uint32_t status = I915_READ(DPLL(PIPE_A));
  1630. unsigned int mask;
  1631. mask = status & DPLL_PORTB_READY_MASK;
  1632. if (mask == 0xf)
  1633. mask = 0x0;
  1634. else
  1635. dev_priv->chv_phy_control |=
  1636. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1637. dev_priv->chv_phy_control |=
  1638. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1639. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1640. if (mask == 0xf)
  1641. mask = 0x0;
  1642. else
  1643. dev_priv->chv_phy_control |=
  1644. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1645. dev_priv->chv_phy_control |=
  1646. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1647. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1648. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  1649. } else {
  1650. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  1651. }
  1652. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1653. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1654. unsigned int mask;
  1655. mask = status & DPLL_PORTD_READY_MASK;
  1656. if (mask == 0xf)
  1657. mask = 0x0;
  1658. else
  1659. dev_priv->chv_phy_control |=
  1660. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1661. dev_priv->chv_phy_control |=
  1662. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1663. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1664. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  1665. } else {
  1666. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  1667. }
  1668. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1669. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1670. dev_priv->chv_phy_control);
  1671. }
  1672. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1673. {
  1674. struct i915_power_well *cmn =
  1675. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1676. struct i915_power_well *disp2d =
  1677. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1678. /* If the display might be already active skip this */
  1679. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1680. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1681. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1682. return;
  1683. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1684. /* cmnlane needs DPLL registers */
  1685. disp2d->ops->enable(dev_priv, disp2d);
  1686. /*
  1687. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1688. * Need to assert and de-assert PHY SB reset by gating the
  1689. * common lane power, then un-gating it.
  1690. * Simply ungating isn't enough to reset the PHY enough to get
  1691. * ports and lanes running.
  1692. */
  1693. cmn->ops->disable(dev_priv, cmn);
  1694. }
  1695. /**
  1696. * intel_power_domains_init_hw - initialize hardware power domain state
  1697. * @dev_priv: i915 device instance
  1698. *
  1699. * This function initializes the hardware power domain state and enables all
  1700. * power domains using intel_display_set_init_power().
  1701. */
  1702. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  1703. {
  1704. struct drm_device *dev = dev_priv->dev;
  1705. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1706. power_domains->initializing = true;
  1707. if (IS_CHERRYVIEW(dev)) {
  1708. mutex_lock(&power_domains->lock);
  1709. chv_phy_control_init(dev_priv);
  1710. mutex_unlock(&power_domains->lock);
  1711. } else if (IS_VALLEYVIEW(dev)) {
  1712. mutex_lock(&power_domains->lock);
  1713. vlv_cmnlane_wa(dev_priv);
  1714. mutex_unlock(&power_domains->lock);
  1715. }
  1716. /* For now, we need the power well to be always enabled. */
  1717. intel_display_set_init_power(dev_priv, true);
  1718. intel_power_domains_resume(dev_priv);
  1719. power_domains->initializing = false;
  1720. }
  1721. /**
  1722. * intel_aux_display_runtime_get - grab an auxiliary power domain reference
  1723. * @dev_priv: i915 device instance
  1724. *
  1725. * This function grabs a power domain reference for the auxiliary power domain
  1726. * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
  1727. * parents are powered up. Therefore users should only grab a reference to the
  1728. * innermost power domain they need.
  1729. *
  1730. * Any power domain reference obtained by this function must have a symmetric
  1731. * call to intel_aux_display_runtime_put() to release the reference again.
  1732. */
  1733. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  1734. {
  1735. intel_runtime_pm_get(dev_priv);
  1736. }
  1737. /**
  1738. * intel_aux_display_runtime_put - release an auxiliary power domain reference
  1739. * @dev_priv: i915 device instance
  1740. *
  1741. * This function drops the auxiliary power domain reference obtained by
  1742. * intel_aux_display_runtime_get() and might power down the corresponding
  1743. * hardware block right away if this is the last reference.
  1744. */
  1745. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  1746. {
  1747. intel_runtime_pm_put(dev_priv);
  1748. }
  1749. /**
  1750. * intel_runtime_pm_get - grab a runtime pm reference
  1751. * @dev_priv: i915 device instance
  1752. *
  1753. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1754. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1755. *
  1756. * Any runtime pm reference obtained by this function must have a symmetric
  1757. * call to intel_runtime_pm_put() to release the reference again.
  1758. */
  1759. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1760. {
  1761. struct drm_device *dev = dev_priv->dev;
  1762. struct device *device = &dev->pdev->dev;
  1763. if (!HAS_RUNTIME_PM(dev))
  1764. return;
  1765. pm_runtime_get_sync(device);
  1766. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  1767. }
  1768. /**
  1769. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1770. * @dev_priv: i915 device instance
  1771. *
  1772. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1773. * code to ensure the GTT or GT is on).
  1774. *
  1775. * It will _not_ power up the device but instead only check that it's powered
  1776. * on. Therefore it is only valid to call this functions from contexts where
  1777. * the device is known to be powered up and where trying to power it up would
  1778. * result in hilarity and deadlocks. That pretty much means only the system
  1779. * suspend/resume code where this is used to grab runtime pm references for
  1780. * delayed setup down in work items.
  1781. *
  1782. * Any runtime pm reference obtained by this function must have a symmetric
  1783. * call to intel_runtime_pm_put() to release the reference again.
  1784. */
  1785. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  1786. {
  1787. struct drm_device *dev = dev_priv->dev;
  1788. struct device *device = &dev->pdev->dev;
  1789. if (!HAS_RUNTIME_PM(dev))
  1790. return;
  1791. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  1792. pm_runtime_get_noresume(device);
  1793. }
  1794. /**
  1795. * intel_runtime_pm_put - release a runtime pm reference
  1796. * @dev_priv: i915 device instance
  1797. *
  1798. * This function drops the device-level runtime pm reference obtained by
  1799. * intel_runtime_pm_get() and might power down the corresponding
  1800. * hardware block right away if this is the last reference.
  1801. */
  1802. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  1803. {
  1804. struct drm_device *dev = dev_priv->dev;
  1805. struct device *device = &dev->pdev->dev;
  1806. if (!HAS_RUNTIME_PM(dev))
  1807. return;
  1808. pm_runtime_mark_last_busy(device);
  1809. pm_runtime_put_autosuspend(device);
  1810. }
  1811. /**
  1812. * intel_runtime_pm_enable - enable runtime pm
  1813. * @dev_priv: i915 device instance
  1814. *
  1815. * This function enables runtime pm at the end of the driver load sequence.
  1816. *
  1817. * Note that this function does currently not enable runtime pm for the
  1818. * subordinate display power domains. That is only done on the first modeset
  1819. * using intel_display_set_init_power().
  1820. */
  1821. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  1822. {
  1823. struct drm_device *dev = dev_priv->dev;
  1824. struct device *device = &dev->pdev->dev;
  1825. if (!HAS_RUNTIME_PM(dev))
  1826. return;
  1827. /*
  1828. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  1829. * requirement.
  1830. */
  1831. if (!intel_enable_rc6(dev)) {
  1832. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  1833. return;
  1834. }
  1835. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  1836. pm_runtime_mark_last_busy(device);
  1837. pm_runtime_use_autosuspend(device);
  1838. pm_runtime_put_autosuspend(device);
  1839. }