intel_runtime_pm.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define GEN9_ENABLE_DC5(dev) 0
  49. #define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
  50. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  51. for (i = 0; \
  52. i < (power_domains)->power_well_count && \
  53. ((power_well) = &(power_domains)->power_wells[i]); \
  54. i++) \
  55. if ((power_well)->domains & (domain_mask))
  56. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  57. for (i = (power_domains)->power_well_count - 1; \
  58. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  59. i--) \
  60. if ((power_well)->domains & (domain_mask))
  61. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  62. int power_well_id);
  63. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  64. struct i915_power_well *power_well)
  65. {
  66. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  67. power_well->ops->enable(dev_priv, power_well);
  68. power_well->hw_enabled = true;
  69. }
  70. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  71. struct i915_power_well *power_well)
  72. {
  73. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  74. power_well->hw_enabled = false;
  75. power_well->ops->disable(dev_priv, power_well);
  76. }
  77. /*
  78. * We should only use the power well if we explicitly asked the hardware to
  79. * enable it, so check if it's enabled and also check if we've requested it to
  80. * be enabled.
  81. */
  82. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  83. struct i915_power_well *power_well)
  84. {
  85. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  86. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  87. }
  88. /**
  89. * __intel_display_power_is_enabled - unlocked check for a power domain
  90. * @dev_priv: i915 device instance
  91. * @domain: power domain to check
  92. *
  93. * This is the unlocked version of intel_display_power_is_enabled() and should
  94. * only be used from error capture and recovery code where deadlocks are
  95. * possible.
  96. *
  97. * Returns:
  98. * True when the power domain is enabled, false otherwise.
  99. */
  100. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  101. enum intel_display_power_domain domain)
  102. {
  103. struct i915_power_domains *power_domains;
  104. struct i915_power_well *power_well;
  105. bool is_enabled;
  106. int i;
  107. if (dev_priv->pm.suspended)
  108. return false;
  109. power_domains = &dev_priv->power_domains;
  110. is_enabled = true;
  111. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  112. if (power_well->always_on)
  113. continue;
  114. if (!power_well->hw_enabled) {
  115. is_enabled = false;
  116. break;
  117. }
  118. }
  119. return is_enabled;
  120. }
  121. /**
  122. * intel_display_power_is_enabled - check for a power domain
  123. * @dev_priv: i915 device instance
  124. * @domain: power domain to check
  125. *
  126. * This function can be used to check the hw power domain state. It is mostly
  127. * used in hardware state readout functions. Everywhere else code should rely
  128. * upon explicit power domain reference counting to ensure that the hardware
  129. * block is powered up before accessing it.
  130. *
  131. * Callers must hold the relevant modesetting locks to ensure that concurrent
  132. * threads can't disable the power well while the caller tries to read a few
  133. * registers.
  134. *
  135. * Returns:
  136. * True when the power domain is enabled, false otherwise.
  137. */
  138. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  139. enum intel_display_power_domain domain)
  140. {
  141. struct i915_power_domains *power_domains;
  142. bool ret;
  143. power_domains = &dev_priv->power_domains;
  144. mutex_lock(&power_domains->lock);
  145. ret = __intel_display_power_is_enabled(dev_priv, domain);
  146. mutex_unlock(&power_domains->lock);
  147. return ret;
  148. }
  149. /**
  150. * intel_display_set_init_power - set the initial power domain state
  151. * @dev_priv: i915 device instance
  152. * @enable: whether to enable or disable the initial power domain state
  153. *
  154. * For simplicity our driver load/unload and system suspend/resume code assumes
  155. * that all power domains are always enabled. This functions controls the state
  156. * of this little hack. While the initial power domain state is enabled runtime
  157. * pm is effectively disabled.
  158. */
  159. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  160. bool enable)
  161. {
  162. if (dev_priv->power_domains.init_power_on == enable)
  163. return;
  164. if (enable)
  165. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  166. else
  167. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  168. dev_priv->power_domains.init_power_on = enable;
  169. }
  170. /*
  171. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  172. * when not needed anymore. We have 4 registers that can request the power well
  173. * to be enabled, and it will only be disabled if none of the registers is
  174. * requesting it to be enabled.
  175. */
  176. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  177. {
  178. struct drm_device *dev = dev_priv->dev;
  179. /*
  180. * After we re-enable the power well, if we touch VGA register 0x3d5
  181. * we'll get unclaimed register interrupts. This stops after we write
  182. * anything to the VGA MSR register. The vgacon module uses this
  183. * register all the time, so if we unbind our driver and, as a
  184. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  185. * console_unlock(). So make here we touch the VGA MSR register, making
  186. * sure vgacon can keep working normally without triggering interrupts
  187. * and error messages.
  188. */
  189. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  190. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  191. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  192. if (IS_BROADWELL(dev))
  193. gen8_irq_power_well_post_enable(dev_priv,
  194. 1 << PIPE_C | 1 << PIPE_B);
  195. }
  196. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  197. struct i915_power_well *power_well)
  198. {
  199. struct drm_device *dev = dev_priv->dev;
  200. /*
  201. * After we re-enable the power well, if we touch VGA register 0x3d5
  202. * we'll get unclaimed register interrupts. This stops after we write
  203. * anything to the VGA MSR register. The vgacon module uses this
  204. * register all the time, so if we unbind our driver and, as a
  205. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  206. * console_unlock(). So make here we touch the VGA MSR register, making
  207. * sure vgacon can keep working normally without triggering interrupts
  208. * and error messages.
  209. */
  210. if (power_well->data == SKL_DISP_PW_2) {
  211. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  212. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  213. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  214. gen8_irq_power_well_post_enable(dev_priv,
  215. 1 << PIPE_C | 1 << PIPE_B);
  216. }
  217. if (power_well->data == SKL_DISP_PW_1) {
  218. intel_prepare_ddi(dev);
  219. gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
  220. }
  221. }
  222. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  223. struct i915_power_well *power_well, bool enable)
  224. {
  225. bool is_enabled, enable_requested;
  226. uint32_t tmp;
  227. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  228. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  229. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  230. if (enable) {
  231. if (!enable_requested)
  232. I915_WRITE(HSW_PWR_WELL_DRIVER,
  233. HSW_PWR_WELL_ENABLE_REQUEST);
  234. if (!is_enabled) {
  235. DRM_DEBUG_KMS("Enabling power well\n");
  236. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  237. HSW_PWR_WELL_STATE_ENABLED), 20))
  238. DRM_ERROR("Timeout enabling power well\n");
  239. hsw_power_well_post_enable(dev_priv);
  240. }
  241. } else {
  242. if (enable_requested) {
  243. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  244. POSTING_READ(HSW_PWR_WELL_DRIVER);
  245. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  246. }
  247. }
  248. }
  249. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  250. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  251. BIT(POWER_DOMAIN_PIPE_B) | \
  252. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  253. BIT(POWER_DOMAIN_PIPE_C) | \
  254. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  255. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  256. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  257. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  258. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  259. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  260. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  261. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  262. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  263. BIT(POWER_DOMAIN_AUX_B) | \
  264. BIT(POWER_DOMAIN_AUX_C) | \
  265. BIT(POWER_DOMAIN_AUX_D) | \
  266. BIT(POWER_DOMAIN_AUDIO) | \
  267. BIT(POWER_DOMAIN_VGA) | \
  268. BIT(POWER_DOMAIN_INIT))
  269. #define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  270. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  271. BIT(POWER_DOMAIN_PLLS) | \
  272. BIT(POWER_DOMAIN_PIPE_A) | \
  273. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  274. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  275. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  276. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  277. BIT(POWER_DOMAIN_AUX_A) | \
  278. BIT(POWER_DOMAIN_INIT))
  279. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  280. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  281. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  282. BIT(POWER_DOMAIN_INIT))
  283. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  284. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  285. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  286. BIT(POWER_DOMAIN_INIT))
  287. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  288. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  289. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  290. BIT(POWER_DOMAIN_INIT))
  291. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  292. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  293. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  294. BIT(POWER_DOMAIN_INIT))
  295. #define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
  296. SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  297. BIT(POWER_DOMAIN_PLLS) | \
  298. BIT(POWER_DOMAIN_INIT))
  299. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  300. (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  301. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  302. SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
  303. SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
  304. SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
  305. SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
  306. SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
  307. BIT(POWER_DOMAIN_INIT))
  308. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  309. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  310. BIT(POWER_DOMAIN_PIPE_B) | \
  311. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  312. BIT(POWER_DOMAIN_PIPE_C) | \
  313. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  314. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  315. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  316. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  317. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  318. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  319. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  320. BIT(POWER_DOMAIN_AUX_B) | \
  321. BIT(POWER_DOMAIN_AUX_C) | \
  322. BIT(POWER_DOMAIN_AUDIO) | \
  323. BIT(POWER_DOMAIN_VGA) | \
  324. BIT(POWER_DOMAIN_INIT))
  325. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  326. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  327. BIT(POWER_DOMAIN_PIPE_A) | \
  328. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  329. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  330. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  331. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  332. BIT(POWER_DOMAIN_AUX_A) | \
  333. BIT(POWER_DOMAIN_PLLS) | \
  334. BIT(POWER_DOMAIN_INIT))
  335. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  336. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  337. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  338. BIT(POWER_DOMAIN_INIT))
  339. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  340. {
  341. struct drm_device *dev = dev_priv->dev;
  342. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  343. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  344. "DC9 already programmed to be enabled.\n");
  345. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  346. "DC5 still not disabled to enable DC9.\n");
  347. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  348. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  349. /*
  350. * TODO: check for the following to verify the conditions to enter DC9
  351. * state are satisfied:
  352. * 1] Check relevant display engine registers to verify if mode set
  353. * disable sequence was followed.
  354. * 2] Check if display uninitialize sequence is initialized.
  355. */
  356. }
  357. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  358. {
  359. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  360. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  361. "DC9 already programmed to be disabled.\n");
  362. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  363. "DC5 still not disabled.\n");
  364. /*
  365. * TODO: check for the following to verify DC9 state was indeed
  366. * entered before programming to disable it:
  367. * 1] Check relevant display engine registers to verify if mode
  368. * set disable sequence was followed.
  369. * 2] Check if display uninitialize sequence is initialized.
  370. */
  371. }
  372. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  373. {
  374. uint32_t val;
  375. assert_can_enable_dc9(dev_priv);
  376. DRM_DEBUG_KMS("Enabling DC9\n");
  377. val = I915_READ(DC_STATE_EN);
  378. val |= DC_STATE_EN_DC9;
  379. I915_WRITE(DC_STATE_EN, val);
  380. POSTING_READ(DC_STATE_EN);
  381. }
  382. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  383. {
  384. uint32_t val;
  385. assert_can_disable_dc9(dev_priv);
  386. DRM_DEBUG_KMS("Disabling DC9\n");
  387. val = I915_READ(DC_STATE_EN);
  388. val &= ~DC_STATE_EN_DC9;
  389. I915_WRITE(DC_STATE_EN, val);
  390. POSTING_READ(DC_STATE_EN);
  391. }
  392. static void gen9_set_dc_state_debugmask_memory_up(
  393. struct drm_i915_private *dev_priv)
  394. {
  395. uint32_t val;
  396. /* The below bit doesn't need to be cleared ever afterwards */
  397. val = I915_READ(DC_STATE_DEBUG);
  398. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  399. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  400. I915_WRITE(DC_STATE_DEBUG, val);
  401. POSTING_READ(DC_STATE_DEBUG);
  402. }
  403. }
  404. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  405. {
  406. struct drm_device *dev = dev_priv->dev;
  407. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  408. SKL_DISP_PW_2);
  409. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  410. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  411. WARN(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  412. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  413. "DC5 already programmed to be enabled.\n");
  414. WARN(dev_priv->pm.suspended,
  415. "DC5 cannot be enabled, if platform is runtime-suspended.\n");
  416. assert_csr_loaded(dev_priv);
  417. }
  418. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  419. {
  420. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  421. SKL_DISP_PW_2);
  422. /*
  423. * During initialization, the firmware may not be loaded yet.
  424. * We still want to make sure that the DC enabling flag is cleared.
  425. */
  426. if (dev_priv->power_domains.initializing)
  427. return;
  428. WARN(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
  429. WARN(dev_priv->pm.suspended,
  430. "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
  431. }
  432. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  433. {
  434. uint32_t val;
  435. assert_can_enable_dc5(dev_priv);
  436. DRM_DEBUG_KMS("Enabling DC5\n");
  437. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  438. val = I915_READ(DC_STATE_EN);
  439. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  440. val |= DC_STATE_EN_UPTO_DC5;
  441. I915_WRITE(DC_STATE_EN, val);
  442. POSTING_READ(DC_STATE_EN);
  443. }
  444. static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
  445. {
  446. uint32_t val;
  447. assert_can_disable_dc5(dev_priv);
  448. DRM_DEBUG_KMS("Disabling DC5\n");
  449. val = I915_READ(DC_STATE_EN);
  450. val &= ~DC_STATE_EN_UPTO_DC5;
  451. I915_WRITE(DC_STATE_EN, val);
  452. POSTING_READ(DC_STATE_EN);
  453. }
  454. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  455. {
  456. struct drm_device *dev = dev_priv->dev;
  457. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  458. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  459. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  460. "Backlight is not disabled.\n");
  461. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  462. "DC6 already programmed to be enabled.\n");
  463. assert_csr_loaded(dev_priv);
  464. }
  465. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  466. {
  467. /*
  468. * During initialization, the firmware may not be loaded yet.
  469. * We still want to make sure that the DC enabling flag is cleared.
  470. */
  471. if (dev_priv->power_domains.initializing)
  472. return;
  473. assert_csr_loaded(dev_priv);
  474. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  475. "DC6 already programmed to be disabled.\n");
  476. }
  477. static void skl_enable_dc6(struct drm_i915_private *dev_priv)
  478. {
  479. uint32_t val;
  480. assert_can_enable_dc6(dev_priv);
  481. DRM_DEBUG_KMS("Enabling DC6\n");
  482. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  483. val = I915_READ(DC_STATE_EN);
  484. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  485. val |= DC_STATE_EN_UPTO_DC6;
  486. I915_WRITE(DC_STATE_EN, val);
  487. POSTING_READ(DC_STATE_EN);
  488. }
  489. static void skl_disable_dc6(struct drm_i915_private *dev_priv)
  490. {
  491. uint32_t val;
  492. assert_can_disable_dc6(dev_priv);
  493. DRM_DEBUG_KMS("Disabling DC6\n");
  494. val = I915_READ(DC_STATE_EN);
  495. val &= ~DC_STATE_EN_UPTO_DC6;
  496. I915_WRITE(DC_STATE_EN, val);
  497. POSTING_READ(DC_STATE_EN);
  498. }
  499. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  500. struct i915_power_well *power_well, bool enable)
  501. {
  502. struct drm_device *dev = dev_priv->dev;
  503. uint32_t tmp, fuse_status;
  504. uint32_t req_mask, state_mask;
  505. bool is_enabled, enable_requested, check_fuse_status = false;
  506. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  507. fuse_status = I915_READ(SKL_FUSE_STATUS);
  508. switch (power_well->data) {
  509. case SKL_DISP_PW_1:
  510. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  511. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  512. DRM_ERROR("PG0 not enabled\n");
  513. return;
  514. }
  515. break;
  516. case SKL_DISP_PW_2:
  517. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  518. DRM_ERROR("PG1 in disabled state\n");
  519. return;
  520. }
  521. break;
  522. case SKL_DISP_PW_DDI_A_E:
  523. case SKL_DISP_PW_DDI_B:
  524. case SKL_DISP_PW_DDI_C:
  525. case SKL_DISP_PW_DDI_D:
  526. case SKL_DISP_PW_MISC_IO:
  527. break;
  528. default:
  529. WARN(1, "Unknown power well %lu\n", power_well->data);
  530. return;
  531. }
  532. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  533. enable_requested = tmp & req_mask;
  534. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  535. is_enabled = tmp & state_mask;
  536. if (enable) {
  537. if (!enable_requested) {
  538. WARN((tmp & state_mask) &&
  539. !I915_READ(HSW_PWR_WELL_BIOS),
  540. "Invalid for power well status to be enabled, unless done by the BIOS, \
  541. when request is to disable!\n");
  542. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  543. power_well->data == SKL_DISP_PW_2) {
  544. if (SKL_ENABLE_DC6(dev)) {
  545. skl_disable_dc6(dev_priv);
  546. /*
  547. * DDI buffer programming unnecessary during driver-load/resume
  548. * as it's already done during modeset initialization then.
  549. * It's also invalid here as encoder list is still uninitialized.
  550. */
  551. if (!dev_priv->power_domains.initializing)
  552. intel_prepare_ddi(dev);
  553. } else {
  554. gen9_disable_dc5(dev_priv);
  555. }
  556. }
  557. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  558. }
  559. if (!is_enabled) {
  560. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  561. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  562. state_mask), 1))
  563. DRM_ERROR("%s enable timeout\n",
  564. power_well->name);
  565. check_fuse_status = true;
  566. }
  567. } else {
  568. if (enable_requested) {
  569. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  570. POSTING_READ(HSW_PWR_WELL_DRIVER);
  571. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  572. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  573. power_well->data == SKL_DISP_PW_2) {
  574. enum csr_state state;
  575. /* TODO: wait for a completion event or
  576. * similar here instead of busy
  577. * waiting using wait_for function.
  578. */
  579. wait_for((state = intel_csr_load_status_get(dev_priv)) !=
  580. FW_UNINITIALIZED, 1000);
  581. if (state != FW_LOADED)
  582. DRM_ERROR("CSR firmware not ready (%d)\n",
  583. state);
  584. else
  585. if (SKL_ENABLE_DC6(dev))
  586. skl_enable_dc6(dev_priv);
  587. else
  588. gen9_enable_dc5(dev_priv);
  589. }
  590. }
  591. }
  592. if (check_fuse_status) {
  593. if (power_well->data == SKL_DISP_PW_1) {
  594. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  595. SKL_FUSE_PG1_DIST_STATUS), 1))
  596. DRM_ERROR("PG1 distributing status timeout\n");
  597. } else if (power_well->data == SKL_DISP_PW_2) {
  598. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  599. SKL_FUSE_PG2_DIST_STATUS), 1))
  600. DRM_ERROR("PG2 distributing status timeout\n");
  601. }
  602. }
  603. if (enable && !is_enabled)
  604. skl_power_well_post_enable(dev_priv, power_well);
  605. }
  606. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  607. struct i915_power_well *power_well)
  608. {
  609. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  610. /*
  611. * We're taking over the BIOS, so clear any requests made by it since
  612. * the driver is in charge now.
  613. */
  614. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  615. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  616. }
  617. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  618. struct i915_power_well *power_well)
  619. {
  620. hsw_set_power_well(dev_priv, power_well, true);
  621. }
  622. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  623. struct i915_power_well *power_well)
  624. {
  625. hsw_set_power_well(dev_priv, power_well, false);
  626. }
  627. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  628. struct i915_power_well *power_well)
  629. {
  630. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  631. SKL_POWER_WELL_STATE(power_well->data);
  632. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  633. }
  634. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  635. struct i915_power_well *power_well)
  636. {
  637. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  638. /* Clear any request made by BIOS as driver is taking over */
  639. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  640. }
  641. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  642. struct i915_power_well *power_well)
  643. {
  644. skl_set_power_well(dev_priv, power_well, true);
  645. }
  646. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  647. struct i915_power_well *power_well)
  648. {
  649. skl_set_power_well(dev_priv, power_well, false);
  650. }
  651. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  652. struct i915_power_well *power_well)
  653. {
  654. }
  655. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  656. struct i915_power_well *power_well)
  657. {
  658. return true;
  659. }
  660. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  661. struct i915_power_well *power_well, bool enable)
  662. {
  663. enum punit_power_well power_well_id = power_well->data;
  664. u32 mask;
  665. u32 state;
  666. u32 ctrl;
  667. mask = PUNIT_PWRGT_MASK(power_well_id);
  668. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  669. PUNIT_PWRGT_PWR_GATE(power_well_id);
  670. mutex_lock(&dev_priv->rps.hw_lock);
  671. #define COND \
  672. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  673. if (COND)
  674. goto out;
  675. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  676. ctrl &= ~mask;
  677. ctrl |= state;
  678. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  679. if (wait_for(COND, 100))
  680. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  681. state,
  682. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  683. #undef COND
  684. out:
  685. mutex_unlock(&dev_priv->rps.hw_lock);
  686. }
  687. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  688. struct i915_power_well *power_well)
  689. {
  690. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  691. }
  692. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  693. struct i915_power_well *power_well)
  694. {
  695. vlv_set_power_well(dev_priv, power_well, true);
  696. }
  697. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  698. struct i915_power_well *power_well)
  699. {
  700. vlv_set_power_well(dev_priv, power_well, false);
  701. }
  702. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  703. struct i915_power_well *power_well)
  704. {
  705. int power_well_id = power_well->data;
  706. bool enabled = false;
  707. u32 mask;
  708. u32 state;
  709. u32 ctrl;
  710. mask = PUNIT_PWRGT_MASK(power_well_id);
  711. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  712. mutex_lock(&dev_priv->rps.hw_lock);
  713. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  714. /*
  715. * We only ever set the power-on and power-gate states, anything
  716. * else is unexpected.
  717. */
  718. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  719. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  720. if (state == ctrl)
  721. enabled = true;
  722. /*
  723. * A transient state at this point would mean some unexpected party
  724. * is poking at the power controls too.
  725. */
  726. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  727. WARN_ON(ctrl != state);
  728. mutex_unlock(&dev_priv->rps.hw_lock);
  729. return enabled;
  730. }
  731. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  732. {
  733. enum pipe pipe;
  734. /*
  735. * Enable the CRI clock source so we can get at the
  736. * display and the reference clock for VGA
  737. * hotplug / manual detection. Supposedly DSI also
  738. * needs the ref clock up and running.
  739. *
  740. * CHV DPLL B/C have some issues if VGA mode is enabled.
  741. */
  742. for_each_pipe(dev_priv->dev, pipe) {
  743. u32 val = I915_READ(DPLL(pipe));
  744. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  745. if (pipe != PIPE_A)
  746. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  747. I915_WRITE(DPLL(pipe), val);
  748. }
  749. spin_lock_irq(&dev_priv->irq_lock);
  750. valleyview_enable_display_irqs(dev_priv);
  751. spin_unlock_irq(&dev_priv->irq_lock);
  752. /*
  753. * During driver initialization/resume we can avoid restoring the
  754. * part of the HW/SW state that will be inited anyway explicitly.
  755. */
  756. if (dev_priv->power_domains.initializing)
  757. return;
  758. intel_hpd_init(dev_priv);
  759. i915_redisable_vga_power_on(dev_priv->dev);
  760. }
  761. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  762. {
  763. spin_lock_irq(&dev_priv->irq_lock);
  764. valleyview_disable_display_irqs(dev_priv);
  765. spin_unlock_irq(&dev_priv->irq_lock);
  766. vlv_power_sequencer_reset(dev_priv);
  767. }
  768. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  769. struct i915_power_well *power_well)
  770. {
  771. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  772. vlv_set_power_well(dev_priv, power_well, true);
  773. vlv_display_power_well_init(dev_priv);
  774. }
  775. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  776. struct i915_power_well *power_well)
  777. {
  778. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  779. vlv_display_power_well_deinit(dev_priv);
  780. vlv_set_power_well(dev_priv, power_well, false);
  781. }
  782. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  783. struct i915_power_well *power_well)
  784. {
  785. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  786. /* since ref/cri clock was enabled */
  787. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  788. vlv_set_power_well(dev_priv, power_well, true);
  789. /*
  790. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  791. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  792. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  793. * b. The other bits such as sfr settings / modesel may all
  794. * be set to 0.
  795. *
  796. * This should only be done on init and resume from S3 with
  797. * both PLLs disabled, or we risk losing DPIO and PLL
  798. * synchronization.
  799. */
  800. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  801. }
  802. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  803. struct i915_power_well *power_well)
  804. {
  805. enum pipe pipe;
  806. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  807. for_each_pipe(dev_priv, pipe)
  808. assert_pll_disabled(dev_priv, pipe);
  809. /* Assert common reset */
  810. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  811. vlv_set_power_well(dev_priv, power_well, false);
  812. }
  813. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  814. struct i915_power_well *power_well)
  815. {
  816. enum dpio_phy phy;
  817. enum pipe pipe;
  818. uint32_t tmp;
  819. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  820. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  821. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  822. pipe = PIPE_A;
  823. phy = DPIO_PHY0;
  824. } else {
  825. pipe = PIPE_C;
  826. phy = DPIO_PHY1;
  827. }
  828. /* since ref/cri clock was enabled */
  829. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  830. vlv_set_power_well(dev_priv, power_well, true);
  831. /* Poll for phypwrgood signal */
  832. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  833. DRM_ERROR("Display PHY %d is not power up\n", phy);
  834. mutex_lock(&dev_priv->sb_lock);
  835. /* Enable dynamic power down */
  836. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  837. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  838. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  839. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  840. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  841. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  842. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  843. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  844. }
  845. mutex_unlock(&dev_priv->sb_lock);
  846. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  847. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  848. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  849. phy, dev_priv->chv_phy_control);
  850. }
  851. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  852. struct i915_power_well *power_well)
  853. {
  854. enum dpio_phy phy;
  855. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  856. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  857. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  858. phy = DPIO_PHY0;
  859. assert_pll_disabled(dev_priv, PIPE_A);
  860. assert_pll_disabled(dev_priv, PIPE_B);
  861. } else {
  862. phy = DPIO_PHY1;
  863. assert_pll_disabled(dev_priv, PIPE_C);
  864. }
  865. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  866. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  867. vlv_set_power_well(dev_priv, power_well, false);
  868. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  869. phy, dev_priv->chv_phy_control);
  870. }
  871. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  872. enum dpio_channel ch, bool override)
  873. {
  874. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  875. bool was_override;
  876. mutex_lock(&power_domains->lock);
  877. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  878. if (override == was_override)
  879. goto out;
  880. if (override)
  881. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  882. else
  883. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  884. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  885. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  886. phy, ch, dev_priv->chv_phy_control);
  887. out:
  888. mutex_unlock(&power_domains->lock);
  889. return was_override;
  890. }
  891. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  892. bool override, unsigned int mask)
  893. {
  894. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  895. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  896. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  897. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  898. mutex_lock(&power_domains->lock);
  899. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  900. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  901. if (override)
  902. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  903. else
  904. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  905. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  906. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  907. phy, ch, mask, dev_priv->chv_phy_control);
  908. mutex_unlock(&power_domains->lock);
  909. }
  910. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  911. struct i915_power_well *power_well)
  912. {
  913. enum pipe pipe = power_well->data;
  914. bool enabled;
  915. u32 state, ctrl;
  916. mutex_lock(&dev_priv->rps.hw_lock);
  917. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  918. /*
  919. * We only ever set the power-on and power-gate states, anything
  920. * else is unexpected.
  921. */
  922. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  923. enabled = state == DP_SSS_PWR_ON(pipe);
  924. /*
  925. * A transient state at this point would mean some unexpected party
  926. * is poking at the power controls too.
  927. */
  928. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  929. WARN_ON(ctrl << 16 != state);
  930. mutex_unlock(&dev_priv->rps.hw_lock);
  931. return enabled;
  932. }
  933. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  934. struct i915_power_well *power_well,
  935. bool enable)
  936. {
  937. enum pipe pipe = power_well->data;
  938. u32 state;
  939. u32 ctrl;
  940. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  941. mutex_lock(&dev_priv->rps.hw_lock);
  942. #define COND \
  943. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  944. if (COND)
  945. goto out;
  946. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  947. ctrl &= ~DP_SSC_MASK(pipe);
  948. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  949. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  950. if (wait_for(COND, 100))
  951. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  952. state,
  953. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  954. #undef COND
  955. out:
  956. mutex_unlock(&dev_priv->rps.hw_lock);
  957. }
  958. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  959. struct i915_power_well *power_well)
  960. {
  961. WARN_ON_ONCE(power_well->data != PIPE_A);
  962. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  963. }
  964. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  965. struct i915_power_well *power_well)
  966. {
  967. WARN_ON_ONCE(power_well->data != PIPE_A);
  968. chv_set_pipe_power_well(dev_priv, power_well, true);
  969. vlv_display_power_well_init(dev_priv);
  970. }
  971. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  972. struct i915_power_well *power_well)
  973. {
  974. WARN_ON_ONCE(power_well->data != PIPE_A);
  975. vlv_display_power_well_deinit(dev_priv);
  976. chv_set_pipe_power_well(dev_priv, power_well, false);
  977. }
  978. /**
  979. * intel_display_power_get - grab a power domain reference
  980. * @dev_priv: i915 device instance
  981. * @domain: power domain to reference
  982. *
  983. * This function grabs a power domain reference for @domain and ensures that the
  984. * power domain and all its parents are powered up. Therefore users should only
  985. * grab a reference to the innermost power domain they need.
  986. *
  987. * Any power domain reference obtained by this function must have a symmetric
  988. * call to intel_display_power_put() to release the reference again.
  989. */
  990. void intel_display_power_get(struct drm_i915_private *dev_priv,
  991. enum intel_display_power_domain domain)
  992. {
  993. struct i915_power_domains *power_domains;
  994. struct i915_power_well *power_well;
  995. int i;
  996. intel_runtime_pm_get(dev_priv);
  997. power_domains = &dev_priv->power_domains;
  998. mutex_lock(&power_domains->lock);
  999. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  1000. if (!power_well->count++)
  1001. intel_power_well_enable(dev_priv, power_well);
  1002. }
  1003. power_domains->domain_use_count[domain]++;
  1004. mutex_unlock(&power_domains->lock);
  1005. }
  1006. /**
  1007. * intel_display_power_put - release a power domain reference
  1008. * @dev_priv: i915 device instance
  1009. * @domain: power domain to reference
  1010. *
  1011. * This function drops the power domain reference obtained by
  1012. * intel_display_power_get() and might power down the corresponding hardware
  1013. * block right away if this is the last reference.
  1014. */
  1015. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1016. enum intel_display_power_domain domain)
  1017. {
  1018. struct i915_power_domains *power_domains;
  1019. struct i915_power_well *power_well;
  1020. int i;
  1021. power_domains = &dev_priv->power_domains;
  1022. mutex_lock(&power_domains->lock);
  1023. WARN_ON(!power_domains->domain_use_count[domain]);
  1024. power_domains->domain_use_count[domain]--;
  1025. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  1026. WARN_ON(!power_well->count);
  1027. if (!--power_well->count && i915.disable_power_well)
  1028. intel_power_well_disable(dev_priv, power_well);
  1029. }
  1030. mutex_unlock(&power_domains->lock);
  1031. intel_runtime_pm_put(dev_priv);
  1032. }
  1033. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  1034. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  1035. BIT(POWER_DOMAIN_PIPE_A) | \
  1036. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  1037. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  1038. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  1039. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1040. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1041. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1042. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1043. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1044. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1045. BIT(POWER_DOMAIN_PORT_CRT) | \
  1046. BIT(POWER_DOMAIN_PLLS) | \
  1047. BIT(POWER_DOMAIN_AUX_A) | \
  1048. BIT(POWER_DOMAIN_AUX_B) | \
  1049. BIT(POWER_DOMAIN_AUX_C) | \
  1050. BIT(POWER_DOMAIN_AUX_D) | \
  1051. BIT(POWER_DOMAIN_INIT))
  1052. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1053. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  1054. BIT(POWER_DOMAIN_INIT))
  1055. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1056. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1057. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1058. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1059. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1060. BIT(POWER_DOMAIN_INIT))
  1061. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1062. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1063. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1064. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1065. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1066. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1067. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1068. BIT(POWER_DOMAIN_PORT_CRT) | \
  1069. BIT(POWER_DOMAIN_AUX_B) | \
  1070. BIT(POWER_DOMAIN_AUX_C) | \
  1071. BIT(POWER_DOMAIN_INIT))
  1072. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1073. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1074. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1075. BIT(POWER_DOMAIN_AUX_B) | \
  1076. BIT(POWER_DOMAIN_INIT))
  1077. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1078. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1079. BIT(POWER_DOMAIN_AUX_B) | \
  1080. BIT(POWER_DOMAIN_INIT))
  1081. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1082. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1083. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1084. BIT(POWER_DOMAIN_AUX_C) | \
  1085. BIT(POWER_DOMAIN_INIT))
  1086. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1087. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1088. BIT(POWER_DOMAIN_AUX_C) | \
  1089. BIT(POWER_DOMAIN_INIT))
  1090. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1091. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1092. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1093. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1094. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1095. BIT(POWER_DOMAIN_AUX_B) | \
  1096. BIT(POWER_DOMAIN_AUX_C) | \
  1097. BIT(POWER_DOMAIN_INIT))
  1098. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1099. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1100. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1101. BIT(POWER_DOMAIN_AUX_D) | \
  1102. BIT(POWER_DOMAIN_INIT))
  1103. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1104. .sync_hw = i9xx_always_on_power_well_noop,
  1105. .enable = i9xx_always_on_power_well_noop,
  1106. .disable = i9xx_always_on_power_well_noop,
  1107. .is_enabled = i9xx_always_on_power_well_enabled,
  1108. };
  1109. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1110. .sync_hw = chv_pipe_power_well_sync_hw,
  1111. .enable = chv_pipe_power_well_enable,
  1112. .disable = chv_pipe_power_well_disable,
  1113. .is_enabled = chv_pipe_power_well_enabled,
  1114. };
  1115. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1116. .sync_hw = vlv_power_well_sync_hw,
  1117. .enable = chv_dpio_cmn_power_well_enable,
  1118. .disable = chv_dpio_cmn_power_well_disable,
  1119. .is_enabled = vlv_power_well_enabled,
  1120. };
  1121. static struct i915_power_well i9xx_always_on_power_well[] = {
  1122. {
  1123. .name = "always-on",
  1124. .always_on = 1,
  1125. .domains = POWER_DOMAIN_MASK,
  1126. .ops = &i9xx_always_on_power_well_ops,
  1127. },
  1128. };
  1129. static const struct i915_power_well_ops hsw_power_well_ops = {
  1130. .sync_hw = hsw_power_well_sync_hw,
  1131. .enable = hsw_power_well_enable,
  1132. .disable = hsw_power_well_disable,
  1133. .is_enabled = hsw_power_well_enabled,
  1134. };
  1135. static const struct i915_power_well_ops skl_power_well_ops = {
  1136. .sync_hw = skl_power_well_sync_hw,
  1137. .enable = skl_power_well_enable,
  1138. .disable = skl_power_well_disable,
  1139. .is_enabled = skl_power_well_enabled,
  1140. };
  1141. static struct i915_power_well hsw_power_wells[] = {
  1142. {
  1143. .name = "always-on",
  1144. .always_on = 1,
  1145. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1146. .ops = &i9xx_always_on_power_well_ops,
  1147. },
  1148. {
  1149. .name = "display",
  1150. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1151. .ops = &hsw_power_well_ops,
  1152. },
  1153. };
  1154. static struct i915_power_well bdw_power_wells[] = {
  1155. {
  1156. .name = "always-on",
  1157. .always_on = 1,
  1158. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1159. .ops = &i9xx_always_on_power_well_ops,
  1160. },
  1161. {
  1162. .name = "display",
  1163. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1164. .ops = &hsw_power_well_ops,
  1165. },
  1166. };
  1167. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1168. .sync_hw = vlv_power_well_sync_hw,
  1169. .enable = vlv_display_power_well_enable,
  1170. .disable = vlv_display_power_well_disable,
  1171. .is_enabled = vlv_power_well_enabled,
  1172. };
  1173. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1174. .sync_hw = vlv_power_well_sync_hw,
  1175. .enable = vlv_dpio_cmn_power_well_enable,
  1176. .disable = vlv_dpio_cmn_power_well_disable,
  1177. .is_enabled = vlv_power_well_enabled,
  1178. };
  1179. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1180. .sync_hw = vlv_power_well_sync_hw,
  1181. .enable = vlv_power_well_enable,
  1182. .disable = vlv_power_well_disable,
  1183. .is_enabled = vlv_power_well_enabled,
  1184. };
  1185. static struct i915_power_well vlv_power_wells[] = {
  1186. {
  1187. .name = "always-on",
  1188. .always_on = 1,
  1189. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1190. .ops = &i9xx_always_on_power_well_ops,
  1191. },
  1192. {
  1193. .name = "display",
  1194. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1195. .data = PUNIT_POWER_WELL_DISP2D,
  1196. .ops = &vlv_display_power_well_ops,
  1197. },
  1198. {
  1199. .name = "dpio-tx-b-01",
  1200. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1201. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1202. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1203. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1204. .ops = &vlv_dpio_power_well_ops,
  1205. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1206. },
  1207. {
  1208. .name = "dpio-tx-b-23",
  1209. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1210. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1211. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1212. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1213. .ops = &vlv_dpio_power_well_ops,
  1214. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1215. },
  1216. {
  1217. .name = "dpio-tx-c-01",
  1218. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1219. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1220. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1221. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1222. .ops = &vlv_dpio_power_well_ops,
  1223. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1224. },
  1225. {
  1226. .name = "dpio-tx-c-23",
  1227. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1228. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1229. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1230. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1231. .ops = &vlv_dpio_power_well_ops,
  1232. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1233. },
  1234. {
  1235. .name = "dpio-common",
  1236. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1237. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1238. .ops = &vlv_dpio_cmn_power_well_ops,
  1239. },
  1240. };
  1241. static struct i915_power_well chv_power_wells[] = {
  1242. {
  1243. .name = "always-on",
  1244. .always_on = 1,
  1245. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1246. .ops = &i9xx_always_on_power_well_ops,
  1247. },
  1248. {
  1249. .name = "display",
  1250. /*
  1251. * Pipe A power well is the new disp2d well. Pipe B and C
  1252. * power wells don't actually exist. Pipe A power well is
  1253. * required for any pipe to work.
  1254. */
  1255. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1256. .data = PIPE_A,
  1257. .ops = &chv_pipe_power_well_ops,
  1258. },
  1259. {
  1260. .name = "dpio-common-bc",
  1261. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1262. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1263. .ops = &chv_dpio_cmn_power_well_ops,
  1264. },
  1265. {
  1266. .name = "dpio-common-d",
  1267. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1268. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1269. .ops = &chv_dpio_cmn_power_well_ops,
  1270. },
  1271. };
  1272. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1273. int power_well_id)
  1274. {
  1275. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1276. struct i915_power_well *power_well;
  1277. int i;
  1278. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1279. if (power_well->data == power_well_id)
  1280. return power_well;
  1281. }
  1282. return NULL;
  1283. }
  1284. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1285. int power_well_id)
  1286. {
  1287. struct i915_power_well *power_well;
  1288. bool ret;
  1289. power_well = lookup_power_well(dev_priv, power_well_id);
  1290. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1291. return ret;
  1292. }
  1293. static struct i915_power_well skl_power_wells[] = {
  1294. {
  1295. .name = "always-on",
  1296. .always_on = 1,
  1297. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1298. .ops = &i9xx_always_on_power_well_ops,
  1299. },
  1300. {
  1301. .name = "power well 1",
  1302. .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1303. .ops = &skl_power_well_ops,
  1304. .data = SKL_DISP_PW_1,
  1305. },
  1306. {
  1307. .name = "MISC IO power well",
  1308. .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
  1309. .ops = &skl_power_well_ops,
  1310. .data = SKL_DISP_PW_MISC_IO,
  1311. },
  1312. {
  1313. .name = "power well 2",
  1314. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1315. .ops = &skl_power_well_ops,
  1316. .data = SKL_DISP_PW_2,
  1317. },
  1318. {
  1319. .name = "DDI A/E power well",
  1320. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1321. .ops = &skl_power_well_ops,
  1322. .data = SKL_DISP_PW_DDI_A_E,
  1323. },
  1324. {
  1325. .name = "DDI B power well",
  1326. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1327. .ops = &skl_power_well_ops,
  1328. .data = SKL_DISP_PW_DDI_B,
  1329. },
  1330. {
  1331. .name = "DDI C power well",
  1332. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1333. .ops = &skl_power_well_ops,
  1334. .data = SKL_DISP_PW_DDI_C,
  1335. },
  1336. {
  1337. .name = "DDI D power well",
  1338. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1339. .ops = &skl_power_well_ops,
  1340. .data = SKL_DISP_PW_DDI_D,
  1341. },
  1342. };
  1343. static struct i915_power_well bxt_power_wells[] = {
  1344. {
  1345. .name = "always-on",
  1346. .always_on = 1,
  1347. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1348. .ops = &i9xx_always_on_power_well_ops,
  1349. },
  1350. {
  1351. .name = "power well 1",
  1352. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1353. .ops = &skl_power_well_ops,
  1354. .data = SKL_DISP_PW_1,
  1355. },
  1356. {
  1357. .name = "power well 2",
  1358. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1359. .ops = &skl_power_well_ops,
  1360. .data = SKL_DISP_PW_2,
  1361. }
  1362. };
  1363. #define set_power_wells(power_domains, __power_wells) ({ \
  1364. (power_domains)->power_wells = (__power_wells); \
  1365. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1366. })
  1367. /**
  1368. * intel_power_domains_init - initializes the power domain structures
  1369. * @dev_priv: i915 device instance
  1370. *
  1371. * Initializes the power domain structures for @dev_priv depending upon the
  1372. * supported platform.
  1373. */
  1374. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1375. {
  1376. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1377. mutex_init(&power_domains->lock);
  1378. /*
  1379. * The enabling order will be from lower to higher indexed wells,
  1380. * the disabling order is reversed.
  1381. */
  1382. if (IS_HASWELL(dev_priv->dev)) {
  1383. set_power_wells(power_domains, hsw_power_wells);
  1384. } else if (IS_BROADWELL(dev_priv->dev)) {
  1385. set_power_wells(power_domains, bdw_power_wells);
  1386. } else if (IS_SKYLAKE(dev_priv->dev)) {
  1387. set_power_wells(power_domains, skl_power_wells);
  1388. } else if (IS_BROXTON(dev_priv->dev)) {
  1389. set_power_wells(power_domains, bxt_power_wells);
  1390. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1391. set_power_wells(power_domains, chv_power_wells);
  1392. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1393. set_power_wells(power_domains, vlv_power_wells);
  1394. } else {
  1395. set_power_wells(power_domains, i9xx_always_on_power_well);
  1396. }
  1397. return 0;
  1398. }
  1399. static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
  1400. {
  1401. struct drm_device *dev = dev_priv->dev;
  1402. struct device *device = &dev->pdev->dev;
  1403. if (!HAS_RUNTIME_PM(dev))
  1404. return;
  1405. if (!intel_enable_rc6(dev))
  1406. return;
  1407. /* Make sure we're not suspended first. */
  1408. pm_runtime_get_sync(device);
  1409. pm_runtime_disable(device);
  1410. }
  1411. /**
  1412. * intel_power_domains_fini - finalizes the power domain structures
  1413. * @dev_priv: i915 device instance
  1414. *
  1415. * Finalizes the power domain structures for @dev_priv depending upon the
  1416. * supported platform. This function also disables runtime pm and ensures that
  1417. * the device stays powered up so that the driver can be reloaded.
  1418. */
  1419. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1420. {
  1421. intel_runtime_pm_disable(dev_priv);
  1422. /* The i915.ko module is still not prepared to be loaded when
  1423. * the power well is not enabled, so just enable it in case
  1424. * we're going to unload/reload. */
  1425. intel_display_set_init_power(dev_priv, true);
  1426. }
  1427. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  1428. {
  1429. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1430. struct i915_power_well *power_well;
  1431. int i;
  1432. mutex_lock(&power_domains->lock);
  1433. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1434. power_well->ops->sync_hw(dev_priv, power_well);
  1435. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1436. power_well);
  1437. }
  1438. mutex_unlock(&power_domains->lock);
  1439. }
  1440. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  1441. {
  1442. struct i915_power_well *cmn_bc =
  1443. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1444. struct i915_power_well *cmn_d =
  1445. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1446. /*
  1447. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  1448. * workaround never ever read DISPLAY_PHY_CONTROL, and
  1449. * instead maintain a shadow copy ourselves. Use the actual
  1450. * power well state and lane status to reconstruct the
  1451. * expected initial value.
  1452. */
  1453. dev_priv->chv_phy_control =
  1454. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  1455. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  1456. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  1457. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  1458. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  1459. /*
  1460. * If all lanes are disabled we leave the override disabled
  1461. * with all power down bits cleared to match the state we
  1462. * would use after disabling the port. Otherwise enable the
  1463. * override and set the lane powerdown bits accding to the
  1464. * current lane status.
  1465. */
  1466. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1467. uint32_t status = I915_READ(DPLL(PIPE_A));
  1468. unsigned int mask;
  1469. mask = status & DPLL_PORTB_READY_MASK;
  1470. if (mask == 0xf)
  1471. mask = 0x0;
  1472. else
  1473. dev_priv->chv_phy_control |=
  1474. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  1475. dev_priv->chv_phy_control |=
  1476. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  1477. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  1478. if (mask == 0xf)
  1479. mask = 0x0;
  1480. else
  1481. dev_priv->chv_phy_control |=
  1482. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  1483. dev_priv->chv_phy_control |=
  1484. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  1485. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  1486. }
  1487. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1488. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  1489. unsigned int mask;
  1490. mask = status & DPLL_PORTD_READY_MASK;
  1491. if (mask == 0xf)
  1492. mask = 0x0;
  1493. else
  1494. dev_priv->chv_phy_control |=
  1495. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  1496. dev_priv->chv_phy_control |=
  1497. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  1498. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  1499. }
  1500. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1501. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  1502. dev_priv->chv_phy_control);
  1503. }
  1504. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1505. {
  1506. struct i915_power_well *cmn =
  1507. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1508. struct i915_power_well *disp2d =
  1509. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1510. /* If the display might be already active skip this */
  1511. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1512. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1513. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1514. return;
  1515. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1516. /* cmnlane needs DPLL registers */
  1517. disp2d->ops->enable(dev_priv, disp2d);
  1518. /*
  1519. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1520. * Need to assert and de-assert PHY SB reset by gating the
  1521. * common lane power, then un-gating it.
  1522. * Simply ungating isn't enough to reset the PHY enough to get
  1523. * ports and lanes running.
  1524. */
  1525. cmn->ops->disable(dev_priv, cmn);
  1526. }
  1527. /**
  1528. * intel_power_domains_init_hw - initialize hardware power domain state
  1529. * @dev_priv: i915 device instance
  1530. *
  1531. * This function initializes the hardware power domain state and enables all
  1532. * power domains using intel_display_set_init_power().
  1533. */
  1534. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  1535. {
  1536. struct drm_device *dev = dev_priv->dev;
  1537. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1538. power_domains->initializing = true;
  1539. if (IS_CHERRYVIEW(dev)) {
  1540. mutex_lock(&power_domains->lock);
  1541. chv_phy_control_init(dev_priv);
  1542. mutex_unlock(&power_domains->lock);
  1543. } else if (IS_VALLEYVIEW(dev)) {
  1544. mutex_lock(&power_domains->lock);
  1545. vlv_cmnlane_wa(dev_priv);
  1546. mutex_unlock(&power_domains->lock);
  1547. }
  1548. /* For now, we need the power well to be always enabled. */
  1549. intel_display_set_init_power(dev_priv, true);
  1550. intel_power_domains_resume(dev_priv);
  1551. power_domains->initializing = false;
  1552. }
  1553. /**
  1554. * intel_aux_display_runtime_get - grab an auxiliary power domain reference
  1555. * @dev_priv: i915 device instance
  1556. *
  1557. * This function grabs a power domain reference for the auxiliary power domain
  1558. * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
  1559. * parents are powered up. Therefore users should only grab a reference to the
  1560. * innermost power domain they need.
  1561. *
  1562. * Any power domain reference obtained by this function must have a symmetric
  1563. * call to intel_aux_display_runtime_put() to release the reference again.
  1564. */
  1565. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  1566. {
  1567. intel_runtime_pm_get(dev_priv);
  1568. }
  1569. /**
  1570. * intel_aux_display_runtime_put - release an auxiliary power domain reference
  1571. * @dev_priv: i915 device instance
  1572. *
  1573. * This function drops the auxiliary power domain reference obtained by
  1574. * intel_aux_display_runtime_get() and might power down the corresponding
  1575. * hardware block right away if this is the last reference.
  1576. */
  1577. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  1578. {
  1579. intel_runtime_pm_put(dev_priv);
  1580. }
  1581. /**
  1582. * intel_runtime_pm_get - grab a runtime pm reference
  1583. * @dev_priv: i915 device instance
  1584. *
  1585. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1586. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1587. *
  1588. * Any runtime pm reference obtained by this function must have a symmetric
  1589. * call to intel_runtime_pm_put() to release the reference again.
  1590. */
  1591. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1592. {
  1593. struct drm_device *dev = dev_priv->dev;
  1594. struct device *device = &dev->pdev->dev;
  1595. if (!HAS_RUNTIME_PM(dev))
  1596. return;
  1597. pm_runtime_get_sync(device);
  1598. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  1599. }
  1600. /**
  1601. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1602. * @dev_priv: i915 device instance
  1603. *
  1604. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1605. * code to ensure the GTT or GT is on).
  1606. *
  1607. * It will _not_ power up the device but instead only check that it's powered
  1608. * on. Therefore it is only valid to call this functions from contexts where
  1609. * the device is known to be powered up and where trying to power it up would
  1610. * result in hilarity and deadlocks. That pretty much means only the system
  1611. * suspend/resume code where this is used to grab runtime pm references for
  1612. * delayed setup down in work items.
  1613. *
  1614. * Any runtime pm reference obtained by this function must have a symmetric
  1615. * call to intel_runtime_pm_put() to release the reference again.
  1616. */
  1617. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  1618. {
  1619. struct drm_device *dev = dev_priv->dev;
  1620. struct device *device = &dev->pdev->dev;
  1621. if (!HAS_RUNTIME_PM(dev))
  1622. return;
  1623. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  1624. pm_runtime_get_noresume(device);
  1625. }
  1626. /**
  1627. * intel_runtime_pm_put - release a runtime pm reference
  1628. * @dev_priv: i915 device instance
  1629. *
  1630. * This function drops the device-level runtime pm reference obtained by
  1631. * intel_runtime_pm_get() and might power down the corresponding
  1632. * hardware block right away if this is the last reference.
  1633. */
  1634. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  1635. {
  1636. struct drm_device *dev = dev_priv->dev;
  1637. struct device *device = &dev->pdev->dev;
  1638. if (!HAS_RUNTIME_PM(dev))
  1639. return;
  1640. pm_runtime_mark_last_busy(device);
  1641. pm_runtime_put_autosuspend(device);
  1642. }
  1643. /**
  1644. * intel_runtime_pm_enable - enable runtime pm
  1645. * @dev_priv: i915 device instance
  1646. *
  1647. * This function enables runtime pm at the end of the driver load sequence.
  1648. *
  1649. * Note that this function does currently not enable runtime pm for the
  1650. * subordinate display power domains. That is only done on the first modeset
  1651. * using intel_display_set_init_power().
  1652. */
  1653. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  1654. {
  1655. struct drm_device *dev = dev_priv->dev;
  1656. struct device *device = &dev->pdev->dev;
  1657. if (!HAS_RUNTIME_PM(dev))
  1658. return;
  1659. pm_runtime_set_active(device);
  1660. /*
  1661. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  1662. * requirement.
  1663. */
  1664. if (!intel_enable_rc6(dev)) {
  1665. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  1666. return;
  1667. }
  1668. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  1669. pm_runtime_mark_last_busy(device);
  1670. pm_runtime_use_autosuspend(device);
  1671. pm_runtime_put_autosuspend(device);
  1672. }