irq.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/io.h>
  23. #include <asm/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/irq_regs.h>
  26. struct seq_file;
  27. struct module;
  28. struct msi_msg;
  29. enum irqchip_irq_state;
  30. /*
  31. * IRQ line status.
  32. *
  33. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  34. *
  35. * IRQ_TYPE_NONE - default, unspecified type
  36. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  37. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  38. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  39. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  40. * IRQ_TYPE_LEVEL_LOW - low level triggered
  41. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  42. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  43. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  44. * to setup the HW to a sane default (used
  45. * by irqdomain map() callbacks to synchronize
  46. * the HW state and SW flags for a newly
  47. * allocated descriptor).
  48. *
  49. * IRQ_TYPE_PROBE - Special flag for probing in progress
  50. *
  51. * Bits which can be modified via irq_set/clear/modify_status_flags()
  52. * IRQ_LEVEL - Interrupt is level type. Will be also
  53. * updated in the code when the above trigger
  54. * bits are modified via irq_set_irq_type()
  55. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  56. * it from affinity setting
  57. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  58. * IRQ_NOREQUEST - Interrupt cannot be requested via
  59. * request_irq()
  60. * IRQ_NOTHREAD - Interrupt cannot be threaded
  61. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  62. * request/setup_irq()
  63. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  64. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  65. * IRQ_NESTED_THREAD - Interrupt nests into another thread
  66. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  67. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  68. * it from the spurious interrupt detection
  69. * mechanism and from core side polling.
  70. * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
  71. */
  72. enum {
  73. IRQ_TYPE_NONE = 0x00000000,
  74. IRQ_TYPE_EDGE_RISING = 0x00000001,
  75. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  76. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  77. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  78. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  79. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  80. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  81. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  82. IRQ_TYPE_PROBE = 0x00000010,
  83. IRQ_LEVEL = (1 << 8),
  84. IRQ_PER_CPU = (1 << 9),
  85. IRQ_NOPROBE = (1 << 10),
  86. IRQ_NOREQUEST = (1 << 11),
  87. IRQ_NOAUTOEN = (1 << 12),
  88. IRQ_NO_BALANCING = (1 << 13),
  89. IRQ_MOVE_PCNTXT = (1 << 14),
  90. IRQ_NESTED_THREAD = (1 << 15),
  91. IRQ_NOTHREAD = (1 << 16),
  92. IRQ_PER_CPU_DEVID = (1 << 17),
  93. IRQ_IS_POLLED = (1 << 18),
  94. IRQ_DISABLE_UNLAZY = (1 << 19),
  95. };
  96. #define IRQF_MODIFY_MASK \
  97. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  98. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  99. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  100. IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
  101. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  102. /*
  103. * Return value for chip->irq_set_affinity()
  104. *
  105. * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
  106. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
  107. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  108. * support stacked irqchips, which indicates skipping
  109. * all descendent irqchips.
  110. */
  111. enum {
  112. IRQ_SET_MASK_OK = 0,
  113. IRQ_SET_MASK_OK_NOCOPY,
  114. IRQ_SET_MASK_OK_DONE,
  115. };
  116. struct msi_desc;
  117. struct irq_domain;
  118. /**
  119. * struct irq_common_data - per irq data shared by all irqchips
  120. * @state_use_accessors: status information for irq chip functions.
  121. * Use accessor functions to deal with it
  122. * @node: node index useful for balancing
  123. * @handler_data: per-IRQ data for the irq_chip methods
  124. * @affinity: IRQ affinity on SMP. If this is an IPI
  125. * related irq, then this is the mask of the
  126. * CPUs to which an IPI can be sent.
  127. * @msi_desc: MSI descriptor
  128. * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
  129. */
  130. struct irq_common_data {
  131. unsigned int __private state_use_accessors;
  132. #ifdef CONFIG_NUMA
  133. unsigned int node;
  134. #endif
  135. void *handler_data;
  136. struct msi_desc *msi_desc;
  137. cpumask_var_t affinity;
  138. #ifdef CONFIG_GENERIC_IRQ_IPI
  139. unsigned int ipi_offset;
  140. #endif
  141. };
  142. /**
  143. * struct irq_data - per irq chip data passed down to chip functions
  144. * @mask: precomputed bitmask for accessing the chip registers
  145. * @irq: interrupt number
  146. * @hwirq: hardware interrupt number, local to the interrupt domain
  147. * @common: point to data shared by all irqchips
  148. * @chip: low level interrupt hardware access
  149. * @domain: Interrupt translation domain; responsible for mapping
  150. * between hwirq number and linux irq number.
  151. * @parent_data: pointer to parent struct irq_data to support hierarchy
  152. * irq_domain
  153. * @chip_data: platform-specific per-chip private data for the chip
  154. * methods, to allow shared chip implementations
  155. */
  156. struct irq_data {
  157. u32 mask;
  158. unsigned int irq;
  159. unsigned long hwirq;
  160. struct irq_common_data *common;
  161. struct irq_chip *chip;
  162. struct irq_domain *domain;
  163. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  164. struct irq_data *parent_data;
  165. #endif
  166. void *chip_data;
  167. };
  168. /*
  169. * Bit masks for irq_common_data.state_use_accessors
  170. *
  171. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  172. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  173. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  174. * IRQD_PER_CPU - Interrupt is per cpu
  175. * IRQD_AFFINITY_SET - Interrupt affinity was set
  176. * IRQD_LEVEL - Interrupt is level triggered
  177. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  178. * from suspend
  179. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  180. * context
  181. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  182. * IRQD_IRQ_MASKED - Masked state of the interrupt
  183. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  184. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  185. * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
  186. */
  187. enum {
  188. IRQD_TRIGGER_MASK = 0xf,
  189. IRQD_SETAFFINITY_PENDING = (1 << 8),
  190. IRQD_NO_BALANCING = (1 << 10),
  191. IRQD_PER_CPU = (1 << 11),
  192. IRQD_AFFINITY_SET = (1 << 12),
  193. IRQD_LEVEL = (1 << 13),
  194. IRQD_WAKEUP_STATE = (1 << 14),
  195. IRQD_MOVE_PCNTXT = (1 << 15),
  196. IRQD_IRQ_DISABLED = (1 << 16),
  197. IRQD_IRQ_MASKED = (1 << 17),
  198. IRQD_IRQ_INPROGRESS = (1 << 18),
  199. IRQD_WAKEUP_ARMED = (1 << 19),
  200. IRQD_FORWARDED_TO_VCPU = (1 << 20),
  201. };
  202. #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
  203. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  204. {
  205. return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
  206. }
  207. static inline bool irqd_is_per_cpu(struct irq_data *d)
  208. {
  209. return __irqd_to_state(d) & IRQD_PER_CPU;
  210. }
  211. static inline bool irqd_can_balance(struct irq_data *d)
  212. {
  213. return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  214. }
  215. static inline bool irqd_affinity_was_set(struct irq_data *d)
  216. {
  217. return __irqd_to_state(d) & IRQD_AFFINITY_SET;
  218. }
  219. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  220. {
  221. __irqd_to_state(d) |= IRQD_AFFINITY_SET;
  222. }
  223. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  224. {
  225. return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
  226. }
  227. /*
  228. * Must only be called inside irq_chip.irq_set_type() functions.
  229. */
  230. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  231. {
  232. __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
  233. __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
  234. }
  235. static inline bool irqd_is_level_type(struct irq_data *d)
  236. {
  237. return __irqd_to_state(d) & IRQD_LEVEL;
  238. }
  239. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  240. {
  241. return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
  242. }
  243. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  244. {
  245. return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
  246. }
  247. static inline bool irqd_irq_disabled(struct irq_data *d)
  248. {
  249. return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
  250. }
  251. static inline bool irqd_irq_masked(struct irq_data *d)
  252. {
  253. return __irqd_to_state(d) & IRQD_IRQ_MASKED;
  254. }
  255. static inline bool irqd_irq_inprogress(struct irq_data *d)
  256. {
  257. return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
  258. }
  259. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  260. {
  261. return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
  262. }
  263. static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
  264. {
  265. return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
  266. }
  267. static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
  268. {
  269. __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
  270. }
  271. static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
  272. {
  273. __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
  274. }
  275. #undef __irqd_to_state
  276. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  277. {
  278. return d->hwirq;
  279. }
  280. /**
  281. * struct irq_chip - hardware interrupt chip descriptor
  282. *
  283. * @name: name for /proc/interrupts
  284. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  285. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  286. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  287. * @irq_disable: disable the interrupt
  288. * @irq_ack: start of a new interrupt
  289. * @irq_mask: mask an interrupt source
  290. * @irq_mask_ack: ack and mask an interrupt source
  291. * @irq_unmask: unmask an interrupt source
  292. * @irq_eoi: end of interrupt
  293. * @irq_set_affinity: set the CPU affinity on SMP machines
  294. * @irq_retrigger: resend an IRQ to the CPU
  295. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  296. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  297. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  298. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  299. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  300. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  301. * @irq_suspend: function called from core code on suspend once per
  302. * chip, when one or more interrupts are installed
  303. * @irq_resume: function called from core code on resume once per chip,
  304. * when one ore more interrupts are installed
  305. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  306. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  307. * @irq_print_chip: optional to print special chip info in show_interrupts
  308. * @irq_request_resources: optional to request resources before calling
  309. * any other callback related to this irq
  310. * @irq_release_resources: optional to release resources acquired with
  311. * irq_request_resources
  312. * @irq_compose_msi_msg: optional to compose message content for MSI
  313. * @irq_write_msi_msg: optional to write message content for MSI
  314. * @irq_get_irqchip_state: return the internal state of an interrupt
  315. * @irq_set_irqchip_state: set the internal state of a interrupt
  316. * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
  317. * @ipi_send_single: send a single IPI to destination cpus
  318. * @ipi_send_mask: send an IPI to destination cpus in cpumask
  319. * @flags: chip specific flags
  320. */
  321. struct irq_chip {
  322. const char *name;
  323. unsigned int (*irq_startup)(struct irq_data *data);
  324. void (*irq_shutdown)(struct irq_data *data);
  325. void (*irq_enable)(struct irq_data *data);
  326. void (*irq_disable)(struct irq_data *data);
  327. void (*irq_ack)(struct irq_data *data);
  328. void (*irq_mask)(struct irq_data *data);
  329. void (*irq_mask_ack)(struct irq_data *data);
  330. void (*irq_unmask)(struct irq_data *data);
  331. void (*irq_eoi)(struct irq_data *data);
  332. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  333. int (*irq_retrigger)(struct irq_data *data);
  334. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  335. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  336. void (*irq_bus_lock)(struct irq_data *data);
  337. void (*irq_bus_sync_unlock)(struct irq_data *data);
  338. void (*irq_cpu_online)(struct irq_data *data);
  339. void (*irq_cpu_offline)(struct irq_data *data);
  340. void (*irq_suspend)(struct irq_data *data);
  341. void (*irq_resume)(struct irq_data *data);
  342. void (*irq_pm_shutdown)(struct irq_data *data);
  343. void (*irq_calc_mask)(struct irq_data *data);
  344. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  345. int (*irq_request_resources)(struct irq_data *data);
  346. void (*irq_release_resources)(struct irq_data *data);
  347. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  348. void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  349. int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
  350. int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
  351. int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
  352. void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
  353. void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
  354. unsigned long flags;
  355. };
  356. /*
  357. * irq_chip specific flags
  358. *
  359. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  360. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  361. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  362. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  363. * when irq enabled
  364. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  365. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  366. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  367. */
  368. enum {
  369. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  370. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  371. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  372. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  373. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  374. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  375. IRQCHIP_EOI_THREADED = (1 << 6),
  376. };
  377. #include <linux/irqdesc.h>
  378. /*
  379. * Pick up the arch-dependent methods:
  380. */
  381. #include <asm/hw_irq.h>
  382. #ifndef NR_IRQS_LEGACY
  383. # define NR_IRQS_LEGACY 0
  384. #endif
  385. #ifndef ARCH_IRQ_INIT_FLAGS
  386. # define ARCH_IRQ_INIT_FLAGS 0
  387. #endif
  388. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  389. struct irqaction;
  390. extern int setup_irq(unsigned int irq, struct irqaction *new);
  391. extern void remove_irq(unsigned int irq, struct irqaction *act);
  392. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  393. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  394. extern void irq_cpu_online(void);
  395. extern void irq_cpu_offline(void);
  396. extern int irq_set_affinity_locked(struct irq_data *data,
  397. const struct cpumask *cpumask, bool force);
  398. extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
  399. extern void irq_migrate_all_off_this_cpu(void);
  400. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  401. void irq_move_irq(struct irq_data *data);
  402. void irq_move_masked_irq(struct irq_data *data);
  403. #else
  404. static inline void irq_move_irq(struct irq_data *data) { }
  405. static inline void irq_move_masked_irq(struct irq_data *data) { }
  406. #endif
  407. extern int no_irq_affinity;
  408. #ifdef CONFIG_HARDIRQS_SW_RESEND
  409. int irq_set_parent(int irq, int parent_irq);
  410. #else
  411. static inline int irq_set_parent(int irq, int parent_irq)
  412. {
  413. return 0;
  414. }
  415. #endif
  416. /*
  417. * Built-in IRQ handlers for various IRQ types,
  418. * callable via desc->handle_irq()
  419. */
  420. extern void handle_level_irq(struct irq_desc *desc);
  421. extern void handle_fasteoi_irq(struct irq_desc *desc);
  422. extern void handle_edge_irq(struct irq_desc *desc);
  423. extern void handle_edge_eoi_irq(struct irq_desc *desc);
  424. extern void handle_simple_irq(struct irq_desc *desc);
  425. extern void handle_percpu_irq(struct irq_desc *desc);
  426. extern void handle_percpu_devid_irq(struct irq_desc *desc);
  427. extern void handle_bad_irq(struct irq_desc *desc);
  428. extern void handle_nested_irq(unsigned int irq);
  429. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  430. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  431. extern void irq_chip_enable_parent(struct irq_data *data);
  432. extern void irq_chip_disable_parent(struct irq_data *data);
  433. extern void irq_chip_ack_parent(struct irq_data *data);
  434. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  435. extern void irq_chip_mask_parent(struct irq_data *data);
  436. extern void irq_chip_unmask_parent(struct irq_data *data);
  437. extern void irq_chip_eoi_parent(struct irq_data *data);
  438. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  439. const struct cpumask *dest,
  440. bool force);
  441. extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
  442. extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
  443. void *vcpu_info);
  444. extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
  445. #endif
  446. /* Handling of unhandled and spurious interrupts: */
  447. extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
  448. /* Enable/disable irq debugging output: */
  449. extern int noirqdebug_setup(char *str);
  450. /* Checks whether the interrupt can be requested by request_irq(): */
  451. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  452. /* Dummy irq-chip implementations: */
  453. extern struct irq_chip no_irq_chip;
  454. extern struct irq_chip dummy_irq_chip;
  455. extern void
  456. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  457. irq_flow_handler_t handle, const char *name);
  458. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  459. irq_flow_handler_t handle)
  460. {
  461. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  462. }
  463. extern int irq_set_percpu_devid(unsigned int irq);
  464. extern int irq_set_percpu_devid_partition(unsigned int irq,
  465. const struct cpumask *affinity);
  466. extern int irq_get_percpu_devid_partition(unsigned int irq,
  467. struct cpumask *affinity);
  468. extern void
  469. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  470. const char *name);
  471. static inline void
  472. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  473. {
  474. __irq_set_handler(irq, handle, 0, NULL);
  475. }
  476. /*
  477. * Set a highlevel chained flow handler for a given IRQ.
  478. * (a chained handler is automatically enabled and set to
  479. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  480. */
  481. static inline void
  482. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  483. {
  484. __irq_set_handler(irq, handle, 1, NULL);
  485. }
  486. /*
  487. * Set a highlevel chained flow handler and its data for a given IRQ.
  488. * (a chained handler is automatically enabled and set to
  489. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  490. */
  491. void
  492. irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
  493. void *data);
  494. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  495. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  496. {
  497. irq_modify_status(irq, 0, set);
  498. }
  499. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  500. {
  501. irq_modify_status(irq, clr, 0);
  502. }
  503. static inline void irq_set_noprobe(unsigned int irq)
  504. {
  505. irq_modify_status(irq, 0, IRQ_NOPROBE);
  506. }
  507. static inline void irq_set_probe(unsigned int irq)
  508. {
  509. irq_modify_status(irq, IRQ_NOPROBE, 0);
  510. }
  511. static inline void irq_set_nothread(unsigned int irq)
  512. {
  513. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  514. }
  515. static inline void irq_set_thread(unsigned int irq)
  516. {
  517. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  518. }
  519. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  520. {
  521. if (nest)
  522. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  523. else
  524. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  525. }
  526. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  527. {
  528. irq_set_status_flags(irq,
  529. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  530. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  531. }
  532. /* Set/get chip/data for an IRQ: */
  533. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  534. extern int irq_set_handler_data(unsigned int irq, void *data);
  535. extern int irq_set_chip_data(unsigned int irq, void *data);
  536. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  537. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  538. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  539. struct msi_desc *entry);
  540. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  541. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  542. {
  543. struct irq_data *d = irq_get_irq_data(irq);
  544. return d ? d->chip : NULL;
  545. }
  546. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  547. {
  548. return d->chip;
  549. }
  550. static inline void *irq_get_chip_data(unsigned int irq)
  551. {
  552. struct irq_data *d = irq_get_irq_data(irq);
  553. return d ? d->chip_data : NULL;
  554. }
  555. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  556. {
  557. return d->chip_data;
  558. }
  559. static inline void *irq_get_handler_data(unsigned int irq)
  560. {
  561. struct irq_data *d = irq_get_irq_data(irq);
  562. return d ? d->common->handler_data : NULL;
  563. }
  564. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  565. {
  566. return d->common->handler_data;
  567. }
  568. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  569. {
  570. struct irq_data *d = irq_get_irq_data(irq);
  571. return d ? d->common->msi_desc : NULL;
  572. }
  573. static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
  574. {
  575. return d->common->msi_desc;
  576. }
  577. static inline u32 irq_get_trigger_type(unsigned int irq)
  578. {
  579. struct irq_data *d = irq_get_irq_data(irq);
  580. return d ? irqd_get_trigger_type(d) : 0;
  581. }
  582. static inline int irq_common_data_get_node(struct irq_common_data *d)
  583. {
  584. #ifdef CONFIG_NUMA
  585. return d->node;
  586. #else
  587. return 0;
  588. #endif
  589. }
  590. static inline int irq_data_get_node(struct irq_data *d)
  591. {
  592. return irq_common_data_get_node(d->common);
  593. }
  594. static inline struct cpumask *irq_get_affinity_mask(int irq)
  595. {
  596. struct irq_data *d = irq_get_irq_data(irq);
  597. return d ? d->common->affinity : NULL;
  598. }
  599. static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
  600. {
  601. return d->common->affinity;
  602. }
  603. unsigned int arch_dynirq_lower_bound(unsigned int from);
  604. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  605. struct module *owner);
  606. /* use macros to avoid needing export.h for THIS_MODULE */
  607. #define irq_alloc_descs(irq, from, cnt, node) \
  608. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  609. #define irq_alloc_desc(node) \
  610. irq_alloc_descs(-1, 0, 1, node)
  611. #define irq_alloc_desc_at(at, node) \
  612. irq_alloc_descs(at, at, 1, node)
  613. #define irq_alloc_desc_from(from, node) \
  614. irq_alloc_descs(-1, from, 1, node)
  615. #define irq_alloc_descs_from(from, cnt, node) \
  616. irq_alloc_descs(-1, from, cnt, node)
  617. void irq_free_descs(unsigned int irq, unsigned int cnt);
  618. static inline void irq_free_desc(unsigned int irq)
  619. {
  620. irq_free_descs(irq, 1);
  621. }
  622. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  623. unsigned int irq_alloc_hwirqs(int cnt, int node);
  624. static inline unsigned int irq_alloc_hwirq(int node)
  625. {
  626. return irq_alloc_hwirqs(1, node);
  627. }
  628. void irq_free_hwirqs(unsigned int from, int cnt);
  629. static inline void irq_free_hwirq(unsigned int irq)
  630. {
  631. return irq_free_hwirqs(irq, 1);
  632. }
  633. int arch_setup_hwirq(unsigned int irq, int node);
  634. void arch_teardown_hwirq(unsigned int irq);
  635. #endif
  636. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  637. void irq_init_desc(unsigned int irq);
  638. #endif
  639. /**
  640. * struct irq_chip_regs - register offsets for struct irq_gci
  641. * @enable: Enable register offset to reg_base
  642. * @disable: Disable register offset to reg_base
  643. * @mask: Mask register offset to reg_base
  644. * @ack: Ack register offset to reg_base
  645. * @eoi: Eoi register offset to reg_base
  646. * @type: Type configuration register offset to reg_base
  647. * @polarity: Polarity configuration register offset to reg_base
  648. */
  649. struct irq_chip_regs {
  650. unsigned long enable;
  651. unsigned long disable;
  652. unsigned long mask;
  653. unsigned long ack;
  654. unsigned long eoi;
  655. unsigned long type;
  656. unsigned long polarity;
  657. };
  658. /**
  659. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  660. * @chip: The real interrupt chip which provides the callbacks
  661. * @regs: Register offsets for this chip
  662. * @handler: Flow handler associated with this chip
  663. * @type: Chip can handle these flow types
  664. * @mask_cache_priv: Cached mask register private to the chip type
  665. * @mask_cache: Pointer to cached mask register
  666. *
  667. * A irq_generic_chip can have several instances of irq_chip_type when
  668. * it requires different functions and register offsets for different
  669. * flow types.
  670. */
  671. struct irq_chip_type {
  672. struct irq_chip chip;
  673. struct irq_chip_regs regs;
  674. irq_flow_handler_t handler;
  675. u32 type;
  676. u32 mask_cache_priv;
  677. u32 *mask_cache;
  678. };
  679. /**
  680. * struct irq_chip_generic - Generic irq chip data structure
  681. * @lock: Lock to protect register and cache data access
  682. * @reg_base: Register base address (virtual)
  683. * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
  684. * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
  685. * @suspend: Function called from core code on suspend once per
  686. * chip; can be useful instead of irq_chip::suspend to
  687. * handle chip details even when no interrupts are in use
  688. * @resume: Function called from core code on resume once per chip;
  689. * can be useful instead of irq_chip::suspend to handle
  690. * chip details even when no interrupts are in use
  691. * @irq_base: Interrupt base nr for this chip
  692. * @irq_cnt: Number of interrupts handled by this chip
  693. * @mask_cache: Cached mask register shared between all chip types
  694. * @type_cache: Cached type register
  695. * @polarity_cache: Cached polarity register
  696. * @wake_enabled: Interrupt can wakeup from suspend
  697. * @wake_active: Interrupt is marked as an wakeup from suspend source
  698. * @num_ct: Number of available irq_chip_type instances (usually 1)
  699. * @private: Private data for non generic chip callbacks
  700. * @installed: bitfield to denote installed interrupts
  701. * @unused: bitfield to denote unused interrupts
  702. * @domain: irq domain pointer
  703. * @list: List head for keeping track of instances
  704. * @chip_types: Array of interrupt irq_chip_types
  705. *
  706. * Note, that irq_chip_generic can have multiple irq_chip_type
  707. * implementations which can be associated to a particular irq line of
  708. * an irq_chip_generic instance. That allows to share and protect
  709. * state in an irq_chip_generic instance when we need to implement
  710. * different flow mechanisms (level/edge) for it.
  711. */
  712. struct irq_chip_generic {
  713. raw_spinlock_t lock;
  714. void __iomem *reg_base;
  715. u32 (*reg_readl)(void __iomem *addr);
  716. void (*reg_writel)(u32 val, void __iomem *addr);
  717. void (*suspend)(struct irq_chip_generic *gc);
  718. void (*resume)(struct irq_chip_generic *gc);
  719. unsigned int irq_base;
  720. unsigned int irq_cnt;
  721. u32 mask_cache;
  722. u32 type_cache;
  723. u32 polarity_cache;
  724. u32 wake_enabled;
  725. u32 wake_active;
  726. unsigned int num_ct;
  727. void *private;
  728. unsigned long installed;
  729. unsigned long unused;
  730. struct irq_domain *domain;
  731. struct list_head list;
  732. struct irq_chip_type chip_types[0];
  733. };
  734. /**
  735. * enum irq_gc_flags - Initialization flags for generic irq chips
  736. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  737. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  738. * irq chips which need to call irq_set_wake() on
  739. * the parent irq. Usually GPIO implementations
  740. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  741. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  742. * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
  743. */
  744. enum irq_gc_flags {
  745. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  746. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  747. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  748. IRQ_GC_NO_MASK = 1 << 3,
  749. IRQ_GC_BE_IO = 1 << 4,
  750. };
  751. /*
  752. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  753. * @irqs_per_chip: Number of interrupts per chip
  754. * @num_chips: Number of chips
  755. * @irq_flags_to_set: IRQ* flags to set on irq setup
  756. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  757. * @gc_flags: Generic chip specific setup flags
  758. * @gc: Array of pointers to generic interrupt chips
  759. */
  760. struct irq_domain_chip_generic {
  761. unsigned int irqs_per_chip;
  762. unsigned int num_chips;
  763. unsigned int irq_flags_to_clear;
  764. unsigned int irq_flags_to_set;
  765. enum irq_gc_flags gc_flags;
  766. struct irq_chip_generic *gc[0];
  767. };
  768. /* Generic chip callback functions */
  769. void irq_gc_noop(struct irq_data *d);
  770. void irq_gc_mask_disable_reg(struct irq_data *d);
  771. void irq_gc_mask_set_bit(struct irq_data *d);
  772. void irq_gc_mask_clr_bit(struct irq_data *d);
  773. void irq_gc_unmask_enable_reg(struct irq_data *d);
  774. void irq_gc_ack_set_bit(struct irq_data *d);
  775. void irq_gc_ack_clr_bit(struct irq_data *d);
  776. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  777. void irq_gc_eoi(struct irq_data *d);
  778. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  779. /* Setup functions for irq_chip_generic */
  780. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  781. irq_hw_number_t hw_irq);
  782. struct irq_chip_generic *
  783. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  784. void __iomem *reg_base, irq_flow_handler_t handler);
  785. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  786. enum irq_gc_flags flags, unsigned int clr,
  787. unsigned int set);
  788. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  789. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  790. unsigned int clr, unsigned int set);
  791. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  792. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  793. int num_ct, const char *name,
  794. irq_flow_handler_t handler,
  795. unsigned int clr, unsigned int set,
  796. enum irq_gc_flags flags);
  797. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  798. {
  799. return container_of(d->chip, struct irq_chip_type, chip);
  800. }
  801. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  802. #ifdef CONFIG_SMP
  803. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  804. {
  805. raw_spin_lock(&gc->lock);
  806. }
  807. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  808. {
  809. raw_spin_unlock(&gc->lock);
  810. }
  811. #else
  812. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  813. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  814. #endif
  815. static inline void irq_reg_writel(struct irq_chip_generic *gc,
  816. u32 val, int reg_offset)
  817. {
  818. if (gc->reg_writel)
  819. gc->reg_writel(val, gc->reg_base + reg_offset);
  820. else
  821. writel(val, gc->reg_base + reg_offset);
  822. }
  823. static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
  824. int reg_offset)
  825. {
  826. if (gc->reg_readl)
  827. return gc->reg_readl(gc->reg_base + reg_offset);
  828. else
  829. return readl(gc->reg_base + reg_offset);
  830. }
  831. /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
  832. #define INVALID_HWIRQ (~0UL)
  833. irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
  834. int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
  835. int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
  836. int ipi_send_single(unsigned int virq, unsigned int cpu);
  837. int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
  838. #endif /* _LINUX_IRQ_H */