irq-gic-common.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  22. void *data)
  23. {
  24. for (; quirks->desc; quirks++) {
  25. if (quirks->iidr != (quirks->mask & iidr))
  26. continue;
  27. quirks->init(data);
  28. pr_info("GIC: enabling workaround for %s\n", quirks->desc);
  29. }
  30. }
  31. int gic_configure_irq(unsigned int irq, unsigned int type,
  32. void __iomem *base, void (*sync_access)(void))
  33. {
  34. u32 confmask = 0x2 << ((irq % 16) * 2);
  35. u32 confoff = (irq / 16) * 4;
  36. u32 val, oldval;
  37. int ret = 0;
  38. /*
  39. * Read current configuration register, and insert the config
  40. * for "irq", depending on "type".
  41. */
  42. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  43. if (type & IRQ_TYPE_LEVEL_MASK)
  44. val &= ~confmask;
  45. else if (type & IRQ_TYPE_EDGE_BOTH)
  46. val |= confmask;
  47. /* If the current configuration is the same, then we are done */
  48. if (val == oldval)
  49. return 0;
  50. /*
  51. * Write back the new configuration, and possibly re-enable
  52. * the interrupt. If we fail to write a new configuration for
  53. * an SPI then WARN and return an error. If we fail to write the
  54. * configuration for a PPI this is most likely because the GIC
  55. * does not allow us to set the configuration or we are in a
  56. * non-secure mode, and hence it may not be catastrophic.
  57. */
  58. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  59. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val) {
  60. if (WARN_ON(irq >= 32))
  61. ret = -EINVAL;
  62. else
  63. pr_warn("GIC: PPI%d is secure or misconfigured\n",
  64. irq - 16);
  65. }
  66. if (sync_access)
  67. sync_access();
  68. return ret;
  69. }
  70. void __init gic_dist_config(void __iomem *base, int gic_irqs,
  71. void (*sync_access)(void))
  72. {
  73. unsigned int i;
  74. /*
  75. * Set all global interrupts to be level triggered, active low.
  76. */
  77. for (i = 32; i < gic_irqs; i += 16)
  78. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  79. base + GIC_DIST_CONFIG + i / 4);
  80. /*
  81. * Set priority on all global interrupts.
  82. */
  83. for (i = 32; i < gic_irqs; i += 4)
  84. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  85. /*
  86. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  87. * alone as they are in the redistributor registers on GICv3.
  88. */
  89. for (i = 32; i < gic_irqs; i += 32) {
  90. writel_relaxed(GICD_INT_EN_CLR_X32,
  91. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  92. writel_relaxed(GICD_INT_EN_CLR_X32,
  93. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  94. }
  95. if (sync_access)
  96. sync_access();
  97. }
  98. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  99. {
  100. int i;
  101. /*
  102. * Deal with the banked PPI and SGI interrupts - disable all
  103. * PPI interrupts, ensure all SGI interrupts are enabled.
  104. * Make sure everything is deactivated.
  105. */
  106. writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  107. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  108. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  109. /*
  110. * Set priority on PPI and SGI interrupts
  111. */
  112. for (i = 0; i < 32; i += 4)
  113. writel_relaxed(GICD_INT_DEF_PRI_X4,
  114. base + GIC_DIST_PRI + i * 4 / 4);
  115. if (sync_access)
  116. sync_access();
  117. }