gfx_v9_0.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  98. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  99. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  100. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  101. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  102. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  103. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  104. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  105. };
  106. static const u32 golden_settings_gc_9_0_vg10[] =
  107. {
  108. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  109. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  110. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  111. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  112. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  113. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  114. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  115. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  116. };
  117. static const u32 golden_settings_gc_9_1[] =
  118. {
  119. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  120. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  121. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  122. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  123. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  124. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  125. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  126. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  127. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  128. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  129. };
  130. static const u32 golden_settings_gc_9_1_rv1[] =
  131. {
  132. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x26013042,
  133. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x26013042,
  134. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x00048000,
  135. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  136. };
  137. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  138. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x26013042
  139. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  140. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  141. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  142. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  143. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  144. struct amdgpu_cu_info *cu_info);
  145. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  146. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  147. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  148. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  149. {
  150. switch (adev->asic_type) {
  151. case CHIP_VEGA10:
  152. amdgpu_program_register_sequence(adev,
  153. golden_settings_gc_9_0,
  154. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  155. amdgpu_program_register_sequence(adev,
  156. golden_settings_gc_9_0_vg10,
  157. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  158. break;
  159. case CHIP_RAVEN:
  160. amdgpu_program_register_sequence(adev,
  161. golden_settings_gc_9_1,
  162. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  163. amdgpu_program_register_sequence(adev,
  164. golden_settings_gc_9_1_rv1,
  165. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  166. break;
  167. default:
  168. break;
  169. }
  170. }
  171. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  172. {
  173. adev->gfx.scratch.num_reg = 7;
  174. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  175. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  176. }
  177. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  178. bool wc, uint32_t reg, uint32_t val)
  179. {
  180. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  181. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  182. WRITE_DATA_DST_SEL(0) |
  183. (wc ? WR_CONFIRM : 0));
  184. amdgpu_ring_write(ring, reg);
  185. amdgpu_ring_write(ring, 0);
  186. amdgpu_ring_write(ring, val);
  187. }
  188. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  189. int mem_space, int opt, uint32_t addr0,
  190. uint32_t addr1, uint32_t ref, uint32_t mask,
  191. uint32_t inv)
  192. {
  193. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  194. amdgpu_ring_write(ring,
  195. /* memory (1) or register (0) */
  196. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  197. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  198. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  199. WAIT_REG_MEM_ENGINE(eng_sel)));
  200. if (mem_space)
  201. BUG_ON(addr0 & 0x3); /* Dword align */
  202. amdgpu_ring_write(ring, addr0);
  203. amdgpu_ring_write(ring, addr1);
  204. amdgpu_ring_write(ring, ref);
  205. amdgpu_ring_write(ring, mask);
  206. amdgpu_ring_write(ring, inv); /* poll interval */
  207. }
  208. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  209. {
  210. struct amdgpu_device *adev = ring->adev;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. unsigned i;
  214. int r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. r = amdgpu_ring_alloc(ring, 3);
  222. if (r) {
  223. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  224. ring->idx, r);
  225. amdgpu_gfx_scratch_free(adev, scratch);
  226. return r;
  227. }
  228. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  229. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  230. amdgpu_ring_write(ring, 0xDEADBEEF);
  231. amdgpu_ring_commit(ring);
  232. for (i = 0; i < adev->usec_timeout; i++) {
  233. tmp = RREG32(scratch);
  234. if (tmp == 0xDEADBEEF)
  235. break;
  236. DRM_UDELAY(1);
  237. }
  238. if (i < adev->usec_timeout) {
  239. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  240. ring->idx, i);
  241. } else {
  242. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  243. ring->idx, scratch, tmp);
  244. r = -EINVAL;
  245. }
  246. amdgpu_gfx_scratch_free(adev, scratch);
  247. return r;
  248. }
  249. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  250. {
  251. struct amdgpu_device *adev = ring->adev;
  252. struct amdgpu_ib ib;
  253. struct dma_fence *f = NULL;
  254. uint32_t scratch;
  255. uint32_t tmp = 0;
  256. long r;
  257. r = amdgpu_gfx_scratch_get(adev, &scratch);
  258. if (r) {
  259. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  260. return r;
  261. }
  262. WREG32(scratch, 0xCAFEDEAD);
  263. memset(&ib, 0, sizeof(ib));
  264. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  265. if (r) {
  266. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  267. goto err1;
  268. }
  269. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  270. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  271. ib.ptr[2] = 0xDEADBEEF;
  272. ib.length_dw = 3;
  273. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  274. if (r)
  275. goto err2;
  276. r = dma_fence_wait_timeout(f, false, timeout);
  277. if (r == 0) {
  278. DRM_ERROR("amdgpu: IB test timed out.\n");
  279. r = -ETIMEDOUT;
  280. goto err2;
  281. } else if (r < 0) {
  282. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  283. goto err2;
  284. }
  285. tmp = RREG32(scratch);
  286. if (tmp == 0xDEADBEEF) {
  287. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  288. r = 0;
  289. } else {
  290. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  291. scratch, tmp);
  292. r = -EINVAL;
  293. }
  294. err2:
  295. amdgpu_ib_free(adev, &ib, NULL);
  296. dma_fence_put(f);
  297. err1:
  298. amdgpu_gfx_scratch_free(adev, scratch);
  299. return r;
  300. }
  301. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  302. {
  303. const char *chip_name;
  304. char fw_name[30];
  305. int err;
  306. struct amdgpu_firmware_info *info = NULL;
  307. const struct common_firmware_header *header = NULL;
  308. const struct gfx_firmware_header_v1_0 *cp_hdr;
  309. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  310. unsigned int *tmp = NULL;
  311. unsigned int i = 0;
  312. DRM_DEBUG("\n");
  313. switch (adev->asic_type) {
  314. case CHIP_VEGA10:
  315. chip_name = "vega10";
  316. break;
  317. case CHIP_RAVEN:
  318. chip_name = "raven";
  319. break;
  320. default:
  321. BUG();
  322. }
  323. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  324. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  325. if (err)
  326. goto out;
  327. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  328. if (err)
  329. goto out;
  330. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  331. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  332. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  333. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  334. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  335. if (err)
  336. goto out;
  337. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  338. if (err)
  339. goto out;
  340. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  341. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  342. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  343. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  344. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  345. if (err)
  346. goto out;
  347. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  348. if (err)
  349. goto out;
  350. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  351. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  352. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  353. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  354. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  355. if (err)
  356. goto out;
  357. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  358. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  359. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  360. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  361. adev->gfx.rlc.save_and_restore_offset =
  362. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  363. adev->gfx.rlc.clear_state_descriptor_offset =
  364. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  365. adev->gfx.rlc.avail_scratch_ram_locations =
  366. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  367. adev->gfx.rlc.reg_restore_list_size =
  368. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  369. adev->gfx.rlc.reg_list_format_start =
  370. le32_to_cpu(rlc_hdr->reg_list_format_start);
  371. adev->gfx.rlc.reg_list_format_separate_start =
  372. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  373. adev->gfx.rlc.starting_offsets_start =
  374. le32_to_cpu(rlc_hdr->starting_offsets_start);
  375. adev->gfx.rlc.reg_list_format_size_bytes =
  376. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  377. adev->gfx.rlc.reg_list_size_bytes =
  378. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  379. adev->gfx.rlc.register_list_format =
  380. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  381. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  382. if (!adev->gfx.rlc.register_list_format) {
  383. err = -ENOMEM;
  384. goto out;
  385. }
  386. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  387. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  388. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  389. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  390. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  391. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  392. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  393. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  394. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  395. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  396. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  397. if (err)
  398. goto out;
  399. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  400. if (err)
  401. goto out;
  402. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  403. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  404. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  405. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  406. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  407. if (!err) {
  408. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  409. if (err)
  410. goto out;
  411. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  412. adev->gfx.mec2_fw->data;
  413. adev->gfx.mec2_fw_version =
  414. le32_to_cpu(cp_hdr->header.ucode_version);
  415. adev->gfx.mec2_feature_version =
  416. le32_to_cpu(cp_hdr->ucode_feature_version);
  417. } else {
  418. err = 0;
  419. adev->gfx.mec2_fw = NULL;
  420. }
  421. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  422. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  423. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  424. info->fw = adev->gfx.pfp_fw;
  425. header = (const struct common_firmware_header *)info->fw->data;
  426. adev->firmware.fw_size +=
  427. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  428. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  429. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  430. info->fw = adev->gfx.me_fw;
  431. header = (const struct common_firmware_header *)info->fw->data;
  432. adev->firmware.fw_size +=
  433. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  434. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  435. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  436. info->fw = adev->gfx.ce_fw;
  437. header = (const struct common_firmware_header *)info->fw->data;
  438. adev->firmware.fw_size +=
  439. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  440. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  441. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  442. info->fw = adev->gfx.rlc_fw;
  443. header = (const struct common_firmware_header *)info->fw->data;
  444. adev->firmware.fw_size +=
  445. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  446. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  447. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  448. info->fw = adev->gfx.mec_fw;
  449. header = (const struct common_firmware_header *)info->fw->data;
  450. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  451. adev->firmware.fw_size +=
  452. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  453. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  454. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  455. info->fw = adev->gfx.mec_fw;
  456. adev->firmware.fw_size +=
  457. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  458. if (adev->gfx.mec2_fw) {
  459. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  460. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  461. info->fw = adev->gfx.mec2_fw;
  462. header = (const struct common_firmware_header *)info->fw->data;
  463. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  464. adev->firmware.fw_size +=
  465. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  466. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  467. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  468. info->fw = adev->gfx.mec2_fw;
  469. adev->firmware.fw_size +=
  470. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  471. }
  472. }
  473. out:
  474. if (err) {
  475. dev_err(adev->dev,
  476. "gfx9: Failed to load firmware \"%s\"\n",
  477. fw_name);
  478. release_firmware(adev->gfx.pfp_fw);
  479. adev->gfx.pfp_fw = NULL;
  480. release_firmware(adev->gfx.me_fw);
  481. adev->gfx.me_fw = NULL;
  482. release_firmware(adev->gfx.ce_fw);
  483. adev->gfx.ce_fw = NULL;
  484. release_firmware(adev->gfx.rlc_fw);
  485. adev->gfx.rlc_fw = NULL;
  486. release_firmware(adev->gfx.mec_fw);
  487. adev->gfx.mec_fw = NULL;
  488. release_firmware(adev->gfx.mec2_fw);
  489. adev->gfx.mec2_fw = NULL;
  490. }
  491. return err;
  492. }
  493. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  494. {
  495. u32 count = 0;
  496. const struct cs_section_def *sect = NULL;
  497. const struct cs_extent_def *ext = NULL;
  498. /* begin clear state */
  499. count += 2;
  500. /* context control state */
  501. count += 3;
  502. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  503. for (ext = sect->section; ext->extent != NULL; ++ext) {
  504. if (sect->id == SECT_CONTEXT)
  505. count += 2 + ext->reg_count;
  506. else
  507. return 0;
  508. }
  509. }
  510. /* end clear state */
  511. count += 2;
  512. /* clear state */
  513. count += 2;
  514. return count;
  515. }
  516. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  517. volatile u32 *buffer)
  518. {
  519. u32 count = 0, i;
  520. const struct cs_section_def *sect = NULL;
  521. const struct cs_extent_def *ext = NULL;
  522. if (adev->gfx.rlc.cs_data == NULL)
  523. return;
  524. if (buffer == NULL)
  525. return;
  526. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  527. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  528. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  529. buffer[count++] = cpu_to_le32(0x80000000);
  530. buffer[count++] = cpu_to_le32(0x80000000);
  531. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  532. for (ext = sect->section; ext->extent != NULL; ++ext) {
  533. if (sect->id == SECT_CONTEXT) {
  534. buffer[count++] =
  535. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  536. buffer[count++] = cpu_to_le32(ext->reg_index -
  537. PACKET3_SET_CONTEXT_REG_START);
  538. for (i = 0; i < ext->reg_count; i++)
  539. buffer[count++] = cpu_to_le32(ext->extent[i]);
  540. } else {
  541. return;
  542. }
  543. }
  544. }
  545. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  546. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  547. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  548. buffer[count++] = cpu_to_le32(0);
  549. }
  550. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  551. {
  552. const __le32 *fw_data;
  553. volatile u32 *dst_ptr;
  554. int me, i, max_me = 5;
  555. u32 bo_offset = 0;
  556. u32 table_offset, table_size;
  557. /* write the cp table buffer */
  558. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  559. for (me = 0; me < max_me; me++) {
  560. if (me == 0) {
  561. const struct gfx_firmware_header_v1_0 *hdr =
  562. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  563. fw_data = (const __le32 *)
  564. (adev->gfx.ce_fw->data +
  565. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  566. table_offset = le32_to_cpu(hdr->jt_offset);
  567. table_size = le32_to_cpu(hdr->jt_size);
  568. } else if (me == 1) {
  569. const struct gfx_firmware_header_v1_0 *hdr =
  570. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  571. fw_data = (const __le32 *)
  572. (adev->gfx.pfp_fw->data +
  573. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  574. table_offset = le32_to_cpu(hdr->jt_offset);
  575. table_size = le32_to_cpu(hdr->jt_size);
  576. } else if (me == 2) {
  577. const struct gfx_firmware_header_v1_0 *hdr =
  578. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  579. fw_data = (const __le32 *)
  580. (adev->gfx.me_fw->data +
  581. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  582. table_offset = le32_to_cpu(hdr->jt_offset);
  583. table_size = le32_to_cpu(hdr->jt_size);
  584. } else if (me == 3) {
  585. const struct gfx_firmware_header_v1_0 *hdr =
  586. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  587. fw_data = (const __le32 *)
  588. (adev->gfx.mec_fw->data +
  589. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  590. table_offset = le32_to_cpu(hdr->jt_offset);
  591. table_size = le32_to_cpu(hdr->jt_size);
  592. } else if (me == 4) {
  593. const struct gfx_firmware_header_v1_0 *hdr =
  594. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  595. fw_data = (const __le32 *)
  596. (adev->gfx.mec2_fw->data +
  597. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  598. table_offset = le32_to_cpu(hdr->jt_offset);
  599. table_size = le32_to_cpu(hdr->jt_size);
  600. }
  601. for (i = 0; i < table_size; i ++) {
  602. dst_ptr[bo_offset + i] =
  603. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  604. }
  605. bo_offset += table_size;
  606. }
  607. }
  608. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  609. {
  610. /* clear state block */
  611. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  612. &adev->gfx.rlc.clear_state_gpu_addr,
  613. (void **)&adev->gfx.rlc.cs_ptr);
  614. /* jump table block */
  615. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  616. &adev->gfx.rlc.cp_table_gpu_addr,
  617. (void **)&adev->gfx.rlc.cp_table_ptr);
  618. }
  619. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  620. {
  621. volatile u32 *dst_ptr;
  622. u32 dws;
  623. const struct cs_section_def *cs_data;
  624. int r;
  625. adev->gfx.rlc.cs_data = gfx9_cs_data;
  626. cs_data = adev->gfx.rlc.cs_data;
  627. if (cs_data) {
  628. /* clear state block */
  629. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  630. if (adev->gfx.rlc.clear_state_obj == NULL) {
  631. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  632. AMDGPU_GEM_DOMAIN_VRAM,
  633. &adev->gfx.rlc.clear_state_obj,
  634. &adev->gfx.rlc.clear_state_gpu_addr,
  635. (void **)&adev->gfx.rlc.cs_ptr);
  636. if (r) {
  637. dev_err(adev->dev,
  638. "(%d) failed to create rlc csb bo\n", r);
  639. gfx_v9_0_rlc_fini(adev);
  640. return r;
  641. }
  642. }
  643. /* set up the cs buffer */
  644. dst_ptr = adev->gfx.rlc.cs_ptr;
  645. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  646. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  647. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  648. }
  649. if (adev->asic_type == CHIP_RAVEN) {
  650. /* TODO: double check the cp_table_size for RV */
  651. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  652. if (adev->gfx.rlc.cp_table_obj == NULL) {
  653. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  654. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  655. &adev->gfx.rlc.cp_table_obj,
  656. &adev->gfx.rlc.cp_table_gpu_addr,
  657. (void **)&adev->gfx.rlc.cp_table_ptr);
  658. if (r) {
  659. dev_err(adev->dev,
  660. "(%d) failed to create cp table bo\n", r);
  661. gfx_v9_0_rlc_fini(adev);
  662. return r;
  663. }
  664. }
  665. rv_init_cp_jump_table(adev);
  666. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  667. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  668. }
  669. return 0;
  670. }
  671. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  672. {
  673. int r;
  674. if (adev->gfx.mec.hpd_eop_obj) {
  675. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  676. if (unlikely(r != 0))
  677. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  678. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  679. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  680. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  681. adev->gfx.mec.hpd_eop_obj = NULL;
  682. }
  683. if (adev->gfx.mec.mec_fw_obj) {
  684. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  685. if (unlikely(r != 0))
  686. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  687. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  688. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  689. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  690. adev->gfx.mec.mec_fw_obj = NULL;
  691. }
  692. }
  693. #define MEC_HPD_SIZE 2048
  694. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  695. {
  696. int r;
  697. u32 *hpd;
  698. const __le32 *fw_data;
  699. unsigned fw_size;
  700. u32 *fw;
  701. const struct gfx_firmware_header_v1_0 *mec_hdr;
  702. /*
  703. * we assign only 1 pipe because all other pipes will
  704. * be handled by KFD
  705. */
  706. adev->gfx.mec.num_mec = 1;
  707. adev->gfx.mec.num_pipe = 1;
  708. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  709. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  710. r = amdgpu_bo_create(adev,
  711. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  712. PAGE_SIZE, true,
  713. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  714. &adev->gfx.mec.hpd_eop_obj);
  715. if (r) {
  716. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  717. return r;
  718. }
  719. }
  720. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  721. if (unlikely(r != 0)) {
  722. gfx_v9_0_mec_fini(adev);
  723. return r;
  724. }
  725. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  726. &adev->gfx.mec.hpd_eop_gpu_addr);
  727. if (r) {
  728. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  729. gfx_v9_0_mec_fini(adev);
  730. return r;
  731. }
  732. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  733. if (r) {
  734. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  735. gfx_v9_0_mec_fini(adev);
  736. return r;
  737. }
  738. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  739. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  740. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  741. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  742. fw_data = (const __le32 *)
  743. (adev->gfx.mec_fw->data +
  744. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  745. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  746. if (adev->gfx.mec.mec_fw_obj == NULL) {
  747. r = amdgpu_bo_create(adev,
  748. mec_hdr->header.ucode_size_bytes,
  749. PAGE_SIZE, true,
  750. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  751. &adev->gfx.mec.mec_fw_obj);
  752. if (r) {
  753. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  754. return r;
  755. }
  756. }
  757. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  758. if (unlikely(r != 0)) {
  759. gfx_v9_0_mec_fini(adev);
  760. return r;
  761. }
  762. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  763. &adev->gfx.mec.mec_fw_gpu_addr);
  764. if (r) {
  765. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  766. gfx_v9_0_mec_fini(adev);
  767. return r;
  768. }
  769. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  770. if (r) {
  771. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  772. gfx_v9_0_mec_fini(adev);
  773. return r;
  774. }
  775. memcpy(fw, fw_data, fw_size);
  776. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  777. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  778. return 0;
  779. }
  780. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  781. {
  782. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  783. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  784. }
  785. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  786. {
  787. int r;
  788. u32 *hpd;
  789. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  790. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  791. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  792. &kiq->eop_gpu_addr, (void **)&hpd);
  793. if (r) {
  794. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  795. return r;
  796. }
  797. memset(hpd, 0, MEC_HPD_SIZE);
  798. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  799. if (unlikely(r != 0))
  800. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  801. amdgpu_bo_kunmap(kiq->eop_obj);
  802. amdgpu_bo_unreserve(kiq->eop_obj);
  803. return 0;
  804. }
  805. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  806. struct amdgpu_ring *ring,
  807. struct amdgpu_irq_src *irq)
  808. {
  809. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  810. int r = 0;
  811. mutex_init(&kiq->ring_mutex);
  812. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  813. if (r)
  814. return r;
  815. ring->adev = NULL;
  816. ring->ring_obj = NULL;
  817. ring->use_doorbell = true;
  818. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  819. if (adev->gfx.mec2_fw) {
  820. ring->me = 2;
  821. ring->pipe = 0;
  822. } else {
  823. ring->me = 1;
  824. ring->pipe = 1;
  825. }
  826. ring->queue = 0;
  827. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  828. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  829. r = amdgpu_ring_init(adev, ring, 1024,
  830. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  831. if (r)
  832. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  833. return r;
  834. }
  835. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  836. struct amdgpu_irq_src *irq)
  837. {
  838. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  839. amdgpu_ring_fini(ring);
  840. }
  841. /* create MQD for each compute queue */
  842. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  843. {
  844. struct amdgpu_ring *ring = NULL;
  845. int r, i;
  846. /* create MQD for KIQ */
  847. ring = &adev->gfx.kiq.ring;
  848. if (!ring->mqd_obj) {
  849. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  850. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  851. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  852. if (r) {
  853. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  854. return r;
  855. }
  856. /* prepare MQD backup */
  857. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  858. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  859. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  860. }
  861. /* create MQD for each KCQ */
  862. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  863. ring = &adev->gfx.compute_ring[i];
  864. if (!ring->mqd_obj) {
  865. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  866. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  867. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  868. if (r) {
  869. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  870. return r;
  871. }
  872. /* prepare MQD backup */
  873. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  874. if (!adev->gfx.mec.mqd_backup[i])
  875. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  876. }
  877. }
  878. return 0;
  879. }
  880. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  881. {
  882. struct amdgpu_ring *ring = NULL;
  883. int i;
  884. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  885. ring = &adev->gfx.compute_ring[i];
  886. kfree(adev->gfx.mec.mqd_backup[i]);
  887. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  888. }
  889. ring = &adev->gfx.kiq.ring;
  890. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  891. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  892. }
  893. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  894. {
  895. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  896. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  897. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  898. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  899. (SQ_IND_INDEX__FORCE_READ_MASK));
  900. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  901. }
  902. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  903. uint32_t wave, uint32_t thread,
  904. uint32_t regno, uint32_t num, uint32_t *out)
  905. {
  906. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  907. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  908. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  909. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  910. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  911. (SQ_IND_INDEX__FORCE_READ_MASK) |
  912. (SQ_IND_INDEX__AUTO_INCR_MASK));
  913. while (num--)
  914. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  915. }
  916. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  917. {
  918. /* type 1 wave data */
  919. dst[(*no_fields)++] = 1;
  920. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  921. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  932. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  933. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  934. }
  935. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  936. uint32_t wave, uint32_t start,
  937. uint32_t size, uint32_t *dst)
  938. {
  939. wave_read_regs(
  940. adev, simd, wave, 0,
  941. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  942. }
  943. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  944. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  945. .select_se_sh = &gfx_v9_0_select_se_sh,
  946. .read_wave_data = &gfx_v9_0_read_wave_data,
  947. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  948. };
  949. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  950. {
  951. u32 gb_addr_config;
  952. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  953. switch (adev->asic_type) {
  954. case CHIP_VEGA10:
  955. adev->gfx.config.max_hw_contexts = 8;
  956. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  957. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  958. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  959. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  960. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  961. break;
  962. case CHIP_RAVEN:
  963. adev->gfx.config.max_hw_contexts = 8;
  964. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  965. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  966. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  967. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  968. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  969. break;
  970. default:
  971. BUG();
  972. break;
  973. }
  974. adev->gfx.config.gb_addr_config = gb_addr_config;
  975. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  976. REG_GET_FIELD(
  977. adev->gfx.config.gb_addr_config,
  978. GB_ADDR_CONFIG,
  979. NUM_PIPES);
  980. adev->gfx.config.max_tile_pipes =
  981. adev->gfx.config.gb_addr_config_fields.num_pipes;
  982. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  983. REG_GET_FIELD(
  984. adev->gfx.config.gb_addr_config,
  985. GB_ADDR_CONFIG,
  986. NUM_BANKS);
  987. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  988. REG_GET_FIELD(
  989. adev->gfx.config.gb_addr_config,
  990. GB_ADDR_CONFIG,
  991. MAX_COMPRESSED_FRAGS);
  992. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  993. REG_GET_FIELD(
  994. adev->gfx.config.gb_addr_config,
  995. GB_ADDR_CONFIG,
  996. NUM_RB_PER_SE);
  997. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  998. REG_GET_FIELD(
  999. adev->gfx.config.gb_addr_config,
  1000. GB_ADDR_CONFIG,
  1001. NUM_SHADER_ENGINES);
  1002. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1003. REG_GET_FIELD(
  1004. adev->gfx.config.gb_addr_config,
  1005. GB_ADDR_CONFIG,
  1006. PIPE_INTERLEAVE_SIZE));
  1007. }
  1008. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1009. struct amdgpu_ngg_buf *ngg_buf,
  1010. int size_se,
  1011. int default_size_se)
  1012. {
  1013. int r;
  1014. if (size_se < 0) {
  1015. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1016. return -EINVAL;
  1017. }
  1018. size_se = size_se ? size_se : default_size_se;
  1019. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1020. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1021. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1022. &ngg_buf->bo,
  1023. &ngg_buf->gpu_addr,
  1024. NULL);
  1025. if (r) {
  1026. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1027. return r;
  1028. }
  1029. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1030. return r;
  1031. }
  1032. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1033. {
  1034. int i;
  1035. for (i = 0; i < NGG_BUF_MAX; i++)
  1036. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1037. &adev->gfx.ngg.buf[i].gpu_addr,
  1038. NULL);
  1039. memset(&adev->gfx.ngg.buf[0], 0,
  1040. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1041. adev->gfx.ngg.init = false;
  1042. return 0;
  1043. }
  1044. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1045. {
  1046. int r;
  1047. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1048. return 0;
  1049. /* GDS reserve memory: 64 bytes alignment */
  1050. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1051. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1052. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1053. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1054. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1055. /* Primitive Buffer */
  1056. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1057. amdgpu_prim_buf_per_se,
  1058. 64 * 1024);
  1059. if (r) {
  1060. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1061. goto err;
  1062. }
  1063. /* Position Buffer */
  1064. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1065. amdgpu_pos_buf_per_se,
  1066. 256 * 1024);
  1067. if (r) {
  1068. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1069. goto err;
  1070. }
  1071. /* Control Sideband */
  1072. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1073. amdgpu_cntl_sb_buf_per_se,
  1074. 256);
  1075. if (r) {
  1076. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1077. goto err;
  1078. }
  1079. /* Parameter Cache, not created by default */
  1080. if (amdgpu_param_buf_per_se <= 0)
  1081. goto out;
  1082. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1083. amdgpu_param_buf_per_se,
  1084. 512 * 1024);
  1085. if (r) {
  1086. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1087. goto err;
  1088. }
  1089. out:
  1090. adev->gfx.ngg.init = true;
  1091. return 0;
  1092. err:
  1093. gfx_v9_0_ngg_fini(adev);
  1094. return r;
  1095. }
  1096. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1097. {
  1098. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1099. int r;
  1100. u32 data;
  1101. u32 size;
  1102. u32 base;
  1103. if (!amdgpu_ngg)
  1104. return 0;
  1105. /* Program buffer size */
  1106. data = 0;
  1107. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1108. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1109. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1110. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1111. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1112. data = 0;
  1113. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1114. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1115. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1116. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1117. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1118. /* Program buffer base address */
  1119. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1120. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1121. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1122. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1123. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1124. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1125. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1126. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1127. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1128. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1129. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1130. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1131. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1132. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1133. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1134. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1135. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1136. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1137. /* Clear GDS reserved memory */
  1138. r = amdgpu_ring_alloc(ring, 17);
  1139. if (r) {
  1140. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1141. ring->idx, r);
  1142. return r;
  1143. }
  1144. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1145. amdgpu_gds_reg_offset[0].mem_size,
  1146. (adev->gds.mem.total_size +
  1147. adev->gfx.ngg.gds_reserve_size) >>
  1148. AMDGPU_GDS_SHIFT);
  1149. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1150. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1151. PACKET3_DMA_DATA_SRC_SEL(2)));
  1152. amdgpu_ring_write(ring, 0);
  1153. amdgpu_ring_write(ring, 0);
  1154. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1155. amdgpu_ring_write(ring, 0);
  1156. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1157. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1158. amdgpu_gds_reg_offset[0].mem_size, 0);
  1159. amdgpu_ring_commit(ring);
  1160. return 0;
  1161. }
  1162. static int gfx_v9_0_sw_init(void *handle)
  1163. {
  1164. int i, r;
  1165. struct amdgpu_ring *ring;
  1166. struct amdgpu_kiq *kiq;
  1167. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1168. /* KIQ event */
  1169. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1170. if (r)
  1171. return r;
  1172. /* EOP Event */
  1173. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1174. if (r)
  1175. return r;
  1176. /* Privileged reg */
  1177. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1178. &adev->gfx.priv_reg_irq);
  1179. if (r)
  1180. return r;
  1181. /* Privileged inst */
  1182. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1183. &adev->gfx.priv_inst_irq);
  1184. if (r)
  1185. return r;
  1186. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1187. gfx_v9_0_scratch_init(adev);
  1188. r = gfx_v9_0_init_microcode(adev);
  1189. if (r) {
  1190. DRM_ERROR("Failed to load gfx firmware!\n");
  1191. return r;
  1192. }
  1193. r = gfx_v9_0_rlc_init(adev);
  1194. if (r) {
  1195. DRM_ERROR("Failed to init rlc BOs!\n");
  1196. return r;
  1197. }
  1198. r = gfx_v9_0_mec_init(adev);
  1199. if (r) {
  1200. DRM_ERROR("Failed to init MEC BOs!\n");
  1201. return r;
  1202. }
  1203. /* set up the gfx ring */
  1204. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1205. ring = &adev->gfx.gfx_ring[i];
  1206. ring->ring_obj = NULL;
  1207. sprintf(ring->name, "gfx");
  1208. ring->use_doorbell = true;
  1209. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1210. r = amdgpu_ring_init(adev, ring, 1024,
  1211. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1212. if (r)
  1213. return r;
  1214. }
  1215. /* set up the compute queues */
  1216. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1217. unsigned irq_type;
  1218. /* max 32 queues per MEC */
  1219. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1220. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1221. break;
  1222. }
  1223. ring = &adev->gfx.compute_ring[i];
  1224. ring->ring_obj = NULL;
  1225. ring->use_doorbell = true;
  1226. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  1227. ring->me = 1; /* first MEC */
  1228. ring->pipe = i / 8;
  1229. ring->queue = i % 8;
  1230. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  1231. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1232. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1233. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1234. r = amdgpu_ring_init(adev, ring, 1024,
  1235. &adev->gfx.eop_irq, irq_type);
  1236. if (r)
  1237. return r;
  1238. }
  1239. if (amdgpu_sriov_vf(adev)) {
  1240. r = gfx_v9_0_kiq_init(adev);
  1241. if (r) {
  1242. DRM_ERROR("Failed to init KIQ BOs!\n");
  1243. return r;
  1244. }
  1245. kiq = &adev->gfx.kiq;
  1246. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1247. if (r)
  1248. return r;
  1249. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1250. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1251. if (r)
  1252. return r;
  1253. }
  1254. /* reserve GDS, GWS and OA resource for gfx */
  1255. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1256. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1257. &adev->gds.gds_gfx_bo, NULL, NULL);
  1258. if (r)
  1259. return r;
  1260. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1261. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1262. &adev->gds.gws_gfx_bo, NULL, NULL);
  1263. if (r)
  1264. return r;
  1265. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1266. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1267. &adev->gds.oa_gfx_bo, NULL, NULL);
  1268. if (r)
  1269. return r;
  1270. adev->gfx.ce_ram_size = 0x8000;
  1271. gfx_v9_0_gpu_early_init(adev);
  1272. r = gfx_v9_0_ngg_init(adev);
  1273. if (r)
  1274. return r;
  1275. return 0;
  1276. }
  1277. static int gfx_v9_0_sw_fini(void *handle)
  1278. {
  1279. int i;
  1280. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1281. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1282. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1283. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1284. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1285. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1286. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1287. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1288. if (amdgpu_sriov_vf(adev)) {
  1289. gfx_v9_0_compute_mqd_sw_fini(adev);
  1290. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1291. gfx_v9_0_kiq_fini(adev);
  1292. }
  1293. gfx_v9_0_mec_fini(adev);
  1294. gfx_v9_0_ngg_fini(adev);
  1295. return 0;
  1296. }
  1297. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1298. {
  1299. /* TODO */
  1300. }
  1301. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1302. {
  1303. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1304. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1305. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1307. } else if (se_num == 0xffffffff) {
  1308. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1309. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1310. } else if (sh_num == 0xffffffff) {
  1311. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1312. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1313. } else {
  1314. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1315. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1316. }
  1317. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1318. }
  1319. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1320. {
  1321. return (u32)((1ULL << bit_width) - 1);
  1322. }
  1323. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1324. {
  1325. u32 data, mask;
  1326. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1327. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1328. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1329. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1330. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1331. adev->gfx.config.max_sh_per_se);
  1332. return (~data) & mask;
  1333. }
  1334. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1335. {
  1336. int i, j;
  1337. u32 data;
  1338. u32 active_rbs = 0;
  1339. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1340. adev->gfx.config.max_sh_per_se;
  1341. mutex_lock(&adev->grbm_idx_mutex);
  1342. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1343. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1344. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1345. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1346. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1347. rb_bitmap_width_per_sh);
  1348. }
  1349. }
  1350. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1351. mutex_unlock(&adev->grbm_idx_mutex);
  1352. adev->gfx.config.backend_enable_mask = active_rbs;
  1353. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1354. }
  1355. #define DEFAULT_SH_MEM_BASES (0x6000)
  1356. #define FIRST_COMPUTE_VMID (8)
  1357. #define LAST_COMPUTE_VMID (16)
  1358. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1359. {
  1360. int i;
  1361. uint32_t sh_mem_config;
  1362. uint32_t sh_mem_bases;
  1363. /*
  1364. * Configure apertures:
  1365. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1366. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1367. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1368. */
  1369. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1370. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1371. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1372. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1373. mutex_lock(&adev->srbm_mutex);
  1374. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1375. soc15_grbm_select(adev, 0, 0, 0, i);
  1376. /* CP and shaders */
  1377. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1378. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1379. }
  1380. soc15_grbm_select(adev, 0, 0, 0, 0);
  1381. mutex_unlock(&adev->srbm_mutex);
  1382. }
  1383. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1384. {
  1385. u32 tmp;
  1386. int i;
  1387. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1388. gfx_v9_0_tiling_mode_table_init(adev);
  1389. gfx_v9_0_setup_rb(adev);
  1390. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1391. /* XXX SH_MEM regs */
  1392. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1393. mutex_lock(&adev->srbm_mutex);
  1394. for (i = 0; i < 16; i++) {
  1395. soc15_grbm_select(adev, 0, 0, 0, i);
  1396. /* CP and shaders */
  1397. tmp = 0;
  1398. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1399. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1400. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1401. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1402. }
  1403. soc15_grbm_select(adev, 0, 0, 0, 0);
  1404. mutex_unlock(&adev->srbm_mutex);
  1405. gfx_v9_0_init_compute_vmid(adev);
  1406. mutex_lock(&adev->grbm_idx_mutex);
  1407. /*
  1408. * making sure that the following register writes will be broadcasted
  1409. * to all the shaders
  1410. */
  1411. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1412. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1413. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1414. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1415. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1416. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1417. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1418. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1419. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1420. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1421. mutex_unlock(&adev->grbm_idx_mutex);
  1422. }
  1423. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1424. {
  1425. u32 i, j, k;
  1426. u32 mask;
  1427. mutex_lock(&adev->grbm_idx_mutex);
  1428. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1429. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1430. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1431. for (k = 0; k < adev->usec_timeout; k++) {
  1432. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1433. break;
  1434. udelay(1);
  1435. }
  1436. }
  1437. }
  1438. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1439. mutex_unlock(&adev->grbm_idx_mutex);
  1440. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1441. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1442. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1443. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1444. for (k = 0; k < adev->usec_timeout; k++) {
  1445. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1446. break;
  1447. udelay(1);
  1448. }
  1449. }
  1450. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1451. bool enable)
  1452. {
  1453. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1454. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1455. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1456. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1457. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1458. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1459. }
  1460. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1461. {
  1462. /* csib */
  1463. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1464. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1465. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1466. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1467. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1468. adev->gfx.rlc.clear_state_size);
  1469. }
  1470. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1471. int indirect_offset,
  1472. int list_size,
  1473. int *unique_indirect_regs,
  1474. int *unique_indirect_reg_count,
  1475. int max_indirect_reg_count,
  1476. int *indirect_start_offsets,
  1477. int *indirect_start_offsets_count,
  1478. int max_indirect_start_offsets_count)
  1479. {
  1480. int idx;
  1481. bool new_entry = true;
  1482. for (; indirect_offset < list_size; indirect_offset++) {
  1483. if (new_entry) {
  1484. new_entry = false;
  1485. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1486. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1487. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1488. }
  1489. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1490. new_entry = true;
  1491. continue;
  1492. }
  1493. indirect_offset += 2;
  1494. /* look for the matching indice */
  1495. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1496. if (unique_indirect_regs[idx] ==
  1497. register_list_format[indirect_offset])
  1498. break;
  1499. }
  1500. if (idx >= *unique_indirect_reg_count) {
  1501. unique_indirect_regs[*unique_indirect_reg_count] =
  1502. register_list_format[indirect_offset];
  1503. idx = *unique_indirect_reg_count;
  1504. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1505. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1506. }
  1507. register_list_format[indirect_offset] = idx;
  1508. }
  1509. }
  1510. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1511. {
  1512. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1513. int unique_indirect_reg_count = 0;
  1514. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1515. int indirect_start_offsets_count = 0;
  1516. int list_size = 0;
  1517. int i = 0;
  1518. u32 tmp = 0;
  1519. u32 *register_list_format =
  1520. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1521. if (!register_list_format)
  1522. return -ENOMEM;
  1523. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1524. adev->gfx.rlc.reg_list_format_size_bytes);
  1525. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1526. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1527. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1528. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1529. unique_indirect_regs,
  1530. &unique_indirect_reg_count,
  1531. sizeof(unique_indirect_regs)/sizeof(int),
  1532. indirect_start_offsets,
  1533. &indirect_start_offsets_count,
  1534. sizeof(indirect_start_offsets)/sizeof(int));
  1535. /* enable auto inc in case it is disabled */
  1536. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1537. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1538. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1539. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1540. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1541. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1542. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1543. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1544. adev->gfx.rlc.register_restore[i]);
  1545. /* load direct register */
  1546. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1547. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1548. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1549. adev->gfx.rlc.register_restore[i]);
  1550. /* load indirect register */
  1551. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1552. adev->gfx.rlc.reg_list_format_start);
  1553. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1554. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1555. register_list_format[i]);
  1556. /* set save/restore list size */
  1557. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1558. list_size = list_size >> 1;
  1559. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1560. adev->gfx.rlc.reg_restore_list_size);
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1562. /* write the starting offsets to RLC scratch ram */
  1563. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1564. adev->gfx.rlc.starting_offsets_start);
  1565. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1567. indirect_start_offsets[i]);
  1568. /* load unique indirect regs*/
  1569. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1571. unique_indirect_regs[i] & 0x3FFFF);
  1572. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1573. unique_indirect_regs[i] >> 20);
  1574. }
  1575. kfree(register_list_format);
  1576. return 0;
  1577. }
  1578. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1579. {
  1580. u32 tmp = 0;
  1581. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1582. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1583. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1584. }
  1585. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1586. bool enable)
  1587. {
  1588. uint32_t data = 0;
  1589. uint32_t default_data = 0;
  1590. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1591. if (enable == true) {
  1592. /* enable GFXIP control over CGPG */
  1593. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1594. if(default_data != data)
  1595. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1596. /* update status */
  1597. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1598. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1599. if(default_data != data)
  1600. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1601. } else {
  1602. /* restore GFXIP control over GCPG */
  1603. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1604. if(default_data != data)
  1605. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1606. }
  1607. }
  1608. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1609. {
  1610. uint32_t data = 0;
  1611. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1612. AMD_PG_SUPPORT_GFX_SMG |
  1613. AMD_PG_SUPPORT_GFX_DMG)) {
  1614. /* init IDLE_POLL_COUNT = 60 */
  1615. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1616. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1617. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1618. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1619. /* init RLC PG Delay */
  1620. data = 0;
  1621. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1622. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1623. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1624. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1625. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1626. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1627. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1628. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1629. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1630. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1631. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1632. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1634. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1635. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1636. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1637. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1638. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1639. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1640. }
  1641. }
  1642. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1643. bool enable)
  1644. {
  1645. uint32_t data = 0;
  1646. uint32_t default_data = 0;
  1647. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1648. if (enable == true) {
  1649. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1650. if (default_data != data)
  1651. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1652. } else {
  1653. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1654. if(default_data != data)
  1655. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1656. }
  1657. }
  1658. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1659. bool enable)
  1660. {
  1661. uint32_t data = 0;
  1662. uint32_t default_data = 0;
  1663. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1664. if (enable == true) {
  1665. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1666. if(default_data != data)
  1667. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1668. } else {
  1669. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1670. if(default_data != data)
  1671. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1672. }
  1673. }
  1674. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1675. {
  1676. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1677. AMD_PG_SUPPORT_GFX_SMG |
  1678. AMD_PG_SUPPORT_GFX_DMG |
  1679. AMD_PG_SUPPORT_CP |
  1680. AMD_PG_SUPPORT_GDS |
  1681. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1682. gfx_v9_0_init_csb(adev);
  1683. gfx_v9_0_init_rlc_save_restore_list(adev);
  1684. gfx_v9_0_enable_save_restore_machine(adev);
  1685. if (adev->asic_type == CHIP_RAVEN) {
  1686. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1687. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1688. gfx_v9_0_init_gfx_power_gating(adev);
  1689. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1690. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1691. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1692. } else {
  1693. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1694. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1695. }
  1696. }
  1697. }
  1698. }
  1699. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1700. {
  1701. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1702. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1703. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1704. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1705. gfx_v9_0_wait_for_rlc_serdes(adev);
  1706. }
  1707. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1708. {
  1709. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1710. udelay(50);
  1711. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1712. udelay(50);
  1713. }
  1714. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1715. {
  1716. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1717. u32 rlc_ucode_ver;
  1718. #endif
  1719. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1720. /* carrizo do enable cp interrupt after cp inited */
  1721. if (!(adev->flags & AMD_IS_APU))
  1722. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1723. udelay(50);
  1724. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1725. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1726. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1727. if(rlc_ucode_ver == 0x108) {
  1728. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1729. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1730. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1731. * default is 0x9C4 to create a 100us interval */
  1732. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1733. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1734. * to disable the page fault retry interrupts, default is
  1735. * 0x100 (256) */
  1736. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1737. }
  1738. #endif
  1739. }
  1740. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1741. {
  1742. const struct rlc_firmware_header_v2_0 *hdr;
  1743. const __le32 *fw_data;
  1744. unsigned i, fw_size;
  1745. if (!adev->gfx.rlc_fw)
  1746. return -EINVAL;
  1747. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1748. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1749. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1750. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1751. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1752. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1753. RLCG_UCODE_LOADING_START_ADDRESS);
  1754. for (i = 0; i < fw_size; i++)
  1755. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1756. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1757. return 0;
  1758. }
  1759. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1760. {
  1761. int r;
  1762. if (amdgpu_sriov_vf(adev))
  1763. return 0;
  1764. gfx_v9_0_rlc_stop(adev);
  1765. /* disable CG */
  1766. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1767. /* disable PG */
  1768. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1769. gfx_v9_0_rlc_reset(adev);
  1770. gfx_v9_0_init_pg(adev);
  1771. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1772. /* legacy rlc firmware loading */
  1773. r = gfx_v9_0_rlc_load_microcode(adev);
  1774. if (r)
  1775. return r;
  1776. }
  1777. gfx_v9_0_rlc_start(adev);
  1778. return 0;
  1779. }
  1780. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1781. {
  1782. int i;
  1783. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1784. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1785. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1786. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1787. if (!enable) {
  1788. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1789. adev->gfx.gfx_ring[i].ready = false;
  1790. }
  1791. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1792. udelay(50);
  1793. }
  1794. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1795. {
  1796. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1797. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1798. const struct gfx_firmware_header_v1_0 *me_hdr;
  1799. const __le32 *fw_data;
  1800. unsigned i, fw_size;
  1801. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1802. return -EINVAL;
  1803. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1804. adev->gfx.pfp_fw->data;
  1805. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1806. adev->gfx.ce_fw->data;
  1807. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1808. adev->gfx.me_fw->data;
  1809. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1810. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1811. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1812. gfx_v9_0_cp_gfx_enable(adev, false);
  1813. /* PFP */
  1814. fw_data = (const __le32 *)
  1815. (adev->gfx.pfp_fw->data +
  1816. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1817. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1818. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1819. for (i = 0; i < fw_size; i++)
  1820. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1821. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1822. /* CE */
  1823. fw_data = (const __le32 *)
  1824. (adev->gfx.ce_fw->data +
  1825. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1826. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1827. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1828. for (i = 0; i < fw_size; i++)
  1829. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1830. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1831. /* ME */
  1832. fw_data = (const __le32 *)
  1833. (adev->gfx.me_fw->data +
  1834. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1835. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1836. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1837. for (i = 0; i < fw_size; i++)
  1838. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1839. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1840. return 0;
  1841. }
  1842. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1843. {
  1844. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1845. const struct cs_section_def *sect = NULL;
  1846. const struct cs_extent_def *ext = NULL;
  1847. int r, i;
  1848. /* init the CP */
  1849. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1850. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1851. gfx_v9_0_cp_gfx_enable(adev, true);
  1852. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1853. if (r) {
  1854. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1855. return r;
  1856. }
  1857. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1858. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1859. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1860. amdgpu_ring_write(ring, 0x80000000);
  1861. amdgpu_ring_write(ring, 0x80000000);
  1862. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1863. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1864. if (sect->id == SECT_CONTEXT) {
  1865. amdgpu_ring_write(ring,
  1866. PACKET3(PACKET3_SET_CONTEXT_REG,
  1867. ext->reg_count));
  1868. amdgpu_ring_write(ring,
  1869. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1870. for (i = 0; i < ext->reg_count; i++)
  1871. amdgpu_ring_write(ring, ext->extent[i]);
  1872. }
  1873. }
  1874. }
  1875. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1876. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1877. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1878. amdgpu_ring_write(ring, 0);
  1879. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1880. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1881. amdgpu_ring_write(ring, 0x8000);
  1882. amdgpu_ring_write(ring, 0x8000);
  1883. amdgpu_ring_commit(ring);
  1884. return 0;
  1885. }
  1886. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1887. {
  1888. struct amdgpu_ring *ring;
  1889. u32 tmp;
  1890. u32 rb_bufsz;
  1891. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1892. /* Set the write pointer delay */
  1893. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1894. /* set the RB to use vmid 0 */
  1895. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1896. /* Set ring buffer size */
  1897. ring = &adev->gfx.gfx_ring[0];
  1898. rb_bufsz = order_base_2(ring->ring_size / 8);
  1899. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1900. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1901. #ifdef __BIG_ENDIAN
  1902. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1903. #endif
  1904. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1905. /* Initialize the ring buffer's write pointers */
  1906. ring->wptr = 0;
  1907. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1908. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1909. /* set the wb address wether it's enabled or not */
  1910. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1911. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1912. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1913. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1914. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1915. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1916. mdelay(1);
  1917. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1918. rb_addr = ring->gpu_addr >> 8;
  1919. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1920. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1921. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1922. if (ring->use_doorbell) {
  1923. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1924. DOORBELL_OFFSET, ring->doorbell_index);
  1925. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1926. DOORBELL_EN, 1);
  1927. } else {
  1928. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1929. }
  1930. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1931. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1932. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1933. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1934. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1935. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1936. /* start the ring */
  1937. gfx_v9_0_cp_gfx_start(adev);
  1938. ring->ready = true;
  1939. return 0;
  1940. }
  1941. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1942. {
  1943. int i;
  1944. if (enable) {
  1945. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1946. } else {
  1947. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1948. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1949. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1950. adev->gfx.compute_ring[i].ready = false;
  1951. adev->gfx.kiq.ring.ready = false;
  1952. }
  1953. udelay(50);
  1954. }
  1955. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1956. {
  1957. gfx_v9_0_cp_compute_enable(adev, true);
  1958. return 0;
  1959. }
  1960. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1961. {
  1962. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1963. const __le32 *fw_data;
  1964. unsigned i;
  1965. u32 tmp;
  1966. if (!adev->gfx.mec_fw)
  1967. return -EINVAL;
  1968. gfx_v9_0_cp_compute_enable(adev, false);
  1969. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1970. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1971. fw_data = (const __le32 *)
  1972. (adev->gfx.mec_fw->data +
  1973. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1974. tmp = 0;
  1975. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1976. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1977. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1978. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1979. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1980. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1981. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1982. /* MEC1 */
  1983. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1984. mec_hdr->jt_offset);
  1985. for (i = 0; i < mec_hdr->jt_size; i++)
  1986. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1987. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1988. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1989. adev->gfx.mec_fw_version);
  1990. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1991. return 0;
  1992. }
  1993. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1994. {
  1995. int i, r;
  1996. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1997. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1998. if (ring->mqd_obj) {
  1999. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  2000. if (unlikely(r != 0))
  2001. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2002. amdgpu_bo_unpin(ring->mqd_obj);
  2003. amdgpu_bo_unreserve(ring->mqd_obj);
  2004. amdgpu_bo_unref(&ring->mqd_obj);
  2005. ring->mqd_obj = NULL;
  2006. }
  2007. }
  2008. }
  2009. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  2010. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  2011. {
  2012. int i, r;
  2013. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2014. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2015. if (gfx_v9_0_init_queue(ring))
  2016. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  2017. }
  2018. r = gfx_v9_0_cp_compute_start(adev);
  2019. if (r)
  2020. return r;
  2021. return 0;
  2022. }
  2023. /* KIQ functions */
  2024. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2025. {
  2026. uint32_t tmp;
  2027. struct amdgpu_device *adev = ring->adev;
  2028. /* tell RLC which is KIQ queue */
  2029. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2030. tmp &= 0xffffff00;
  2031. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2032. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2033. tmp |= 0x80;
  2034. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2035. }
  2036. static int gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  2037. {
  2038. struct amdgpu_device *adev = ring->adev;
  2039. uint32_t scratch, tmp = 0;
  2040. int r, i;
  2041. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2042. if (r) {
  2043. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2044. return r;
  2045. }
  2046. WREG32(scratch, 0xCAFEDEAD);
  2047. r = amdgpu_ring_alloc(ring, 8);
  2048. if (r) {
  2049. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2050. amdgpu_gfx_scratch_free(adev, scratch);
  2051. return r;
  2052. }
  2053. amdgpu_ring_alloc(ring, 11);
  2054. /* set resources */
  2055. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2056. amdgpu_ring_write(ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2057. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2058. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  2059. amdgpu_ring_write(ring, 0); /* queue mask hi */
  2060. amdgpu_ring_write(ring, 0); /* gws mask lo */
  2061. amdgpu_ring_write(ring, 0); /* gws mask hi */
  2062. amdgpu_ring_write(ring, 0); /* oac mask */
  2063. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  2064. /* write to scratch for completion */
  2065. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2066. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2067. amdgpu_ring_write(ring, 0xDEADBEEF);
  2068. amdgpu_ring_commit(ring);
  2069. for (i = 0; i < adev->usec_timeout; i++) {
  2070. tmp = RREG32(scratch);
  2071. if (tmp == 0xDEADBEEF)
  2072. break;
  2073. DRM_UDELAY(1);
  2074. }
  2075. if (i >= adev->usec_timeout) {
  2076. DRM_ERROR("KIQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2077. scratch, tmp);
  2078. r = -EINVAL;
  2079. }
  2080. amdgpu_gfx_scratch_free(adev, scratch);
  2081. return r;
  2082. }
  2083. static int gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  2084. struct amdgpu_ring *ring)
  2085. {
  2086. struct amdgpu_device *adev = kiq_ring->adev;
  2087. uint64_t mqd_addr, wptr_addr;
  2088. uint32_t scratch, tmp = 0;
  2089. int r, i;
  2090. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2091. if (r) {
  2092. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2093. return r;
  2094. }
  2095. WREG32(scratch, 0xCAFEDEAD);
  2096. r = amdgpu_ring_alloc(kiq_ring, 10);
  2097. if (r) {
  2098. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2099. amdgpu_gfx_scratch_free(adev, scratch);
  2100. return r;
  2101. }
  2102. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2103. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2104. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2105. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2106. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2107. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2108. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2109. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2110. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2111. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2112. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2113. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2114. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2115. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2116. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2117. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2118. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2119. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2120. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2121. /* write to scratch for completion */
  2122. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2123. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2124. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2125. amdgpu_ring_commit(kiq_ring);
  2126. for (i = 0; i < adev->usec_timeout; i++) {
  2127. tmp = RREG32(scratch);
  2128. if (tmp == 0xDEADBEEF)
  2129. break;
  2130. DRM_UDELAY(1);
  2131. }
  2132. if (i >= adev->usec_timeout) {
  2133. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2134. scratch, tmp);
  2135. r = -EINVAL;
  2136. }
  2137. amdgpu_gfx_scratch_free(adev, scratch);
  2138. return r;
  2139. }
  2140. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2141. {
  2142. struct amdgpu_device *adev = ring->adev;
  2143. struct v9_mqd *mqd = ring->mqd_ptr;
  2144. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2145. uint32_t tmp;
  2146. mqd->header = 0xC0310800;
  2147. mqd->compute_pipelinestat_enable = 0x00000001;
  2148. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2149. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2150. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2151. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2152. mqd->compute_misc_reserved = 0x00000003;
  2153. eop_base_addr = ring->eop_gpu_addr >> 8;
  2154. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2155. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2156. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2157. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2158. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2159. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2160. mqd->cp_hqd_eop_control = tmp;
  2161. /* enable doorbell? */
  2162. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2163. if (ring->use_doorbell) {
  2164. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2165. DOORBELL_OFFSET, ring->doorbell_index);
  2166. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2167. DOORBELL_EN, 1);
  2168. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2169. DOORBELL_SOURCE, 0);
  2170. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2171. DOORBELL_HIT, 0);
  2172. }
  2173. else
  2174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2175. DOORBELL_EN, 0);
  2176. mqd->cp_hqd_pq_doorbell_control = tmp;
  2177. /* disable the queue if it's active */
  2178. ring->wptr = 0;
  2179. mqd->cp_hqd_dequeue_request = 0;
  2180. mqd->cp_hqd_pq_rptr = 0;
  2181. mqd->cp_hqd_pq_wptr_lo = 0;
  2182. mqd->cp_hqd_pq_wptr_hi = 0;
  2183. /* set the pointer to the MQD */
  2184. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2185. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2186. /* set MQD vmid to 0 */
  2187. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2188. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2189. mqd->cp_mqd_control = tmp;
  2190. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2191. hqd_gpu_addr = ring->gpu_addr >> 8;
  2192. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2193. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2194. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2195. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2197. (order_base_2(ring->ring_size / 4) - 1));
  2198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2199. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2200. #ifdef __BIG_ENDIAN
  2201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2202. #endif
  2203. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2204. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2205. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2206. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2207. mqd->cp_hqd_pq_control = tmp;
  2208. /* set the wb address whether it's enabled or not */
  2209. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2210. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2211. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2212. upper_32_bits(wb_gpu_addr) & 0xffff;
  2213. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2214. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2215. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2216. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2217. tmp = 0;
  2218. /* enable the doorbell if requested */
  2219. if (ring->use_doorbell) {
  2220. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2222. DOORBELL_OFFSET, ring->doorbell_index);
  2223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2224. DOORBELL_EN, 1);
  2225. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2226. DOORBELL_SOURCE, 0);
  2227. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2228. DOORBELL_HIT, 0);
  2229. }
  2230. mqd->cp_hqd_pq_doorbell_control = tmp;
  2231. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2232. ring->wptr = 0;
  2233. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2234. /* set the vmid for the queue */
  2235. mqd->cp_hqd_vmid = 0;
  2236. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2237. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2238. mqd->cp_hqd_persistent_state = tmp;
  2239. /* set MIN_IB_AVAIL_SIZE */
  2240. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2241. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2242. mqd->cp_hqd_ib_control = tmp;
  2243. /* activate the queue */
  2244. mqd->cp_hqd_active = 1;
  2245. return 0;
  2246. }
  2247. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2248. {
  2249. struct amdgpu_device *adev = ring->adev;
  2250. struct v9_mqd *mqd = ring->mqd_ptr;
  2251. int j;
  2252. /* disable wptr polling */
  2253. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2254. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2255. mqd->cp_hqd_eop_base_addr_lo);
  2256. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2257. mqd->cp_hqd_eop_base_addr_hi);
  2258. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2259. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2260. mqd->cp_hqd_eop_control);
  2261. /* enable doorbell? */
  2262. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2263. mqd->cp_hqd_pq_doorbell_control);
  2264. /* disable the queue if it's active */
  2265. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2266. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2267. for (j = 0; j < adev->usec_timeout; j++) {
  2268. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2269. break;
  2270. udelay(1);
  2271. }
  2272. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2273. mqd->cp_hqd_dequeue_request);
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2275. mqd->cp_hqd_pq_rptr);
  2276. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2277. mqd->cp_hqd_pq_wptr_lo);
  2278. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2279. mqd->cp_hqd_pq_wptr_hi);
  2280. }
  2281. /* set the pointer to the MQD */
  2282. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2283. mqd->cp_mqd_base_addr_lo);
  2284. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2285. mqd->cp_mqd_base_addr_hi);
  2286. /* set MQD vmid to 0 */
  2287. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2288. mqd->cp_mqd_control);
  2289. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2290. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2291. mqd->cp_hqd_pq_base_lo);
  2292. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2293. mqd->cp_hqd_pq_base_hi);
  2294. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2295. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2296. mqd->cp_hqd_pq_control);
  2297. /* set the wb address whether it's enabled or not */
  2298. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2299. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2300. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2301. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2302. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2303. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2304. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2305. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2306. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2307. /* enable the doorbell if requested */
  2308. if (ring->use_doorbell) {
  2309. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2310. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2311. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2312. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2313. }
  2314. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2315. mqd->cp_hqd_pq_doorbell_control);
  2316. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2317. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2318. mqd->cp_hqd_pq_wptr_lo);
  2319. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2320. mqd->cp_hqd_pq_wptr_hi);
  2321. /* set the vmid for the queue */
  2322. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2323. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2324. mqd->cp_hqd_persistent_state);
  2325. /* activate the queue */
  2326. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2327. mqd->cp_hqd_active);
  2328. if (ring->use_doorbell)
  2329. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2330. return 0;
  2331. }
  2332. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2333. {
  2334. struct amdgpu_device *adev = ring->adev;
  2335. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  2336. struct v9_mqd *mqd = ring->mqd_ptr;
  2337. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  2338. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2339. int r;
  2340. if (is_kiq) {
  2341. gfx_v9_0_kiq_setting(&kiq->ring);
  2342. } else {
  2343. mqd_idx = ring - &adev->gfx.compute_ring[0];
  2344. }
  2345. if (!adev->gfx.in_reset) {
  2346. memset((void *)mqd, 0, sizeof(*mqd));
  2347. mutex_lock(&adev->srbm_mutex);
  2348. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2349. gfx_v9_0_mqd_init(ring);
  2350. if (is_kiq)
  2351. gfx_v9_0_kiq_init_register(ring);
  2352. soc15_grbm_select(adev, 0, 0, 0, 0);
  2353. mutex_unlock(&adev->srbm_mutex);
  2354. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2355. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2356. } else { /* for GPU_RESET case */
  2357. /* reset MQD to a clean status */
  2358. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2359. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2360. /* reset ring buffer */
  2361. ring->wptr = 0;
  2362. amdgpu_ring_clear_ring(ring);
  2363. if (is_kiq) {
  2364. mutex_lock(&adev->srbm_mutex);
  2365. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2366. gfx_v9_0_kiq_init_register(ring);
  2367. soc15_grbm_select(adev, 0, 0, 0, 0);
  2368. mutex_unlock(&adev->srbm_mutex);
  2369. }
  2370. }
  2371. if (is_kiq)
  2372. r = gfx_v9_0_kiq_enable(ring);
  2373. else
  2374. r = gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  2375. return r;
  2376. }
  2377. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2378. {
  2379. struct amdgpu_ring *ring = NULL;
  2380. int r = 0, i;
  2381. gfx_v9_0_cp_compute_enable(adev, true);
  2382. ring = &adev->gfx.kiq.ring;
  2383. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2384. if (unlikely(r != 0))
  2385. goto done;
  2386. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2387. if (!r) {
  2388. r = gfx_v9_0_kiq_init_queue(ring);
  2389. amdgpu_bo_kunmap(ring->mqd_obj);
  2390. ring->mqd_ptr = NULL;
  2391. }
  2392. amdgpu_bo_unreserve(ring->mqd_obj);
  2393. if (r)
  2394. goto done;
  2395. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2396. ring = &adev->gfx.compute_ring[i];
  2397. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2398. if (unlikely(r != 0))
  2399. goto done;
  2400. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2401. if (!r) {
  2402. r = gfx_v9_0_kiq_init_queue(ring);
  2403. amdgpu_bo_kunmap(ring->mqd_obj);
  2404. ring->mqd_ptr = NULL;
  2405. }
  2406. amdgpu_bo_unreserve(ring->mqd_obj);
  2407. if (r)
  2408. goto done;
  2409. }
  2410. done:
  2411. return r;
  2412. }
  2413. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2414. {
  2415. int r,i;
  2416. struct amdgpu_ring *ring;
  2417. if (!(adev->flags & AMD_IS_APU))
  2418. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2419. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2420. /* legacy firmware loading */
  2421. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2422. if (r)
  2423. return r;
  2424. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2425. if (r)
  2426. return r;
  2427. }
  2428. r = gfx_v9_0_cp_gfx_resume(adev);
  2429. if (r)
  2430. return r;
  2431. if (amdgpu_sriov_vf(adev))
  2432. r = gfx_v9_0_kiq_resume(adev);
  2433. else
  2434. r = gfx_v9_0_cp_compute_resume(adev);
  2435. if (r)
  2436. return r;
  2437. ring = &adev->gfx.gfx_ring[0];
  2438. r = amdgpu_ring_test_ring(ring);
  2439. if (r) {
  2440. ring->ready = false;
  2441. return r;
  2442. }
  2443. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2444. ring = &adev->gfx.compute_ring[i];
  2445. ring->ready = true;
  2446. r = amdgpu_ring_test_ring(ring);
  2447. if (r)
  2448. ring->ready = false;
  2449. }
  2450. if (amdgpu_sriov_vf(adev)) {
  2451. ring = &adev->gfx.kiq.ring;
  2452. ring->ready = true;
  2453. r = amdgpu_ring_test_ring(ring);
  2454. if (r)
  2455. ring->ready = false;
  2456. }
  2457. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2458. return 0;
  2459. }
  2460. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2461. {
  2462. gfx_v9_0_cp_gfx_enable(adev, enable);
  2463. gfx_v9_0_cp_compute_enable(adev, enable);
  2464. }
  2465. static int gfx_v9_0_hw_init(void *handle)
  2466. {
  2467. int r;
  2468. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2469. gfx_v9_0_init_golden_registers(adev);
  2470. gfx_v9_0_gpu_init(adev);
  2471. r = gfx_v9_0_rlc_resume(adev);
  2472. if (r)
  2473. return r;
  2474. r = gfx_v9_0_cp_resume(adev);
  2475. if (r)
  2476. return r;
  2477. r = gfx_v9_0_ngg_en(adev);
  2478. if (r)
  2479. return r;
  2480. return r;
  2481. }
  2482. static int gfx_v9_0_hw_fini(void *handle)
  2483. {
  2484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2485. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2486. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2487. if (amdgpu_sriov_vf(adev)) {
  2488. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2489. return 0;
  2490. }
  2491. gfx_v9_0_cp_enable(adev, false);
  2492. gfx_v9_0_rlc_stop(adev);
  2493. gfx_v9_0_cp_compute_fini(adev);
  2494. return 0;
  2495. }
  2496. static int gfx_v9_0_suspend(void *handle)
  2497. {
  2498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2499. return gfx_v9_0_hw_fini(adev);
  2500. }
  2501. static int gfx_v9_0_resume(void *handle)
  2502. {
  2503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2504. return gfx_v9_0_hw_init(adev);
  2505. }
  2506. static bool gfx_v9_0_is_idle(void *handle)
  2507. {
  2508. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2509. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2510. GRBM_STATUS, GUI_ACTIVE))
  2511. return false;
  2512. else
  2513. return true;
  2514. }
  2515. static int gfx_v9_0_wait_for_idle(void *handle)
  2516. {
  2517. unsigned i;
  2518. u32 tmp;
  2519. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2520. for (i = 0; i < adev->usec_timeout; i++) {
  2521. /* read MC_STATUS */
  2522. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2523. GRBM_STATUS__GUI_ACTIVE_MASK;
  2524. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2525. return 0;
  2526. udelay(1);
  2527. }
  2528. return -ETIMEDOUT;
  2529. }
  2530. static int gfx_v9_0_soft_reset(void *handle)
  2531. {
  2532. u32 grbm_soft_reset = 0;
  2533. u32 tmp;
  2534. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2535. /* GRBM_STATUS */
  2536. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2537. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2538. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2539. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2540. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2541. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2542. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2543. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2544. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2545. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2546. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2547. }
  2548. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2549. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2550. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2551. }
  2552. /* GRBM_STATUS2 */
  2553. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2554. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2555. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2556. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2557. if (grbm_soft_reset) {
  2558. /* stop the rlc */
  2559. gfx_v9_0_rlc_stop(adev);
  2560. /* Disable GFX parsing/prefetching */
  2561. gfx_v9_0_cp_gfx_enable(adev, false);
  2562. /* Disable MEC parsing/prefetching */
  2563. gfx_v9_0_cp_compute_enable(adev, false);
  2564. if (grbm_soft_reset) {
  2565. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2566. tmp |= grbm_soft_reset;
  2567. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2568. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2569. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2570. udelay(50);
  2571. tmp &= ~grbm_soft_reset;
  2572. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2573. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2574. }
  2575. /* Wait a little for things to settle down */
  2576. udelay(50);
  2577. }
  2578. return 0;
  2579. }
  2580. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2581. {
  2582. uint64_t clock;
  2583. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2584. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2585. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2586. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2587. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2588. return clock;
  2589. }
  2590. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2591. uint32_t vmid,
  2592. uint32_t gds_base, uint32_t gds_size,
  2593. uint32_t gws_base, uint32_t gws_size,
  2594. uint32_t oa_base, uint32_t oa_size)
  2595. {
  2596. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2597. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2598. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2599. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2600. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2601. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2602. /* GDS Base */
  2603. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2604. amdgpu_gds_reg_offset[vmid].mem_base,
  2605. gds_base);
  2606. /* GDS Size */
  2607. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2608. amdgpu_gds_reg_offset[vmid].mem_size,
  2609. gds_size);
  2610. /* GWS */
  2611. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2612. amdgpu_gds_reg_offset[vmid].gws,
  2613. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2614. /* OA */
  2615. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2616. amdgpu_gds_reg_offset[vmid].oa,
  2617. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2618. }
  2619. static int gfx_v9_0_early_init(void *handle)
  2620. {
  2621. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2622. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2623. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2624. gfx_v9_0_set_ring_funcs(adev);
  2625. gfx_v9_0_set_irq_funcs(adev);
  2626. gfx_v9_0_set_gds_init(adev);
  2627. gfx_v9_0_set_rlc_funcs(adev);
  2628. return 0;
  2629. }
  2630. static int gfx_v9_0_late_init(void *handle)
  2631. {
  2632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2633. int r;
  2634. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2635. if (r)
  2636. return r;
  2637. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2638. if (r)
  2639. return r;
  2640. return 0;
  2641. }
  2642. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2643. {
  2644. uint32_t rlc_setting, data;
  2645. unsigned i;
  2646. if (adev->gfx.rlc.in_safe_mode)
  2647. return;
  2648. /* if RLC is not enabled, do nothing */
  2649. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2650. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2651. return;
  2652. if (adev->cg_flags &
  2653. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2654. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2655. data = RLC_SAFE_MODE__CMD_MASK;
  2656. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2657. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2658. /* wait for RLC_SAFE_MODE */
  2659. for (i = 0; i < adev->usec_timeout; i++) {
  2660. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2661. break;
  2662. udelay(1);
  2663. }
  2664. adev->gfx.rlc.in_safe_mode = true;
  2665. }
  2666. }
  2667. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2668. {
  2669. uint32_t rlc_setting, data;
  2670. if (!adev->gfx.rlc.in_safe_mode)
  2671. return;
  2672. /* if RLC is not enabled, do nothing */
  2673. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2674. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2675. return;
  2676. if (adev->cg_flags &
  2677. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2678. /*
  2679. * Try to exit safe mode only if it is already in safe
  2680. * mode.
  2681. */
  2682. data = RLC_SAFE_MODE__CMD_MASK;
  2683. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2684. adev->gfx.rlc.in_safe_mode = false;
  2685. }
  2686. }
  2687. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2688. bool enable)
  2689. {
  2690. uint32_t data, def;
  2691. /* It is disabled by HW by default */
  2692. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2693. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2694. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2695. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2696. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2697. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2698. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2699. /* only for Vega10 & Raven1 */
  2700. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2701. if (def != data)
  2702. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2703. /* MGLS is a global flag to control all MGLS in GFX */
  2704. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2705. /* 2 - RLC memory Light sleep */
  2706. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2707. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2708. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2709. if (def != data)
  2710. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2711. }
  2712. /* 3 - CP memory Light sleep */
  2713. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2714. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2715. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2716. if (def != data)
  2717. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2718. }
  2719. }
  2720. } else {
  2721. /* 1 - MGCG_OVERRIDE */
  2722. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2723. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2724. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2725. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2726. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2727. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2728. if (def != data)
  2729. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2730. /* 2 - disable MGLS in RLC */
  2731. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2732. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2733. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2734. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2735. }
  2736. /* 3 - disable MGLS in CP */
  2737. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2738. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2739. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2740. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2741. }
  2742. }
  2743. }
  2744. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2745. bool enable)
  2746. {
  2747. uint32_t data, def;
  2748. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2749. /* Enable 3D CGCG/CGLS */
  2750. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2751. /* write cmd to clear cgcg/cgls ov */
  2752. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2753. /* unset CGCG override */
  2754. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2755. /* update CGCG and CGLS override bits */
  2756. if (def != data)
  2757. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2758. /* enable 3Dcgcg FSM(0x0020003f) */
  2759. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2760. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2761. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2762. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2763. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2764. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2765. if (def != data)
  2766. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2767. /* set IDLE_POLL_COUNT(0x00900100) */
  2768. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2769. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2770. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2771. if (def != data)
  2772. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2773. } else {
  2774. /* Disable CGCG/CGLS */
  2775. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2776. /* disable cgcg, cgls should be disabled */
  2777. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2778. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2779. /* disable cgcg and cgls in FSM */
  2780. if (def != data)
  2781. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2782. }
  2783. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2784. }
  2785. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2786. bool enable)
  2787. {
  2788. uint32_t def, data;
  2789. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2790. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2791. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2792. /* unset CGCG override */
  2793. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2794. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2795. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2796. else
  2797. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2798. /* update CGCG and CGLS override bits */
  2799. if (def != data)
  2800. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2801. /* enable cgcg FSM(0x0020003F) */
  2802. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2803. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2804. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2805. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2806. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2807. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2808. if (def != data)
  2809. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2810. /* set IDLE_POLL_COUNT(0x00900100) */
  2811. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2812. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2813. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2814. if (def != data)
  2815. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2816. } else {
  2817. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2818. /* reset CGCG/CGLS bits */
  2819. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2820. /* disable cgcg and cgls in FSM */
  2821. if (def != data)
  2822. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2823. }
  2824. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2825. }
  2826. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2827. bool enable)
  2828. {
  2829. if (enable) {
  2830. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2831. * === MGCG + MGLS ===
  2832. */
  2833. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2834. /* === CGCG /CGLS for GFX 3D Only === */
  2835. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2836. /* === CGCG + CGLS === */
  2837. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2838. } else {
  2839. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2840. * === CGCG + CGLS ===
  2841. */
  2842. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2843. /* === CGCG /CGLS for GFX 3D Only === */
  2844. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2845. /* === MGCG + MGLS === */
  2846. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2847. }
  2848. return 0;
  2849. }
  2850. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2851. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2852. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2853. };
  2854. static int gfx_v9_0_set_powergating_state(void *handle,
  2855. enum amd_powergating_state state)
  2856. {
  2857. return 0;
  2858. }
  2859. static int gfx_v9_0_set_clockgating_state(void *handle,
  2860. enum amd_clockgating_state state)
  2861. {
  2862. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2863. if (amdgpu_sriov_vf(adev))
  2864. return 0;
  2865. switch (adev->asic_type) {
  2866. case CHIP_VEGA10:
  2867. case CHIP_RAVEN:
  2868. gfx_v9_0_update_gfx_clock_gating(adev,
  2869. state == AMD_CG_STATE_GATE ? true : false);
  2870. break;
  2871. default:
  2872. break;
  2873. }
  2874. return 0;
  2875. }
  2876. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2877. {
  2878. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2879. int data;
  2880. if (amdgpu_sriov_vf(adev))
  2881. *flags = 0;
  2882. /* AMD_CG_SUPPORT_GFX_MGCG */
  2883. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2884. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2885. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2886. /* AMD_CG_SUPPORT_GFX_CGCG */
  2887. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2888. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2889. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2890. /* AMD_CG_SUPPORT_GFX_CGLS */
  2891. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2892. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2893. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2894. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2895. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2896. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2897. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2898. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2899. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2900. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2901. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2902. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2903. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2904. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2905. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2906. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2907. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2908. }
  2909. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2910. {
  2911. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2912. }
  2913. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2914. {
  2915. struct amdgpu_device *adev = ring->adev;
  2916. u64 wptr;
  2917. /* XXX check if swapping is necessary on BE */
  2918. if (ring->use_doorbell) {
  2919. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2920. } else {
  2921. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2922. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2923. }
  2924. return wptr;
  2925. }
  2926. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2927. {
  2928. struct amdgpu_device *adev = ring->adev;
  2929. if (ring->use_doorbell) {
  2930. /* XXX check if swapping is necessary on BE */
  2931. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2932. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2933. } else {
  2934. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2935. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2936. }
  2937. }
  2938. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2939. {
  2940. u32 ref_and_mask, reg_mem_engine;
  2941. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2942. if (ring->adev->asic_type == CHIP_VEGA10)
  2943. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2944. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2945. switch (ring->me) {
  2946. case 1:
  2947. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2948. break;
  2949. case 2:
  2950. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2951. break;
  2952. default:
  2953. return;
  2954. }
  2955. reg_mem_engine = 0;
  2956. } else {
  2957. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2958. reg_mem_engine = 1; /* pfp */
  2959. }
  2960. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2961. nbio_hf_reg->hdp_flush_req_offset,
  2962. nbio_hf_reg->hdp_flush_done_offset,
  2963. ref_and_mask, ref_and_mask, 0x20);
  2964. }
  2965. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2966. {
  2967. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2968. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2969. }
  2970. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2971. struct amdgpu_ib *ib,
  2972. unsigned vm_id, bool ctx_switch)
  2973. {
  2974. u32 header, control = 0;
  2975. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2976. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2977. else
  2978. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2979. control |= ib->length_dw | (vm_id << 24);
  2980. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2981. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2982. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2983. gfx_v9_0_ring_emit_de_meta(ring);
  2984. }
  2985. amdgpu_ring_write(ring, header);
  2986. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2987. amdgpu_ring_write(ring,
  2988. #ifdef __BIG_ENDIAN
  2989. (2 << 0) |
  2990. #endif
  2991. lower_32_bits(ib->gpu_addr));
  2992. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2993. amdgpu_ring_write(ring, control);
  2994. }
  2995. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2996. struct amdgpu_ib *ib,
  2997. unsigned vm_id, bool ctx_switch)
  2998. {
  2999. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3000. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3001. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3002. amdgpu_ring_write(ring,
  3003. #ifdef __BIG_ENDIAN
  3004. (2 << 0) |
  3005. #endif
  3006. lower_32_bits(ib->gpu_addr));
  3007. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3008. amdgpu_ring_write(ring, control);
  3009. }
  3010. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3011. u64 seq, unsigned flags)
  3012. {
  3013. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3014. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3015. /* RELEASE_MEM - flush caches, send int */
  3016. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3017. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3018. EOP_TC_ACTION_EN |
  3019. EOP_TC_WB_ACTION_EN |
  3020. EOP_TC_MD_ACTION_EN |
  3021. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3022. EVENT_INDEX(5)));
  3023. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3024. /*
  3025. * the address should be Qword aligned if 64bit write, Dword
  3026. * aligned if only send 32bit data low (discard data high)
  3027. */
  3028. if (write64bit)
  3029. BUG_ON(addr & 0x7);
  3030. else
  3031. BUG_ON(addr & 0x3);
  3032. amdgpu_ring_write(ring, lower_32_bits(addr));
  3033. amdgpu_ring_write(ring, upper_32_bits(addr));
  3034. amdgpu_ring_write(ring, lower_32_bits(seq));
  3035. amdgpu_ring_write(ring, upper_32_bits(seq));
  3036. amdgpu_ring_write(ring, 0);
  3037. }
  3038. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3039. {
  3040. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3041. uint32_t seq = ring->fence_drv.sync_seq;
  3042. uint64_t addr = ring->fence_drv.gpu_addr;
  3043. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3044. lower_32_bits(addr), upper_32_bits(addr),
  3045. seq, 0xffffffff, 4);
  3046. }
  3047. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3048. unsigned vm_id, uint64_t pd_addr)
  3049. {
  3050. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3051. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3052. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3053. unsigned eng = ring->vm_inv_eng;
  3054. pd_addr = pd_addr | 0x1; /* valid bit */
  3055. /* now only use physical base address of PDE and valid */
  3056. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  3057. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3058. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3059. lower_32_bits(pd_addr));
  3060. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3061. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3062. upper_32_bits(pd_addr));
  3063. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3064. hub->vm_inv_eng0_req + eng, req);
  3065. /* wait for the invalidate to complete */
  3066. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3067. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3068. /* compute doesn't have PFP */
  3069. if (usepfp) {
  3070. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3071. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3072. amdgpu_ring_write(ring, 0x0);
  3073. }
  3074. }
  3075. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3076. {
  3077. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3078. }
  3079. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3080. {
  3081. u64 wptr;
  3082. /* XXX check if swapping is necessary on BE */
  3083. if (ring->use_doorbell)
  3084. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3085. else
  3086. BUG();
  3087. return wptr;
  3088. }
  3089. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3090. {
  3091. struct amdgpu_device *adev = ring->adev;
  3092. /* XXX check if swapping is necessary on BE */
  3093. if (ring->use_doorbell) {
  3094. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3095. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3096. } else{
  3097. BUG(); /* only DOORBELL method supported on gfx9 now */
  3098. }
  3099. }
  3100. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3101. u64 seq, unsigned int flags)
  3102. {
  3103. /* we only allocate 32bit for each seq wb address */
  3104. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3105. /* write fence seq to the "addr" */
  3106. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3107. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3108. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3109. amdgpu_ring_write(ring, lower_32_bits(addr));
  3110. amdgpu_ring_write(ring, upper_32_bits(addr));
  3111. amdgpu_ring_write(ring, lower_32_bits(seq));
  3112. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3113. /* set register to trigger INT */
  3114. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3115. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3116. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3117. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3118. amdgpu_ring_write(ring, 0);
  3119. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3120. }
  3121. }
  3122. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3123. {
  3124. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3125. amdgpu_ring_write(ring, 0);
  3126. }
  3127. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3128. {
  3129. static struct v9_ce_ib_state ce_payload = {0};
  3130. uint64_t csa_addr;
  3131. int cnt;
  3132. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3133. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3134. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3135. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3136. WRITE_DATA_DST_SEL(8) |
  3137. WR_CONFIRM) |
  3138. WRITE_DATA_CACHE_POLICY(0));
  3139. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3140. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3141. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3142. }
  3143. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3144. {
  3145. static struct v9_de_ib_state de_payload = {0};
  3146. uint64_t csa_addr, gds_addr;
  3147. int cnt;
  3148. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3149. gds_addr = csa_addr + 4096;
  3150. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3151. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3152. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3153. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3154. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3155. WRITE_DATA_DST_SEL(8) |
  3156. WR_CONFIRM) |
  3157. WRITE_DATA_CACHE_POLICY(0));
  3158. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3159. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3160. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3161. }
  3162. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3163. {
  3164. uint32_t dw2 = 0;
  3165. if (amdgpu_sriov_vf(ring->adev))
  3166. gfx_v9_0_ring_emit_ce_meta(ring);
  3167. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3168. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3169. /* set load_global_config & load_global_uconfig */
  3170. dw2 |= 0x8001;
  3171. /* set load_cs_sh_regs */
  3172. dw2 |= 0x01000000;
  3173. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3174. dw2 |= 0x10002;
  3175. /* set load_ce_ram if preamble presented */
  3176. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3177. dw2 |= 0x10000000;
  3178. } else {
  3179. /* still load_ce_ram if this is the first time preamble presented
  3180. * although there is no context switch happens.
  3181. */
  3182. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3183. dw2 |= 0x10000000;
  3184. }
  3185. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3186. amdgpu_ring_write(ring, dw2);
  3187. amdgpu_ring_write(ring, 0);
  3188. }
  3189. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3190. {
  3191. unsigned ret;
  3192. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3193. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3194. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3195. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3196. ret = ring->wptr & ring->buf_mask;
  3197. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3198. return ret;
  3199. }
  3200. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3201. {
  3202. unsigned cur;
  3203. BUG_ON(offset > ring->buf_mask);
  3204. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3205. cur = (ring->wptr & ring->buf_mask) - 1;
  3206. if (likely(cur > offset))
  3207. ring->ring[offset] = cur - offset;
  3208. else
  3209. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3210. }
  3211. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3212. {
  3213. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3214. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3215. }
  3216. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3217. {
  3218. struct amdgpu_device *adev = ring->adev;
  3219. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3220. amdgpu_ring_write(ring, 0 | /* src: register*/
  3221. (5 << 8) | /* dst: memory */
  3222. (1 << 20)); /* write confirm */
  3223. amdgpu_ring_write(ring, reg);
  3224. amdgpu_ring_write(ring, 0);
  3225. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3226. adev->virt.reg_val_offs * 4));
  3227. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3228. adev->virt.reg_val_offs * 4));
  3229. }
  3230. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3231. uint32_t val)
  3232. {
  3233. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3234. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3235. amdgpu_ring_write(ring, reg);
  3236. amdgpu_ring_write(ring, 0);
  3237. amdgpu_ring_write(ring, val);
  3238. }
  3239. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3240. enum amdgpu_interrupt_state state)
  3241. {
  3242. switch (state) {
  3243. case AMDGPU_IRQ_STATE_DISABLE:
  3244. case AMDGPU_IRQ_STATE_ENABLE:
  3245. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3246. TIME_STAMP_INT_ENABLE,
  3247. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3248. break;
  3249. default:
  3250. break;
  3251. }
  3252. }
  3253. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3254. int me, int pipe,
  3255. enum amdgpu_interrupt_state state)
  3256. {
  3257. u32 mec_int_cntl, mec_int_cntl_reg;
  3258. /*
  3259. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3260. * handles the setting of interrupts for this specific pipe. All other
  3261. * pipes' interrupts are set by amdkfd.
  3262. */
  3263. if (me == 1) {
  3264. switch (pipe) {
  3265. case 0:
  3266. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3267. break;
  3268. default:
  3269. DRM_DEBUG("invalid pipe %d\n", pipe);
  3270. return;
  3271. }
  3272. } else {
  3273. DRM_DEBUG("invalid me %d\n", me);
  3274. return;
  3275. }
  3276. switch (state) {
  3277. case AMDGPU_IRQ_STATE_DISABLE:
  3278. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3279. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3280. TIME_STAMP_INT_ENABLE, 0);
  3281. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3282. break;
  3283. case AMDGPU_IRQ_STATE_ENABLE:
  3284. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3285. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3286. TIME_STAMP_INT_ENABLE, 1);
  3287. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3288. break;
  3289. default:
  3290. break;
  3291. }
  3292. }
  3293. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3294. struct amdgpu_irq_src *source,
  3295. unsigned type,
  3296. enum amdgpu_interrupt_state state)
  3297. {
  3298. switch (state) {
  3299. case AMDGPU_IRQ_STATE_DISABLE:
  3300. case AMDGPU_IRQ_STATE_ENABLE:
  3301. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3302. PRIV_REG_INT_ENABLE,
  3303. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3304. break;
  3305. default:
  3306. break;
  3307. }
  3308. return 0;
  3309. }
  3310. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3311. struct amdgpu_irq_src *source,
  3312. unsigned type,
  3313. enum amdgpu_interrupt_state state)
  3314. {
  3315. switch (state) {
  3316. case AMDGPU_IRQ_STATE_DISABLE:
  3317. case AMDGPU_IRQ_STATE_ENABLE:
  3318. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3319. PRIV_INSTR_INT_ENABLE,
  3320. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3321. default:
  3322. break;
  3323. }
  3324. return 0;
  3325. }
  3326. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3327. struct amdgpu_irq_src *src,
  3328. unsigned type,
  3329. enum amdgpu_interrupt_state state)
  3330. {
  3331. switch (type) {
  3332. case AMDGPU_CP_IRQ_GFX_EOP:
  3333. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3334. break;
  3335. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3336. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3337. break;
  3338. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3339. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3340. break;
  3341. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3342. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3343. break;
  3344. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3345. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3346. break;
  3347. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3348. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3349. break;
  3350. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3351. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3352. break;
  3353. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3354. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3355. break;
  3356. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3357. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3358. break;
  3359. default:
  3360. break;
  3361. }
  3362. return 0;
  3363. }
  3364. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3365. struct amdgpu_irq_src *source,
  3366. struct amdgpu_iv_entry *entry)
  3367. {
  3368. int i;
  3369. u8 me_id, pipe_id, queue_id;
  3370. struct amdgpu_ring *ring;
  3371. DRM_DEBUG("IH: CP EOP\n");
  3372. me_id = (entry->ring_id & 0x0c) >> 2;
  3373. pipe_id = (entry->ring_id & 0x03) >> 0;
  3374. queue_id = (entry->ring_id & 0x70) >> 4;
  3375. switch (me_id) {
  3376. case 0:
  3377. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3378. break;
  3379. case 1:
  3380. case 2:
  3381. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3382. ring = &adev->gfx.compute_ring[i];
  3383. /* Per-queue interrupt is supported for MEC starting from VI.
  3384. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3385. */
  3386. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3387. amdgpu_fence_process(ring);
  3388. }
  3389. break;
  3390. }
  3391. return 0;
  3392. }
  3393. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3394. struct amdgpu_irq_src *source,
  3395. struct amdgpu_iv_entry *entry)
  3396. {
  3397. DRM_ERROR("Illegal register access in command stream\n");
  3398. schedule_work(&adev->reset_work);
  3399. return 0;
  3400. }
  3401. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3402. struct amdgpu_irq_src *source,
  3403. struct amdgpu_iv_entry *entry)
  3404. {
  3405. DRM_ERROR("Illegal instruction in command stream\n");
  3406. schedule_work(&adev->reset_work);
  3407. return 0;
  3408. }
  3409. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3410. struct amdgpu_irq_src *src,
  3411. unsigned int type,
  3412. enum amdgpu_interrupt_state state)
  3413. {
  3414. uint32_t tmp, target;
  3415. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3416. if (ring->me == 1)
  3417. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3418. else
  3419. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3420. target += ring->pipe;
  3421. switch (type) {
  3422. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3423. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3424. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3425. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3426. GENERIC2_INT_ENABLE, 0);
  3427. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3428. tmp = RREG32(target);
  3429. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3430. GENERIC2_INT_ENABLE, 0);
  3431. WREG32(target, tmp);
  3432. } else {
  3433. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3434. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3435. GENERIC2_INT_ENABLE, 1);
  3436. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3437. tmp = RREG32(target);
  3438. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3439. GENERIC2_INT_ENABLE, 1);
  3440. WREG32(target, tmp);
  3441. }
  3442. break;
  3443. default:
  3444. BUG(); /* kiq only support GENERIC2_INT now */
  3445. break;
  3446. }
  3447. return 0;
  3448. }
  3449. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3450. struct amdgpu_irq_src *source,
  3451. struct amdgpu_iv_entry *entry)
  3452. {
  3453. u8 me_id, pipe_id, queue_id;
  3454. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3455. me_id = (entry->ring_id & 0x0c) >> 2;
  3456. pipe_id = (entry->ring_id & 0x03) >> 0;
  3457. queue_id = (entry->ring_id & 0x70) >> 4;
  3458. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3459. me_id, pipe_id, queue_id);
  3460. amdgpu_fence_process(ring);
  3461. return 0;
  3462. }
  3463. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3464. .name = "gfx_v9_0",
  3465. .early_init = gfx_v9_0_early_init,
  3466. .late_init = gfx_v9_0_late_init,
  3467. .sw_init = gfx_v9_0_sw_init,
  3468. .sw_fini = gfx_v9_0_sw_fini,
  3469. .hw_init = gfx_v9_0_hw_init,
  3470. .hw_fini = gfx_v9_0_hw_fini,
  3471. .suspend = gfx_v9_0_suspend,
  3472. .resume = gfx_v9_0_resume,
  3473. .is_idle = gfx_v9_0_is_idle,
  3474. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3475. .soft_reset = gfx_v9_0_soft_reset,
  3476. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3477. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3478. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3479. };
  3480. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3481. .type = AMDGPU_RING_TYPE_GFX,
  3482. .align_mask = 0xff,
  3483. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3484. .support_64bit_ptrs = true,
  3485. .vmhub = AMDGPU_GFXHUB,
  3486. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3487. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3488. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3489. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3490. 5 + /* COND_EXEC */
  3491. 7 + /* PIPELINE_SYNC */
  3492. 24 + /* VM_FLUSH */
  3493. 8 + /* FENCE for VM_FLUSH */
  3494. 20 + /* GDS switch */
  3495. 4 + /* double SWITCH_BUFFER,
  3496. the first COND_EXEC jump to the place just
  3497. prior to this double SWITCH_BUFFER */
  3498. 5 + /* COND_EXEC */
  3499. 7 + /* HDP_flush */
  3500. 4 + /* VGT_flush */
  3501. 14 + /* CE_META */
  3502. 31 + /* DE_META */
  3503. 3 + /* CNTX_CTRL */
  3504. 5 + /* HDP_INVL */
  3505. 8 + 8 + /* FENCE x2 */
  3506. 2, /* SWITCH_BUFFER */
  3507. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3508. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3509. .emit_fence = gfx_v9_0_ring_emit_fence,
  3510. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3511. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3512. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3513. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3514. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3515. .test_ring = gfx_v9_0_ring_test_ring,
  3516. .test_ib = gfx_v9_0_ring_test_ib,
  3517. .insert_nop = amdgpu_ring_insert_nop,
  3518. .pad_ib = amdgpu_ring_generic_pad_ib,
  3519. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3520. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3521. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3522. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3523. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3524. };
  3525. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3526. .type = AMDGPU_RING_TYPE_COMPUTE,
  3527. .align_mask = 0xff,
  3528. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3529. .support_64bit_ptrs = true,
  3530. .vmhub = AMDGPU_GFXHUB,
  3531. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3532. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3533. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3534. .emit_frame_size =
  3535. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3536. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3537. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3538. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3539. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3540. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3541. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3542. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3543. .emit_fence = gfx_v9_0_ring_emit_fence,
  3544. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3545. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3546. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3547. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3548. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3549. .test_ring = gfx_v9_0_ring_test_ring,
  3550. .test_ib = gfx_v9_0_ring_test_ib,
  3551. .insert_nop = amdgpu_ring_insert_nop,
  3552. .pad_ib = amdgpu_ring_generic_pad_ib,
  3553. };
  3554. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3555. .type = AMDGPU_RING_TYPE_KIQ,
  3556. .align_mask = 0xff,
  3557. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3558. .support_64bit_ptrs = true,
  3559. .vmhub = AMDGPU_GFXHUB,
  3560. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3561. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3562. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3563. .emit_frame_size =
  3564. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3565. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3566. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3567. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3568. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3569. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3570. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3571. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3572. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3573. .test_ring = gfx_v9_0_ring_test_ring,
  3574. .test_ib = gfx_v9_0_ring_test_ib,
  3575. .insert_nop = amdgpu_ring_insert_nop,
  3576. .pad_ib = amdgpu_ring_generic_pad_ib,
  3577. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3578. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3579. };
  3580. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3581. {
  3582. int i;
  3583. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3584. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3585. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3586. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3587. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3588. }
  3589. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3590. .set = gfx_v9_0_kiq_set_interrupt_state,
  3591. .process = gfx_v9_0_kiq_irq,
  3592. };
  3593. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3594. .set = gfx_v9_0_set_eop_interrupt_state,
  3595. .process = gfx_v9_0_eop_irq,
  3596. };
  3597. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3598. .set = gfx_v9_0_set_priv_reg_fault_state,
  3599. .process = gfx_v9_0_priv_reg_irq,
  3600. };
  3601. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3602. .set = gfx_v9_0_set_priv_inst_fault_state,
  3603. .process = gfx_v9_0_priv_inst_irq,
  3604. };
  3605. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3606. {
  3607. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3608. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3609. adev->gfx.priv_reg_irq.num_types = 1;
  3610. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3611. adev->gfx.priv_inst_irq.num_types = 1;
  3612. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3613. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3614. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3615. }
  3616. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3617. {
  3618. switch (adev->asic_type) {
  3619. case CHIP_VEGA10:
  3620. case CHIP_RAVEN:
  3621. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3622. break;
  3623. default:
  3624. break;
  3625. }
  3626. }
  3627. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3628. {
  3629. /* init asci gds info */
  3630. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3631. adev->gds.gws.total_size = 64;
  3632. adev->gds.oa.total_size = 16;
  3633. if (adev->gds.mem.total_size == 64 * 1024) {
  3634. adev->gds.mem.gfx_partition_size = 4096;
  3635. adev->gds.mem.cs_partition_size = 4096;
  3636. adev->gds.gws.gfx_partition_size = 4;
  3637. adev->gds.gws.cs_partition_size = 4;
  3638. adev->gds.oa.gfx_partition_size = 4;
  3639. adev->gds.oa.cs_partition_size = 1;
  3640. } else {
  3641. adev->gds.mem.gfx_partition_size = 1024;
  3642. adev->gds.mem.cs_partition_size = 1024;
  3643. adev->gds.gws.gfx_partition_size = 16;
  3644. adev->gds.gws.cs_partition_size = 16;
  3645. adev->gds.oa.gfx_partition_size = 4;
  3646. adev->gds.oa.cs_partition_size = 4;
  3647. }
  3648. }
  3649. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3650. {
  3651. u32 data, mask;
  3652. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3653. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3654. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3655. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3656. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3657. return (~data) & mask;
  3658. }
  3659. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3660. struct amdgpu_cu_info *cu_info)
  3661. {
  3662. int i, j, k, counter, active_cu_number = 0;
  3663. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3664. if (!adev || !cu_info)
  3665. return -EINVAL;
  3666. memset(cu_info, 0, sizeof(*cu_info));
  3667. mutex_lock(&adev->grbm_idx_mutex);
  3668. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3669. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3670. mask = 1;
  3671. ao_bitmap = 0;
  3672. counter = 0;
  3673. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3674. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3675. cu_info->bitmap[i][j] = bitmap;
  3676. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3677. if (bitmap & mask) {
  3678. if (counter < adev->gfx.config.max_cu_per_sh)
  3679. ao_bitmap |= mask;
  3680. counter ++;
  3681. }
  3682. mask <<= 1;
  3683. }
  3684. active_cu_number += counter;
  3685. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3686. }
  3687. }
  3688. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3689. mutex_unlock(&adev->grbm_idx_mutex);
  3690. cu_info->number = active_cu_number;
  3691. cu_info->ao_cu_mask = ao_cu_mask;
  3692. return 0;
  3693. }
  3694. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3695. {
  3696. int r, j;
  3697. u32 tmp;
  3698. bool use_doorbell = true;
  3699. u64 hqd_gpu_addr;
  3700. u64 mqd_gpu_addr;
  3701. u64 eop_gpu_addr;
  3702. u64 wb_gpu_addr;
  3703. u32 *buf;
  3704. struct v9_mqd *mqd;
  3705. struct amdgpu_device *adev;
  3706. adev = ring->adev;
  3707. if (ring->mqd_obj == NULL) {
  3708. r = amdgpu_bo_create(adev,
  3709. sizeof(struct v9_mqd),
  3710. PAGE_SIZE,true,
  3711. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3712. NULL, &ring->mqd_obj);
  3713. if (r) {
  3714. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3715. return r;
  3716. }
  3717. }
  3718. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3719. if (unlikely(r != 0)) {
  3720. gfx_v9_0_cp_compute_fini(adev);
  3721. return r;
  3722. }
  3723. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3724. &mqd_gpu_addr);
  3725. if (r) {
  3726. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3727. gfx_v9_0_cp_compute_fini(adev);
  3728. return r;
  3729. }
  3730. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3731. if (r) {
  3732. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3733. gfx_v9_0_cp_compute_fini(adev);
  3734. return r;
  3735. }
  3736. /* init the mqd struct */
  3737. memset(buf, 0, sizeof(struct v9_mqd));
  3738. mqd = (struct v9_mqd *)buf;
  3739. mqd->header = 0xC0310800;
  3740. mqd->compute_pipelinestat_enable = 0x00000001;
  3741. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3742. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3743. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3744. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3745. mqd->compute_misc_reserved = 0x00000003;
  3746. mutex_lock(&adev->srbm_mutex);
  3747. soc15_grbm_select(adev, ring->me,
  3748. ring->pipe,
  3749. ring->queue, 0);
  3750. /* disable wptr polling */
  3751. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3752. /* write the EOP addr */
  3753. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3754. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3755. eop_gpu_addr >>= 8;
  3756. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3757. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3758. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3759. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3760. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3761. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3762. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3763. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3764. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3765. /* enable doorbell? */
  3766. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3767. if (use_doorbell)
  3768. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3769. else
  3770. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3771. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3772. mqd->cp_hqd_pq_doorbell_control = tmp;
  3773. /* disable the queue if it's active */
  3774. ring->wptr = 0;
  3775. mqd->cp_hqd_dequeue_request = 0;
  3776. mqd->cp_hqd_pq_rptr = 0;
  3777. mqd->cp_hqd_pq_wptr_lo = 0;
  3778. mqd->cp_hqd_pq_wptr_hi = 0;
  3779. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3780. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3781. for (j = 0; j < adev->usec_timeout; j++) {
  3782. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3783. break;
  3784. udelay(1);
  3785. }
  3786. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3787. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3788. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3789. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3790. }
  3791. /* set the pointer to the MQD */
  3792. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3793. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3794. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3795. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3796. /* set MQD vmid to 0 */
  3797. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3798. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3799. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3800. mqd->cp_mqd_control = tmp;
  3801. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3802. hqd_gpu_addr = ring->gpu_addr >> 8;
  3803. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3804. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3805. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3806. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3807. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3808. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3809. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3810. (order_base_2(ring->ring_size / 4) - 1));
  3811. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3812. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3813. #ifdef __BIG_ENDIAN
  3814. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3815. #endif
  3816. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3817. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3818. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3819. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3820. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3821. mqd->cp_hqd_pq_control = tmp;
  3822. /* set the wb address wether it's enabled or not */
  3823. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3824. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3825. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3826. upper_32_bits(wb_gpu_addr) & 0xffff;
  3827. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3828. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3829. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3830. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3831. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3832. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3833. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3834. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3835. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3836. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3837. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3838. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3839. /* enable the doorbell if requested */
  3840. if (use_doorbell) {
  3841. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3842. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3843. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3844. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3845. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3846. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3847. DOORBELL_OFFSET, ring->doorbell_index);
  3848. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3849. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3850. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3851. mqd->cp_hqd_pq_doorbell_control = tmp;
  3852. } else {
  3853. mqd->cp_hqd_pq_doorbell_control = 0;
  3854. }
  3855. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3856. mqd->cp_hqd_pq_doorbell_control);
  3857. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3858. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3859. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3860. /* set the vmid for the queue */
  3861. mqd->cp_hqd_vmid = 0;
  3862. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3863. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3864. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3865. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3866. mqd->cp_hqd_persistent_state = tmp;
  3867. /* activate the queue */
  3868. mqd->cp_hqd_active = 1;
  3869. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3870. soc15_grbm_select(adev, 0, 0, 0, 0);
  3871. mutex_unlock(&adev->srbm_mutex);
  3872. amdgpu_bo_kunmap(ring->mqd_obj);
  3873. amdgpu_bo_unreserve(ring->mqd_obj);
  3874. if (use_doorbell)
  3875. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3876. return 0;
  3877. }
  3878. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3879. {
  3880. .type = AMD_IP_BLOCK_TYPE_GFX,
  3881. .major = 9,
  3882. .minor = 0,
  3883. .rev = 0,
  3884. .funcs = &gfx_v9_0_ip_funcs,
  3885. };