amdgpu.h 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. #include "amdgpu_gart.h"
  66. /*
  67. * Modules parameters.
  68. */
  69. extern int amdgpu_modeset;
  70. extern int amdgpu_vram_limit;
  71. extern int amdgpu_gart_size;
  72. extern int amdgpu_moverate;
  73. extern int amdgpu_benchmarking;
  74. extern int amdgpu_testing;
  75. extern int amdgpu_audio;
  76. extern int amdgpu_disp_priority;
  77. extern int amdgpu_hw_i2c;
  78. extern int amdgpu_pcie_gen2;
  79. extern int amdgpu_msi;
  80. extern int amdgpu_lockup_timeout;
  81. extern int amdgpu_dpm;
  82. extern int amdgpu_fw_load_type;
  83. extern int amdgpu_aspm;
  84. extern int amdgpu_runtime_pm;
  85. extern unsigned amdgpu_ip_block_mask;
  86. extern int amdgpu_bapm;
  87. extern int amdgpu_deep_color;
  88. extern int amdgpu_vm_size;
  89. extern int amdgpu_vm_block_size;
  90. extern int amdgpu_vm_fault_stop;
  91. extern int amdgpu_vm_debug;
  92. extern int amdgpu_vm_update_mode;
  93. extern int amdgpu_sched_jobs;
  94. extern int amdgpu_sched_hw_submission;
  95. extern int amdgpu_no_evict;
  96. extern int amdgpu_direct_gma_size;
  97. extern unsigned amdgpu_pcie_gen_cap;
  98. extern unsigned amdgpu_pcie_lane_cap;
  99. extern unsigned amdgpu_cg_mask;
  100. extern unsigned amdgpu_pg_mask;
  101. extern char *amdgpu_disable_cu;
  102. extern char *amdgpu_virtual_display;
  103. extern unsigned amdgpu_pp_feature_mask;
  104. extern int amdgpu_vram_page_split;
  105. extern int amdgpu_ngg;
  106. extern int amdgpu_prim_buf_per_se;
  107. extern int amdgpu_pos_buf_per_se;
  108. extern int amdgpu_cntl_sb_buf_per_se;
  109. extern int amdgpu_param_buf_per_se;
  110. extern int amdgpu_job_hang_limit;
  111. extern int amdgpu_lbpw;
  112. #ifdef CONFIG_DRM_AMDGPU_SI
  113. extern int amdgpu_si_support;
  114. #endif
  115. #ifdef CONFIG_DRM_AMDGPU_CIK
  116. extern int amdgpu_cik_support;
  117. #endif
  118. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  119. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  120. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  121. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  122. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  123. #define AMDGPU_IB_POOL_SIZE 16
  124. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  125. #define AMDGPUFB_CONN_LIMIT 4
  126. #define AMDGPU_BIOS_NUM_SCRATCH 16
  127. /* max number of IP instances */
  128. #define AMDGPU_MAX_SDMA_INSTANCES 2
  129. /* hard reset data */
  130. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  131. /* reset flags */
  132. #define AMDGPU_RESET_GFX (1 << 0)
  133. #define AMDGPU_RESET_COMPUTE (1 << 1)
  134. #define AMDGPU_RESET_DMA (1 << 2)
  135. #define AMDGPU_RESET_CP (1 << 3)
  136. #define AMDGPU_RESET_GRBM (1 << 4)
  137. #define AMDGPU_RESET_DMA1 (1 << 5)
  138. #define AMDGPU_RESET_RLC (1 << 6)
  139. #define AMDGPU_RESET_SEM (1 << 7)
  140. #define AMDGPU_RESET_IH (1 << 8)
  141. #define AMDGPU_RESET_VMC (1 << 9)
  142. #define AMDGPU_RESET_MC (1 << 10)
  143. #define AMDGPU_RESET_DISPLAY (1 << 11)
  144. #define AMDGPU_RESET_UVD (1 << 12)
  145. #define AMDGPU_RESET_VCE (1 << 13)
  146. #define AMDGPU_RESET_VCE1 (1 << 14)
  147. /* GFX current status */
  148. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  149. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  150. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  151. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  152. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  153. /* max cursor sizes (in pixels) */
  154. #define CIK_CURSOR_WIDTH 128
  155. #define CIK_CURSOR_HEIGHT 128
  156. struct amdgpu_device;
  157. struct amdgpu_ib;
  158. struct amdgpu_cs_parser;
  159. struct amdgpu_job;
  160. struct amdgpu_irq_src;
  161. struct amdgpu_fpriv;
  162. enum amdgpu_cp_irq {
  163. AMDGPU_CP_IRQ_GFX_EOP = 0,
  164. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  165. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  166. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  167. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  172. AMDGPU_CP_IRQ_LAST
  173. };
  174. enum amdgpu_sdma_irq {
  175. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  176. AMDGPU_SDMA_IRQ_TRAP1,
  177. AMDGPU_SDMA_IRQ_LAST
  178. };
  179. enum amdgpu_thermal_irq {
  180. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  181. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  182. AMDGPU_THERMAL_IRQ_LAST
  183. };
  184. enum amdgpu_kiq_irq {
  185. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  186. AMDGPU_CP_KIQ_IRQ_LAST
  187. };
  188. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  189. enum amd_ip_block_type block_type,
  190. enum amd_clockgating_state state);
  191. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  192. enum amd_ip_block_type block_type,
  193. enum amd_powergating_state state);
  194. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  195. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type);
  197. bool amdgpu_is_idle(struct amdgpu_device *adev,
  198. enum amd_ip_block_type block_type);
  199. #define AMDGPU_MAX_IP_NUM 16
  200. struct amdgpu_ip_block_status {
  201. bool valid;
  202. bool sw;
  203. bool hw;
  204. bool late_initialized;
  205. bool hang;
  206. };
  207. struct amdgpu_ip_block_version {
  208. const enum amd_ip_block_type type;
  209. const u32 major;
  210. const u32 minor;
  211. const u32 rev;
  212. const struct amd_ip_funcs *funcs;
  213. };
  214. struct amdgpu_ip_block {
  215. struct amdgpu_ip_block_status status;
  216. const struct amdgpu_ip_block_version *version;
  217. };
  218. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  219. enum amd_ip_block_type type,
  220. u32 major, u32 minor);
  221. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  222. enum amd_ip_block_type type);
  223. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  224. const struct amdgpu_ip_block_version *ip_block_version);
  225. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  226. struct amdgpu_buffer_funcs {
  227. /* maximum bytes in a single operation */
  228. uint32_t copy_max_bytes;
  229. /* number of dw to reserve per operation */
  230. unsigned copy_num_dw;
  231. /* used for buffer migration */
  232. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  233. /* src addr in bytes */
  234. uint64_t src_offset,
  235. /* dst addr in bytes */
  236. uint64_t dst_offset,
  237. /* number of byte to transfer */
  238. uint32_t byte_count);
  239. /* maximum bytes in a single operation */
  240. uint32_t fill_max_bytes;
  241. /* number of dw to reserve per operation */
  242. unsigned fill_num_dw;
  243. /* used for buffer clearing */
  244. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  245. /* value to write to memory */
  246. uint32_t src_data,
  247. /* dst addr in bytes */
  248. uint64_t dst_offset,
  249. /* number of byte to fill */
  250. uint32_t byte_count);
  251. };
  252. /* provided by hw blocks that can write ptes, e.g., sdma */
  253. struct amdgpu_vm_pte_funcs {
  254. /* copy pte entries from GART */
  255. void (*copy_pte)(struct amdgpu_ib *ib,
  256. uint64_t pe, uint64_t src,
  257. unsigned count);
  258. /* write pte one entry at a time with addr mapping */
  259. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  260. uint64_t value, unsigned count,
  261. uint32_t incr);
  262. /* for linear pte/pde updates without addr mapping */
  263. void (*set_pte_pde)(struct amdgpu_ib *ib,
  264. uint64_t pe,
  265. uint64_t addr, unsigned count,
  266. uint32_t incr, uint64_t flags);
  267. };
  268. /* provided by the gmc block */
  269. struct amdgpu_gart_funcs {
  270. /* flush the vm tlb via mmio */
  271. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  272. uint32_t vmid);
  273. /* write pte/pde updates using the cpu */
  274. int (*set_pte_pde)(struct amdgpu_device *adev,
  275. void *cpu_pt_addr, /* cpu addr of page table */
  276. uint32_t gpu_page_idx, /* pte/pde to update */
  277. uint64_t addr, /* addr to write into pte/pde */
  278. uint64_t flags); /* access flags */
  279. /* enable/disable PRT support */
  280. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  281. /* set pte flags based per asic */
  282. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  283. uint32_t flags);
  284. /* get the pde for a given mc addr */
  285. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  286. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  287. };
  288. /* provided by the ih block */
  289. struct amdgpu_ih_funcs {
  290. /* ring read/write ptr handling, called from interrupt context */
  291. u32 (*get_wptr)(struct amdgpu_device *adev);
  292. void (*decode_iv)(struct amdgpu_device *adev,
  293. struct amdgpu_iv_entry *entry);
  294. void (*set_rptr)(struct amdgpu_device *adev);
  295. };
  296. /*
  297. * BIOS.
  298. */
  299. bool amdgpu_get_bios(struct amdgpu_device *adev);
  300. bool amdgpu_read_bios(struct amdgpu_device *adev);
  301. /*
  302. * Dummy page
  303. */
  304. struct amdgpu_dummy_page {
  305. struct page *page;
  306. dma_addr_t addr;
  307. };
  308. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  309. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  310. /*
  311. * Clocks
  312. */
  313. #define AMDGPU_MAX_PPLL 3
  314. struct amdgpu_clock {
  315. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  316. struct amdgpu_pll spll;
  317. struct amdgpu_pll mpll;
  318. /* 10 Khz units */
  319. uint32_t default_mclk;
  320. uint32_t default_sclk;
  321. uint32_t default_dispclk;
  322. uint32_t current_dispclk;
  323. uint32_t dp_extclk;
  324. uint32_t max_pixel_clock;
  325. };
  326. /*
  327. * BO.
  328. */
  329. struct amdgpu_bo_list_entry {
  330. struct amdgpu_bo *robj;
  331. struct ttm_validate_buffer tv;
  332. struct amdgpu_bo_va *bo_va;
  333. uint32_t priority;
  334. struct page **user_pages;
  335. int user_invalidated;
  336. };
  337. struct amdgpu_bo_va_mapping {
  338. struct list_head list;
  339. struct rb_node rb;
  340. uint64_t start;
  341. uint64_t last;
  342. uint64_t __subtree_last;
  343. uint64_t offset;
  344. uint64_t flags;
  345. };
  346. /* bo virtual addresses in a specific vm */
  347. struct amdgpu_bo_va {
  348. /* protected by bo being reserved */
  349. struct list_head bo_list;
  350. struct dma_fence *last_pt_update;
  351. unsigned ref_count;
  352. /* protected by vm mutex and spinlock */
  353. struct list_head vm_status;
  354. /* mappings for this bo_va */
  355. struct list_head invalids;
  356. struct list_head valids;
  357. /* constant after initialization */
  358. struct amdgpu_vm *vm;
  359. struct amdgpu_bo *bo;
  360. };
  361. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  362. struct amdgpu_bo {
  363. /* Protected by tbo.reserved */
  364. u32 prefered_domains;
  365. u32 allowed_domains;
  366. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  367. struct ttm_placement placement;
  368. struct ttm_buffer_object tbo;
  369. struct ttm_bo_kmap_obj kmap;
  370. u64 flags;
  371. unsigned pin_count;
  372. void *kptr;
  373. u64 tiling_flags;
  374. u64 metadata_flags;
  375. void *metadata;
  376. u32 metadata_size;
  377. unsigned prime_shared_count;
  378. /* list of all virtual address to which this bo
  379. * is associated to
  380. */
  381. struct list_head va;
  382. /* Constant after initialization */
  383. struct drm_gem_object gem_base;
  384. struct amdgpu_bo *parent;
  385. struct amdgpu_bo *shadow;
  386. struct ttm_bo_kmap_obj dma_buf_vmap;
  387. struct amdgpu_mn *mn;
  388. struct list_head mn_list;
  389. struct list_head shadow_list;
  390. };
  391. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  392. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  393. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  394. struct drm_file *file_priv);
  395. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  396. struct drm_file *file_priv);
  397. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  398. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  399. struct drm_gem_object *
  400. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  401. struct dma_buf_attachment *attach,
  402. struct sg_table *sg);
  403. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  404. struct drm_gem_object *gobj,
  405. int flags);
  406. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  407. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  408. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  409. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  410. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  411. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  412. /* sub-allocation manager, it has to be protected by another lock.
  413. * By conception this is an helper for other part of the driver
  414. * like the indirect buffer or semaphore, which both have their
  415. * locking.
  416. *
  417. * Principe is simple, we keep a list of sub allocation in offset
  418. * order (first entry has offset == 0, last entry has the highest
  419. * offset).
  420. *
  421. * When allocating new object we first check if there is room at
  422. * the end total_size - (last_object_offset + last_object_size) >=
  423. * alloc_size. If so we allocate new object there.
  424. *
  425. * When there is not enough room at the end, we start waiting for
  426. * each sub object until we reach object_offset+object_size >=
  427. * alloc_size, this object then become the sub object we return.
  428. *
  429. * Alignment can't be bigger than page size.
  430. *
  431. * Hole are not considered for allocation to keep things simple.
  432. * Assumption is that there won't be hole (all object on same
  433. * alignment).
  434. */
  435. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  436. struct amdgpu_sa_manager {
  437. wait_queue_head_t wq;
  438. struct amdgpu_bo *bo;
  439. struct list_head *hole;
  440. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  441. struct list_head olist;
  442. unsigned size;
  443. uint64_t gpu_addr;
  444. void *cpu_ptr;
  445. uint32_t domain;
  446. uint32_t align;
  447. };
  448. /* sub-allocation buffer */
  449. struct amdgpu_sa_bo {
  450. struct list_head olist;
  451. struct list_head flist;
  452. struct amdgpu_sa_manager *manager;
  453. unsigned soffset;
  454. unsigned eoffset;
  455. struct dma_fence *fence;
  456. };
  457. /*
  458. * GEM objects.
  459. */
  460. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  461. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  462. int alignment, u32 initial_domain,
  463. u64 flags, bool kernel,
  464. struct drm_gem_object **obj);
  465. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  466. struct drm_device *dev,
  467. struct drm_mode_create_dumb *args);
  468. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  469. struct drm_device *dev,
  470. uint32_t handle, uint64_t *offset_p);
  471. int amdgpu_fence_slab_init(void);
  472. void amdgpu_fence_slab_fini(void);
  473. /*
  474. * VMHUB structures, functions & helpers
  475. */
  476. struct amdgpu_vmhub {
  477. uint32_t ctx0_ptb_addr_lo32;
  478. uint32_t ctx0_ptb_addr_hi32;
  479. uint32_t vm_inv_eng0_req;
  480. uint32_t vm_inv_eng0_ack;
  481. uint32_t vm_context0_cntl;
  482. uint32_t vm_l2_pro_fault_status;
  483. uint32_t vm_l2_pro_fault_cntl;
  484. };
  485. /*
  486. * GPU MC structures, functions & helpers
  487. */
  488. struct amdgpu_mc {
  489. resource_size_t aper_size;
  490. resource_size_t aper_base;
  491. resource_size_t agp_base;
  492. /* for some chips with <= 32MB we need to lie
  493. * about vram size near mc fb location */
  494. u64 mc_vram_size;
  495. u64 visible_vram_size;
  496. u64 gtt_size;
  497. u64 gtt_start;
  498. u64 gtt_end;
  499. u64 vram_start;
  500. u64 vram_end;
  501. unsigned vram_width;
  502. u64 real_vram_size;
  503. int vram_mtrr;
  504. u64 mc_mask;
  505. const struct firmware *fw; /* MC firmware */
  506. uint32_t fw_version;
  507. struct amdgpu_irq_src vm_fault;
  508. uint32_t vram_type;
  509. uint32_t srbm_soft_reset;
  510. bool prt_warning;
  511. uint64_t stolen_size;
  512. /* apertures */
  513. u64 shared_aperture_start;
  514. u64 shared_aperture_end;
  515. u64 private_aperture_start;
  516. u64 private_aperture_end;
  517. /* protects concurrent invalidation */
  518. spinlock_t invalidate_lock;
  519. };
  520. /*
  521. * GPU doorbell structures, functions & helpers
  522. */
  523. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  524. {
  525. AMDGPU_DOORBELL_KIQ = 0x000,
  526. AMDGPU_DOORBELL_HIQ = 0x001,
  527. AMDGPU_DOORBELL_DIQ = 0x002,
  528. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  529. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  530. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  531. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  532. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  533. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  534. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  535. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  536. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  537. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  538. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  539. AMDGPU_DOORBELL_IH = 0x1E8,
  540. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  541. AMDGPU_DOORBELL_INVALID = 0xFFFF
  542. } AMDGPU_DOORBELL_ASSIGNMENT;
  543. struct amdgpu_doorbell {
  544. /* doorbell mmio */
  545. resource_size_t base;
  546. resource_size_t size;
  547. u32 __iomem *ptr;
  548. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  549. };
  550. /*
  551. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  552. */
  553. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  554. {
  555. /*
  556. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  557. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  558. * Compute related doorbells are allocated from 0x00 to 0x8a
  559. */
  560. /* kernel scheduling */
  561. AMDGPU_DOORBELL64_KIQ = 0x00,
  562. /* HSA interface queue and debug queue */
  563. AMDGPU_DOORBELL64_HIQ = 0x01,
  564. AMDGPU_DOORBELL64_DIQ = 0x02,
  565. /* Compute engines */
  566. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  567. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  568. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  569. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  570. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  571. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  572. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  573. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  574. /* User queue doorbell range (128 doorbells) */
  575. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  576. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  577. /* Graphics engine */
  578. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  579. /*
  580. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  581. * Graphics voltage island aperture 1
  582. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  583. */
  584. /* sDMA engines */
  585. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  586. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  587. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  588. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  589. /* Interrupt handler */
  590. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  591. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  592. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  593. /* VCN engine use 32 bits doorbell */
  594. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  595. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  596. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  597. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  598. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  599. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  600. */
  601. AMDGPU_DOORBELL64_RING0_1 = 0xF8,
  602. AMDGPU_DOORBELL64_RING2_3 = 0xF9,
  603. AMDGPU_DOORBELL64_RING4_5 = 0xFA,
  604. AMDGPU_DOORBELL64_RING6_7 = 0xFB,
  605. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xFC,
  606. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xFD,
  607. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFE,
  608. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFF,
  609. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  610. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  611. } AMDGPU_DOORBELL64_ASSIGNMENT;
  612. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  613. phys_addr_t *aperture_base,
  614. size_t *aperture_size,
  615. size_t *start_offset);
  616. /*
  617. * IRQS.
  618. */
  619. struct amdgpu_flip_work {
  620. struct delayed_work flip_work;
  621. struct work_struct unpin_work;
  622. struct amdgpu_device *adev;
  623. int crtc_id;
  624. u32 target_vblank;
  625. uint64_t base;
  626. struct drm_pending_vblank_event *event;
  627. struct amdgpu_bo *old_abo;
  628. struct dma_fence *excl;
  629. unsigned shared_count;
  630. struct dma_fence **shared;
  631. struct dma_fence_cb cb;
  632. bool async;
  633. };
  634. /*
  635. * CP & rings.
  636. */
  637. struct amdgpu_ib {
  638. struct amdgpu_sa_bo *sa_bo;
  639. uint32_t length_dw;
  640. uint64_t gpu_addr;
  641. uint32_t *ptr;
  642. uint32_t flags;
  643. };
  644. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  645. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  646. struct amdgpu_job **job, struct amdgpu_vm *vm);
  647. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  648. struct amdgpu_job **job);
  649. void amdgpu_job_free_resources(struct amdgpu_job *job);
  650. void amdgpu_job_free(struct amdgpu_job *job);
  651. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  652. struct amd_sched_entity *entity, void *owner,
  653. struct dma_fence **f);
  654. /*
  655. * Queue manager
  656. */
  657. struct amdgpu_queue_mapper {
  658. int hw_ip;
  659. struct mutex lock;
  660. /* protected by lock */
  661. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  662. };
  663. struct amdgpu_queue_mgr {
  664. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  665. };
  666. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  667. struct amdgpu_queue_mgr *mgr);
  668. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  669. struct amdgpu_queue_mgr *mgr);
  670. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  671. struct amdgpu_queue_mgr *mgr,
  672. int hw_ip, int instance, int ring,
  673. struct amdgpu_ring **out_ring);
  674. /*
  675. * context related structures
  676. */
  677. struct amdgpu_ctx_ring {
  678. uint64_t sequence;
  679. struct dma_fence **fences;
  680. struct amd_sched_entity entity;
  681. };
  682. struct amdgpu_ctx {
  683. struct kref refcount;
  684. struct amdgpu_device *adev;
  685. struct amdgpu_queue_mgr queue_mgr;
  686. unsigned reset_counter;
  687. spinlock_t ring_lock;
  688. struct dma_fence **fences;
  689. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  690. bool preamble_presented;
  691. };
  692. struct amdgpu_ctx_mgr {
  693. struct amdgpu_device *adev;
  694. struct mutex lock;
  695. /* protected by lock */
  696. struct idr ctx_handles;
  697. };
  698. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  699. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  700. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  701. struct dma_fence *fence);
  702. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  703. struct amdgpu_ring *ring, uint64_t seq);
  704. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  705. struct drm_file *filp);
  706. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  707. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  708. /*
  709. * file private structure
  710. */
  711. struct amdgpu_fpriv {
  712. struct amdgpu_vm vm;
  713. struct amdgpu_bo_va *prt_va;
  714. struct mutex bo_list_lock;
  715. struct idr bo_list_handles;
  716. struct amdgpu_ctx_mgr ctx_mgr;
  717. u32 vram_lost_counter;
  718. };
  719. /*
  720. * residency list
  721. */
  722. struct amdgpu_bo_list {
  723. struct mutex lock;
  724. struct rcu_head rhead;
  725. struct kref refcount;
  726. struct amdgpu_bo *gds_obj;
  727. struct amdgpu_bo *gws_obj;
  728. struct amdgpu_bo *oa_obj;
  729. unsigned first_userptr;
  730. unsigned num_entries;
  731. struct amdgpu_bo_list_entry *array;
  732. };
  733. struct amdgpu_bo_list *
  734. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  735. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  736. struct list_head *validated);
  737. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  738. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  739. /*
  740. * GFX stuff
  741. */
  742. #include "clearstate_defs.h"
  743. struct amdgpu_rlc_funcs {
  744. void (*enter_safe_mode)(struct amdgpu_device *adev);
  745. void (*exit_safe_mode)(struct amdgpu_device *adev);
  746. };
  747. struct amdgpu_rlc {
  748. /* for power gating */
  749. struct amdgpu_bo *save_restore_obj;
  750. uint64_t save_restore_gpu_addr;
  751. volatile uint32_t *sr_ptr;
  752. const u32 *reg_list;
  753. u32 reg_list_size;
  754. /* for clear state */
  755. struct amdgpu_bo *clear_state_obj;
  756. uint64_t clear_state_gpu_addr;
  757. volatile uint32_t *cs_ptr;
  758. const struct cs_section_def *cs_data;
  759. u32 clear_state_size;
  760. /* for cp tables */
  761. struct amdgpu_bo *cp_table_obj;
  762. uint64_t cp_table_gpu_addr;
  763. volatile uint32_t *cp_table_ptr;
  764. u32 cp_table_size;
  765. /* safe mode for updating CG/PG state */
  766. bool in_safe_mode;
  767. const struct amdgpu_rlc_funcs *funcs;
  768. /* for firmware data */
  769. u32 save_and_restore_offset;
  770. u32 clear_state_descriptor_offset;
  771. u32 avail_scratch_ram_locations;
  772. u32 reg_restore_list_size;
  773. u32 reg_list_format_start;
  774. u32 reg_list_format_separate_start;
  775. u32 starting_offsets_start;
  776. u32 reg_list_format_size_bytes;
  777. u32 reg_list_size_bytes;
  778. u32 *register_list_format;
  779. u32 *register_restore;
  780. };
  781. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  782. struct amdgpu_mec {
  783. struct amdgpu_bo *hpd_eop_obj;
  784. u64 hpd_eop_gpu_addr;
  785. struct amdgpu_bo *mec_fw_obj;
  786. u64 mec_fw_gpu_addr;
  787. u32 num_mec;
  788. u32 num_pipe_per_mec;
  789. u32 num_queue_per_pipe;
  790. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  791. /* These are the resources for which amdgpu takes ownership */
  792. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  793. };
  794. struct amdgpu_kiq {
  795. u64 eop_gpu_addr;
  796. struct amdgpu_bo *eop_obj;
  797. struct mutex ring_mutex;
  798. struct amdgpu_ring ring;
  799. struct amdgpu_irq_src irq;
  800. };
  801. /*
  802. * GPU scratch registers structures, functions & helpers
  803. */
  804. struct amdgpu_scratch {
  805. unsigned num_reg;
  806. uint32_t reg_base;
  807. uint32_t free_mask;
  808. };
  809. /*
  810. * GFX configurations
  811. */
  812. #define AMDGPU_GFX_MAX_SE 4
  813. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  814. struct amdgpu_rb_config {
  815. uint32_t rb_backend_disable;
  816. uint32_t user_rb_backend_disable;
  817. uint32_t raster_config;
  818. uint32_t raster_config_1;
  819. };
  820. struct gb_addr_config {
  821. uint16_t pipe_interleave_size;
  822. uint8_t num_pipes;
  823. uint8_t max_compress_frags;
  824. uint8_t num_banks;
  825. uint8_t num_se;
  826. uint8_t num_rb_per_se;
  827. };
  828. struct amdgpu_gfx_config {
  829. unsigned max_shader_engines;
  830. unsigned max_tile_pipes;
  831. unsigned max_cu_per_sh;
  832. unsigned max_sh_per_se;
  833. unsigned max_backends_per_se;
  834. unsigned max_texture_channel_caches;
  835. unsigned max_gprs;
  836. unsigned max_gs_threads;
  837. unsigned max_hw_contexts;
  838. unsigned sc_prim_fifo_size_frontend;
  839. unsigned sc_prim_fifo_size_backend;
  840. unsigned sc_hiz_tile_fifo_size;
  841. unsigned sc_earlyz_tile_fifo_size;
  842. unsigned num_tile_pipes;
  843. unsigned backend_enable_mask;
  844. unsigned mem_max_burst_length_bytes;
  845. unsigned mem_row_size_in_kb;
  846. unsigned shader_engine_tile_size;
  847. unsigned num_gpus;
  848. unsigned multi_gpu_tile_size;
  849. unsigned mc_arb_ramcfg;
  850. unsigned gb_addr_config;
  851. unsigned num_rbs;
  852. unsigned gs_vgt_table_depth;
  853. unsigned gs_prim_buffer_depth;
  854. uint32_t tile_mode_array[32];
  855. uint32_t macrotile_mode_array[16];
  856. struct gb_addr_config gb_addr_config_fields;
  857. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  858. /* gfx configure feature */
  859. uint32_t double_offchip_lds_buf;
  860. };
  861. struct amdgpu_cu_info {
  862. uint32_t max_waves_per_simd;
  863. uint32_t wave_front_size;
  864. uint32_t max_scratch_slots_per_cu;
  865. uint32_t lds_size;
  866. /* total active CU number */
  867. uint32_t number;
  868. uint32_t ao_cu_mask;
  869. uint32_t ao_cu_bitmap[4][4];
  870. uint32_t bitmap[4][4];
  871. };
  872. struct amdgpu_gfx_funcs {
  873. /* get the gpu clock counter */
  874. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  875. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  876. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  877. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  878. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  879. };
  880. struct amdgpu_ngg_buf {
  881. struct amdgpu_bo *bo;
  882. uint64_t gpu_addr;
  883. uint32_t size;
  884. uint32_t bo_size;
  885. };
  886. enum {
  887. NGG_PRIM = 0,
  888. NGG_POS,
  889. NGG_CNTL,
  890. NGG_PARAM,
  891. NGG_BUF_MAX
  892. };
  893. struct amdgpu_ngg {
  894. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  895. uint32_t gds_reserve_addr;
  896. uint32_t gds_reserve_size;
  897. bool init;
  898. };
  899. struct amdgpu_gfx {
  900. struct mutex gpu_clock_mutex;
  901. struct amdgpu_gfx_config config;
  902. struct amdgpu_rlc rlc;
  903. struct amdgpu_mec mec;
  904. struct amdgpu_kiq kiq;
  905. struct amdgpu_scratch scratch;
  906. const struct firmware *me_fw; /* ME firmware */
  907. uint32_t me_fw_version;
  908. const struct firmware *pfp_fw; /* PFP firmware */
  909. uint32_t pfp_fw_version;
  910. const struct firmware *ce_fw; /* CE firmware */
  911. uint32_t ce_fw_version;
  912. const struct firmware *rlc_fw; /* RLC firmware */
  913. uint32_t rlc_fw_version;
  914. const struct firmware *mec_fw; /* MEC firmware */
  915. uint32_t mec_fw_version;
  916. const struct firmware *mec2_fw; /* MEC2 firmware */
  917. uint32_t mec2_fw_version;
  918. uint32_t me_feature_version;
  919. uint32_t ce_feature_version;
  920. uint32_t pfp_feature_version;
  921. uint32_t rlc_feature_version;
  922. uint32_t mec_feature_version;
  923. uint32_t mec2_feature_version;
  924. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  925. unsigned num_gfx_rings;
  926. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  927. unsigned num_compute_rings;
  928. struct amdgpu_irq_src eop_irq;
  929. struct amdgpu_irq_src priv_reg_irq;
  930. struct amdgpu_irq_src priv_inst_irq;
  931. /* gfx status */
  932. uint32_t gfx_current_status;
  933. /* ce ram size*/
  934. unsigned ce_ram_size;
  935. struct amdgpu_cu_info cu_info;
  936. const struct amdgpu_gfx_funcs *funcs;
  937. /* reset mask */
  938. uint32_t grbm_soft_reset;
  939. uint32_t srbm_soft_reset;
  940. bool in_reset;
  941. /* s3/s4 mask */
  942. bool in_suspend;
  943. /* NGG */
  944. struct amdgpu_ngg ngg;
  945. };
  946. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  947. unsigned size, struct amdgpu_ib *ib);
  948. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  949. struct dma_fence *f);
  950. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  951. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  952. struct dma_fence **f);
  953. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  954. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  955. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  956. /*
  957. * CS.
  958. */
  959. struct amdgpu_cs_chunk {
  960. uint32_t chunk_id;
  961. uint32_t length_dw;
  962. void *kdata;
  963. };
  964. struct amdgpu_cs_parser {
  965. struct amdgpu_device *adev;
  966. struct drm_file *filp;
  967. struct amdgpu_ctx *ctx;
  968. /* chunks */
  969. unsigned nchunks;
  970. struct amdgpu_cs_chunk *chunks;
  971. /* scheduler job object */
  972. struct amdgpu_job *job;
  973. /* buffer objects */
  974. struct ww_acquire_ctx ticket;
  975. struct amdgpu_bo_list *bo_list;
  976. struct amdgpu_bo_list_entry vm_pd;
  977. struct list_head validated;
  978. struct dma_fence *fence;
  979. uint64_t bytes_moved_threshold;
  980. uint64_t bytes_moved;
  981. struct amdgpu_bo_list_entry *evictable;
  982. /* user fence */
  983. struct amdgpu_bo_list_entry uf_entry;
  984. unsigned num_post_dep_syncobjs;
  985. struct drm_syncobj **post_dep_syncobjs;
  986. };
  987. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  988. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  989. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  990. struct amdgpu_job {
  991. struct amd_sched_job base;
  992. struct amdgpu_device *adev;
  993. struct amdgpu_vm *vm;
  994. struct amdgpu_ring *ring;
  995. struct amdgpu_sync sync;
  996. struct amdgpu_sync dep_sync;
  997. struct amdgpu_sync sched_sync;
  998. struct amdgpu_ib *ibs;
  999. struct dma_fence *fence; /* the hw fence */
  1000. uint32_t preamble_status;
  1001. uint32_t num_ibs;
  1002. void *owner;
  1003. uint64_t fence_ctx; /* the fence_context this job uses */
  1004. bool vm_needs_flush;
  1005. unsigned vm_id;
  1006. uint64_t vm_pd_addr;
  1007. uint32_t gds_base, gds_size;
  1008. uint32_t gws_base, gws_size;
  1009. uint32_t oa_base, oa_size;
  1010. /* user fence handling */
  1011. uint64_t uf_addr;
  1012. uint64_t uf_sequence;
  1013. };
  1014. #define to_amdgpu_job(sched_job) \
  1015. container_of((sched_job), struct amdgpu_job, base)
  1016. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1017. uint32_t ib_idx, int idx)
  1018. {
  1019. return p->job->ibs[ib_idx].ptr[idx];
  1020. }
  1021. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1022. uint32_t ib_idx, int idx,
  1023. uint32_t value)
  1024. {
  1025. p->job->ibs[ib_idx].ptr[idx] = value;
  1026. }
  1027. /*
  1028. * Writeback
  1029. */
  1030. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1031. struct amdgpu_wb {
  1032. struct amdgpu_bo *wb_obj;
  1033. volatile uint32_t *wb;
  1034. uint64_t gpu_addr;
  1035. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1036. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1037. };
  1038. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1039. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1040. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  1041. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  1042. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1043. /*
  1044. * SDMA
  1045. */
  1046. struct amdgpu_sdma_instance {
  1047. /* SDMA firmware */
  1048. const struct firmware *fw;
  1049. uint32_t fw_version;
  1050. uint32_t feature_version;
  1051. struct amdgpu_ring ring;
  1052. bool burst_nop;
  1053. };
  1054. struct amdgpu_sdma {
  1055. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1056. #ifdef CONFIG_DRM_AMDGPU_SI
  1057. //SI DMA has a difference trap irq number for the second engine
  1058. struct amdgpu_irq_src trap_irq_1;
  1059. #endif
  1060. struct amdgpu_irq_src trap_irq;
  1061. struct amdgpu_irq_src illegal_inst_irq;
  1062. int num_instances;
  1063. uint32_t srbm_soft_reset;
  1064. };
  1065. /*
  1066. * Firmware
  1067. */
  1068. enum amdgpu_firmware_load_type {
  1069. AMDGPU_FW_LOAD_DIRECT = 0,
  1070. AMDGPU_FW_LOAD_SMU,
  1071. AMDGPU_FW_LOAD_PSP,
  1072. };
  1073. struct amdgpu_firmware {
  1074. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1075. enum amdgpu_firmware_load_type load_type;
  1076. struct amdgpu_bo *fw_buf;
  1077. unsigned int fw_size;
  1078. unsigned int max_ucodes;
  1079. /* firmwares are loaded by psp instead of smu from vega10 */
  1080. const struct amdgpu_psp_funcs *funcs;
  1081. struct amdgpu_bo *rbuf;
  1082. struct mutex mutex;
  1083. /* gpu info firmware data pointer */
  1084. const struct firmware *gpu_info_fw;
  1085. };
  1086. /*
  1087. * Benchmarking
  1088. */
  1089. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1090. /*
  1091. * Testing
  1092. */
  1093. void amdgpu_test_moves(struct amdgpu_device *adev);
  1094. /*
  1095. * MMU Notifier
  1096. */
  1097. #if defined(CONFIG_MMU_NOTIFIER)
  1098. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1099. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1100. #else
  1101. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1102. {
  1103. return -ENODEV;
  1104. }
  1105. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1106. #endif
  1107. /*
  1108. * Debugfs
  1109. */
  1110. struct amdgpu_debugfs {
  1111. const struct drm_info_list *files;
  1112. unsigned num_files;
  1113. };
  1114. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1115. const struct drm_info_list *files,
  1116. unsigned nfiles);
  1117. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1118. #if defined(CONFIG_DEBUG_FS)
  1119. int amdgpu_debugfs_init(struct drm_minor *minor);
  1120. #endif
  1121. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1122. /*
  1123. * amdgpu smumgr functions
  1124. */
  1125. struct amdgpu_smumgr_funcs {
  1126. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1127. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1128. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1129. };
  1130. /*
  1131. * amdgpu smumgr
  1132. */
  1133. struct amdgpu_smumgr {
  1134. struct amdgpu_bo *toc_buf;
  1135. struct amdgpu_bo *smu_buf;
  1136. /* asic priv smu data */
  1137. void *priv;
  1138. spinlock_t smu_lock;
  1139. /* smumgr functions */
  1140. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1141. /* ucode loading complete flag */
  1142. uint32_t fw_flags;
  1143. };
  1144. /*
  1145. * ASIC specific register table accessible by UMD
  1146. */
  1147. struct amdgpu_allowed_register_entry {
  1148. uint32_t reg_offset;
  1149. bool grbm_indexed;
  1150. };
  1151. /*
  1152. * ASIC specific functions.
  1153. */
  1154. struct amdgpu_asic_funcs {
  1155. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1156. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1157. u8 *bios, u32 length_bytes);
  1158. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1159. u32 sh_num, u32 reg_offset, u32 *value);
  1160. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1161. int (*reset)(struct amdgpu_device *adev);
  1162. /* get the reference clock */
  1163. u32 (*get_xclk)(struct amdgpu_device *adev);
  1164. /* MM block clocks */
  1165. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1166. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1167. /* static power management */
  1168. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1169. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1170. /* get config memsize register */
  1171. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1172. };
  1173. /*
  1174. * IOCTL.
  1175. */
  1176. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1177. struct drm_file *filp);
  1178. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1179. struct drm_file *filp);
  1180. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1181. struct drm_file *filp);
  1182. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1183. struct drm_file *filp);
  1184. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1185. struct drm_file *filp);
  1186. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1187. struct drm_file *filp);
  1188. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1189. struct drm_file *filp);
  1190. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1191. struct drm_file *filp);
  1192. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1193. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1194. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1195. struct drm_file *filp);
  1196. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1197. struct drm_file *filp);
  1198. /* VRAM scratch page for HDP bug, default vram page */
  1199. struct amdgpu_vram_scratch {
  1200. struct amdgpu_bo *robj;
  1201. volatile uint32_t *ptr;
  1202. u64 gpu_addr;
  1203. };
  1204. /*
  1205. * ACPI
  1206. */
  1207. struct amdgpu_atif_notification_cfg {
  1208. bool enabled;
  1209. int command_code;
  1210. };
  1211. struct amdgpu_atif_notifications {
  1212. bool display_switch;
  1213. bool expansion_mode_change;
  1214. bool thermal_state;
  1215. bool forced_power_state;
  1216. bool system_power_state;
  1217. bool display_conf_change;
  1218. bool px_gfx_switch;
  1219. bool brightness_change;
  1220. bool dgpu_display_event;
  1221. };
  1222. struct amdgpu_atif_functions {
  1223. bool system_params;
  1224. bool sbios_requests;
  1225. bool select_active_disp;
  1226. bool lid_state;
  1227. bool get_tv_standard;
  1228. bool set_tv_standard;
  1229. bool get_panel_expansion_mode;
  1230. bool set_panel_expansion_mode;
  1231. bool temperature_change;
  1232. bool graphics_device_types;
  1233. };
  1234. struct amdgpu_atif {
  1235. struct amdgpu_atif_notifications notifications;
  1236. struct amdgpu_atif_functions functions;
  1237. struct amdgpu_atif_notification_cfg notification_cfg;
  1238. struct amdgpu_encoder *encoder_for_bl;
  1239. };
  1240. struct amdgpu_atcs_functions {
  1241. bool get_ext_state;
  1242. bool pcie_perf_req;
  1243. bool pcie_dev_rdy;
  1244. bool pcie_bus_width;
  1245. };
  1246. struct amdgpu_atcs {
  1247. struct amdgpu_atcs_functions functions;
  1248. };
  1249. /*
  1250. * CGS
  1251. */
  1252. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1253. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1254. /*
  1255. * Core structure, functions and helpers.
  1256. */
  1257. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1258. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1259. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1260. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1261. #define AMDGPU_RESET_MAGIC_NUM 64
  1262. struct amdgpu_device {
  1263. struct device *dev;
  1264. struct drm_device *ddev;
  1265. struct pci_dev *pdev;
  1266. #ifdef CONFIG_DRM_AMD_ACP
  1267. struct amdgpu_acp acp;
  1268. #endif
  1269. /* ASIC */
  1270. enum amd_asic_type asic_type;
  1271. uint32_t family;
  1272. uint32_t rev_id;
  1273. uint32_t external_rev_id;
  1274. unsigned long flags;
  1275. int usec_timeout;
  1276. const struct amdgpu_asic_funcs *asic_funcs;
  1277. bool shutdown;
  1278. bool need_dma32;
  1279. bool accel_working;
  1280. struct work_struct reset_work;
  1281. struct notifier_block acpi_nb;
  1282. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1283. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1284. unsigned debugfs_count;
  1285. #if defined(CONFIG_DEBUG_FS)
  1286. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1287. #endif
  1288. struct amdgpu_atif atif;
  1289. struct amdgpu_atcs atcs;
  1290. struct mutex srbm_mutex;
  1291. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1292. struct mutex grbm_idx_mutex;
  1293. struct dev_pm_domain vga_pm_domain;
  1294. bool have_disp_power_ref;
  1295. /* BIOS */
  1296. bool is_atom_fw;
  1297. uint8_t *bios;
  1298. uint32_t bios_size;
  1299. struct amdgpu_bo *stollen_vga_memory;
  1300. uint32_t bios_scratch_reg_offset;
  1301. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1302. /* Register/doorbell mmio */
  1303. resource_size_t rmmio_base;
  1304. resource_size_t rmmio_size;
  1305. void __iomem *rmmio;
  1306. /* protects concurrent MM_INDEX/DATA based register access */
  1307. spinlock_t mmio_idx_lock;
  1308. /* protects concurrent SMC based register access */
  1309. spinlock_t smc_idx_lock;
  1310. amdgpu_rreg_t smc_rreg;
  1311. amdgpu_wreg_t smc_wreg;
  1312. /* protects concurrent PCIE register access */
  1313. spinlock_t pcie_idx_lock;
  1314. amdgpu_rreg_t pcie_rreg;
  1315. amdgpu_wreg_t pcie_wreg;
  1316. amdgpu_rreg_t pciep_rreg;
  1317. amdgpu_wreg_t pciep_wreg;
  1318. /* protects concurrent UVD register access */
  1319. spinlock_t uvd_ctx_idx_lock;
  1320. amdgpu_rreg_t uvd_ctx_rreg;
  1321. amdgpu_wreg_t uvd_ctx_wreg;
  1322. /* protects concurrent DIDT register access */
  1323. spinlock_t didt_idx_lock;
  1324. amdgpu_rreg_t didt_rreg;
  1325. amdgpu_wreg_t didt_wreg;
  1326. /* protects concurrent gc_cac register access */
  1327. spinlock_t gc_cac_idx_lock;
  1328. amdgpu_rreg_t gc_cac_rreg;
  1329. amdgpu_wreg_t gc_cac_wreg;
  1330. /* protects concurrent se_cac register access */
  1331. spinlock_t se_cac_idx_lock;
  1332. amdgpu_rreg_t se_cac_rreg;
  1333. amdgpu_wreg_t se_cac_wreg;
  1334. /* protects concurrent ENDPOINT (audio) register access */
  1335. spinlock_t audio_endpt_idx_lock;
  1336. amdgpu_block_rreg_t audio_endpt_rreg;
  1337. amdgpu_block_wreg_t audio_endpt_wreg;
  1338. void __iomem *rio_mem;
  1339. resource_size_t rio_mem_size;
  1340. struct amdgpu_doorbell doorbell;
  1341. /* clock/pll info */
  1342. struct amdgpu_clock clock;
  1343. /* MC */
  1344. struct amdgpu_mc mc;
  1345. struct amdgpu_gart gart;
  1346. struct amdgpu_dummy_page dummy_page;
  1347. struct amdgpu_vm_manager vm_manager;
  1348. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1349. /* memory management */
  1350. struct amdgpu_mman mman;
  1351. struct amdgpu_vram_scratch vram_scratch;
  1352. struct amdgpu_wb wb;
  1353. atomic64_t vram_usage;
  1354. atomic64_t vram_vis_usage;
  1355. atomic64_t gtt_usage;
  1356. atomic64_t num_bytes_moved;
  1357. atomic64_t num_evictions;
  1358. atomic64_t num_vram_cpu_page_faults;
  1359. atomic_t gpu_reset_counter;
  1360. atomic_t vram_lost_counter;
  1361. /* data for buffer migration throttling */
  1362. struct {
  1363. spinlock_t lock;
  1364. s64 last_update_us;
  1365. s64 accum_us; /* accumulated microseconds */
  1366. u32 log2_max_MBps;
  1367. } mm_stats;
  1368. /* display */
  1369. bool enable_virtual_display;
  1370. struct amdgpu_mode_info mode_info;
  1371. struct work_struct hotplug_work;
  1372. struct amdgpu_irq_src crtc_irq;
  1373. struct amdgpu_irq_src pageflip_irq;
  1374. struct amdgpu_irq_src hpd_irq;
  1375. /* rings */
  1376. u64 fence_context;
  1377. unsigned num_rings;
  1378. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1379. bool ib_pool_ready;
  1380. struct amdgpu_sa_manager ring_tmp_bo;
  1381. /* interrupts */
  1382. struct amdgpu_irq irq;
  1383. /* powerplay */
  1384. struct amd_powerplay powerplay;
  1385. bool pp_enabled;
  1386. bool pp_force_state_enabled;
  1387. /* dpm */
  1388. struct amdgpu_pm pm;
  1389. u32 cg_flags;
  1390. u32 pg_flags;
  1391. /* amdgpu smumgr */
  1392. struct amdgpu_smumgr smu;
  1393. /* gfx */
  1394. struct amdgpu_gfx gfx;
  1395. /* sdma */
  1396. struct amdgpu_sdma sdma;
  1397. union {
  1398. struct {
  1399. /* uvd */
  1400. struct amdgpu_uvd uvd;
  1401. /* vce */
  1402. struct amdgpu_vce vce;
  1403. };
  1404. /* vcn */
  1405. struct amdgpu_vcn vcn;
  1406. };
  1407. /* firmwares */
  1408. struct amdgpu_firmware firmware;
  1409. /* PSP */
  1410. struct psp_context psp;
  1411. /* GDS */
  1412. struct amdgpu_gds gds;
  1413. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1414. int num_ip_blocks;
  1415. struct mutex mn_lock;
  1416. DECLARE_HASHTABLE(mn_hash, 7);
  1417. /* tracking pinned memory */
  1418. u64 vram_pin_size;
  1419. u64 invisible_pin_size;
  1420. u64 gart_pin_size;
  1421. /* amdkfd interface */
  1422. struct kfd_dev *kfd;
  1423. /* delayed work_func for deferring clockgating during resume */
  1424. struct delayed_work late_init_work;
  1425. struct amdgpu_virt virt;
  1426. /* link all shadow bo */
  1427. struct list_head shadow_list;
  1428. struct mutex shadow_list_lock;
  1429. /* link all gtt */
  1430. spinlock_t gtt_list_lock;
  1431. struct list_head gtt_list;
  1432. /* keep an lru list of rings by HW IP */
  1433. struct list_head ring_lru_list;
  1434. spinlock_t ring_lru_list_lock;
  1435. /* record hw reset is performed */
  1436. bool has_hw_reset;
  1437. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1438. /* record last mm index being written through WREG32*/
  1439. unsigned long last_mm_index;
  1440. };
  1441. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1442. {
  1443. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1444. }
  1445. int amdgpu_device_init(struct amdgpu_device *adev,
  1446. struct drm_device *ddev,
  1447. struct pci_dev *pdev,
  1448. uint32_t flags);
  1449. void amdgpu_device_fini(struct amdgpu_device *adev);
  1450. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1451. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1452. uint32_t acc_flags);
  1453. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1454. uint32_t acc_flags);
  1455. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1456. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1457. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1458. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1459. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1460. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1461. /*
  1462. * Registers read & write functions.
  1463. */
  1464. #define AMDGPU_REGS_IDX (1<<0)
  1465. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1466. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1467. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1468. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1469. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1470. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1471. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1472. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1473. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1474. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1475. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1476. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1477. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1478. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1479. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1480. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1481. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1482. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1483. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1484. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1485. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1486. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1487. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1488. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1489. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1490. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1491. #define WREG32_P(reg, val, mask) \
  1492. do { \
  1493. uint32_t tmp_ = RREG32(reg); \
  1494. tmp_ &= (mask); \
  1495. tmp_ |= ((val) & ~(mask)); \
  1496. WREG32(reg, tmp_); \
  1497. } while (0)
  1498. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1499. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1500. #define WREG32_PLL_P(reg, val, mask) \
  1501. do { \
  1502. uint32_t tmp_ = RREG32_PLL(reg); \
  1503. tmp_ &= (mask); \
  1504. tmp_ |= ((val) & ~(mask)); \
  1505. WREG32_PLL(reg, tmp_); \
  1506. } while (0)
  1507. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1508. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1509. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1510. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1511. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1512. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1513. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1514. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1515. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1516. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1517. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1518. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1519. #define REG_GET_FIELD(value, reg, field) \
  1520. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1521. #define WREG32_FIELD(reg, field, val) \
  1522. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1523. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1524. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1525. /*
  1526. * BIOS helpers.
  1527. */
  1528. #define RBIOS8(i) (adev->bios[i])
  1529. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1530. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1531. static inline struct amdgpu_sdma_instance *
  1532. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1533. {
  1534. struct amdgpu_device *adev = ring->adev;
  1535. int i;
  1536. for (i = 0; i < adev->sdma.num_instances; i++)
  1537. if (&adev->sdma.instance[i].ring == ring)
  1538. break;
  1539. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1540. return &adev->sdma.instance[i];
  1541. else
  1542. return NULL;
  1543. }
  1544. /*
  1545. * ASICs macro.
  1546. */
  1547. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1548. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1549. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1550. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1551. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1552. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1553. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1554. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1555. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1556. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1557. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1558. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1559. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1560. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1561. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1562. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1563. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1564. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1565. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1566. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1567. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1568. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1569. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1570. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1571. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1572. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1573. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1574. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1575. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1576. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1577. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1578. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1579. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1580. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1581. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1582. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1583. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1584. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1585. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1586. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1587. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1588. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1589. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1590. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1591. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1592. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1593. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1594. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1595. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1596. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1597. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1598. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1599. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1600. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1601. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1602. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1603. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1604. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1605. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1606. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1607. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1608. /* Common functions */
  1609. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1610. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1611. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1612. bool amdgpu_need_post(struct amdgpu_device *adev);
  1613. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1614. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
  1615. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1616. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1617. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1618. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1619. uint32_t flags);
  1620. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1621. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1622. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1623. unsigned long end);
  1624. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1625. int *last_invalidated);
  1626. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1627. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1628. struct ttm_mem_reg *mem);
  1629. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1630. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1631. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1632. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1633. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1634. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1635. const u32 *registers,
  1636. const u32 array_size);
  1637. bool amdgpu_device_is_px(struct drm_device *dev);
  1638. /* atpx handler */
  1639. #if defined(CONFIG_VGA_SWITCHEROO)
  1640. void amdgpu_register_atpx_handler(void);
  1641. void amdgpu_unregister_atpx_handler(void);
  1642. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1643. bool amdgpu_is_atpx_hybrid(void);
  1644. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1645. bool amdgpu_has_atpx(void);
  1646. #else
  1647. static inline void amdgpu_register_atpx_handler(void) {}
  1648. static inline void amdgpu_unregister_atpx_handler(void) {}
  1649. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1650. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1651. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1652. static inline bool amdgpu_has_atpx(void) { return false; }
  1653. #endif
  1654. /*
  1655. * KMS
  1656. */
  1657. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1658. extern const int amdgpu_max_kms_ioctl;
  1659. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1660. struct amdgpu_fpriv *fpriv);
  1661. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1662. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1663. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1664. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1665. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1666. struct drm_file *file_priv);
  1667. int amdgpu_suspend(struct amdgpu_device *adev);
  1668. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1669. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1670. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1671. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1672. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1673. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1674. unsigned long arg);
  1675. /*
  1676. * functions used by amdgpu_encoder.c
  1677. */
  1678. struct amdgpu_afmt_acr {
  1679. u32 clock;
  1680. int n_32khz;
  1681. int cts_32khz;
  1682. int n_44_1khz;
  1683. int cts_44_1khz;
  1684. int n_48khz;
  1685. int cts_48khz;
  1686. };
  1687. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1688. /* amdgpu_acpi.c */
  1689. #if defined(CONFIG_ACPI)
  1690. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1691. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1692. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1693. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1694. u8 perf_req, bool advertise);
  1695. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1696. #else
  1697. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1698. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1699. #endif
  1700. struct amdgpu_bo_va_mapping *
  1701. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1702. uint64_t addr, struct amdgpu_bo **bo);
  1703. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1704. #include "amdgpu_object.h"
  1705. #endif