via-core.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219
  1. /*
  2. * Copyright 1998-2009 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * Copyright 2009-2010 Jonathan Corbet <corbet@lwn.net>
  5. * Copyright 2010 Florian Tobias Schandinat <FlorianSchandinat@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public
  9. * License as published by the Free Software Foundation;
  10. * either version 2, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  14. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  15. * A PARTICULAR PURPOSE.See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #ifndef __VIA_CORE_H__
  24. #define __VIA_CORE_H__
  25. #include <linux/types.h>
  26. #include <linux/io.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/pci.h>
  29. /*
  30. * A description of each known serial I2C/GPIO port.
  31. */
  32. enum via_port_type {
  33. VIA_PORT_NONE = 0,
  34. VIA_PORT_I2C,
  35. VIA_PORT_GPIO,
  36. };
  37. enum via_port_mode {
  38. VIA_MODE_OFF = 0,
  39. VIA_MODE_I2C, /* Used as I2C port */
  40. VIA_MODE_GPIO, /* Two GPIO ports */
  41. };
  42. enum viafb_i2c_adap {
  43. VIA_PORT_26 = 0,
  44. VIA_PORT_31,
  45. VIA_PORT_25,
  46. VIA_PORT_2C,
  47. VIA_PORT_3D,
  48. };
  49. #define VIAFB_NUM_PORTS 5
  50. struct via_port_cfg {
  51. enum via_port_type type;
  52. enum via_port_mode mode;
  53. u16 io_port;
  54. u8 ioport_index;
  55. };
  56. /*
  57. * This is the global viafb "device" containing stuff needed by
  58. * all subdevs.
  59. */
  60. struct viafb_dev {
  61. struct pci_dev *pdev;
  62. int chip_type;
  63. struct via_port_cfg *port_cfg;
  64. /*
  65. * Spinlock for access to device registers. Not yet
  66. * globally used.
  67. */
  68. spinlock_t reg_lock;
  69. /*
  70. * The framebuffer MMIO region. Little, if anything, touches
  71. * this memory directly, and certainly nothing outside of the
  72. * framebuffer device itself. We *do* have to be able to allocate
  73. * chunks of this memory for other devices, though.
  74. */
  75. unsigned long fbmem_start;
  76. long fbmem_len;
  77. void __iomem *fbmem;
  78. #if defined(CONFIG_FB_VIA_CAMERA) || defined(CONFIG_FB_VIA_CAMERA_MODULE)
  79. long camera_fbmem_offset;
  80. long camera_fbmem_size;
  81. #endif
  82. /*
  83. * The MMIO region for device registers.
  84. */
  85. unsigned long engine_start;
  86. unsigned long engine_len;
  87. void __iomem *engine_mmio;
  88. };
  89. /*
  90. * Interrupt management.
  91. */
  92. void viafb_irq_enable(u32 mask);
  93. void viafb_irq_disable(u32 mask);
  94. /*
  95. * The global interrupt control register and its bits.
  96. */
  97. #define VDE_INTERRUPT 0x200 /* Video interrupt flags/masks */
  98. #define VDE_I_DVISENSE 0x00000001 /* DVI sense int status */
  99. #define VDE_I_VBLANK 0x00000002 /* Vertical blank status */
  100. #define VDE_I_MCCFI 0x00000004 /* MCE compl. frame int status */
  101. #define VDE_I_VSYNC 0x00000008 /* VGA VSYNC int status */
  102. #define VDE_I_DMA0DDONE 0x00000010 /* DMA 0 descr done */
  103. #define VDE_I_DMA0TDONE 0x00000020 /* DMA 0 transfer done */
  104. #define VDE_I_DMA1DDONE 0x00000040 /* DMA 1 descr done */
  105. #define VDE_I_DMA1TDONE 0x00000080 /* DMA 1 transfer done */
  106. #define VDE_I_C1AV 0x00000100 /* Cap Eng 1 act vid end */
  107. #define VDE_I_HQV0 0x00000200 /* First HQV engine */
  108. #define VDE_I_HQV1 0x00000400 /* Second HQV engine */
  109. #define VDE_I_HQV1EN 0x00000800 /* Second HQV engine enable */
  110. #define VDE_I_C0AV 0x00001000 /* Cap Eng 0 act vid end */
  111. #define VDE_I_C0VBI 0x00002000 /* Cap Eng 0 VBI end */
  112. #define VDE_I_C1VBI 0x00004000 /* Cap Eng 1 VBI end */
  113. #define VDE_I_VSYNC2 0x00008000 /* Sec. Disp. VSYNC */
  114. #define VDE_I_DVISNSEN 0x00010000 /* DVI sense enable */
  115. #define VDE_I_VSYNC2EN 0x00020000 /* Sec Disp VSYNC enable */
  116. #define VDE_I_MCCFIEN 0x00040000 /* MC comp frame int mask enable */
  117. #define VDE_I_VSYNCEN 0x00080000 /* VSYNC enable */
  118. #define VDE_I_DMA0DDEN 0x00100000 /* DMA 0 descr done enable */
  119. #define VDE_I_DMA0TDEN 0x00200000 /* DMA 0 trans done enable */
  120. #define VDE_I_DMA1DDEN 0x00400000 /* DMA 1 descr done enable */
  121. #define VDE_I_DMA1TDEN 0x00800000 /* DMA 1 trans done enable */
  122. #define VDE_I_C1AVEN 0x01000000 /* cap 1 act vid end enable */
  123. #define VDE_I_HQV0EN 0x02000000 /* First hqv engine enable */
  124. #define VDE_I_C1VBIEN 0x04000000 /* Cap 1 VBI end enable */
  125. #define VDE_I_LVDSSI 0x08000000 /* LVDS sense interrupt */
  126. #define VDE_I_C0AVEN 0x10000000 /* Cap 0 act vid end enable */
  127. #define VDE_I_C0VBIEN 0x20000000 /* Cap 0 VBI end enable */
  128. #define VDE_I_LVDSSIEN 0x40000000 /* LVDS Sense enable */
  129. #define VDE_I_ENABLE 0x80000000 /* Global interrupt enable */
  130. /*
  131. * DMA management.
  132. */
  133. int viafb_request_dma(void);
  134. void viafb_release_dma(void);
  135. /* void viafb_dma_copy_out(unsigned int offset, dma_addr_t paddr, int len); */
  136. int viafb_dma_copy_out_sg(unsigned int offset, struct scatterlist *sg, int nsg);
  137. /*
  138. * DMA Controller registers.
  139. */
  140. #define VDMA_MR0 0xe00 /* Mod reg 0 */
  141. #define VDMA_MR_CHAIN 0x01 /* Chaining mode */
  142. #define VDMA_MR_TDIE 0x02 /* Transfer done int enable */
  143. #define VDMA_CSR0 0xe04 /* Control/status */
  144. #define VDMA_C_ENABLE 0x01 /* DMA Enable */
  145. #define VDMA_C_START 0x02 /* Start a transfer */
  146. #define VDMA_C_ABORT 0x04 /* Abort a transfer */
  147. #define VDMA_C_DONE 0x08 /* Transfer is done */
  148. #define VDMA_MARL0 0xe20 /* Mem addr low */
  149. #define VDMA_MARH0 0xe24 /* Mem addr high */
  150. #define VDMA_DAR0 0xe28 /* Device address */
  151. #define VDMA_DQWCR0 0xe2c /* Count (16-byte) */
  152. #define VDMA_TMR0 0xe30 /* Tile mode reg */
  153. #define VDMA_DPRL0 0xe34 /* Not sure */
  154. #define VDMA_DPR_IN 0x08 /* Inbound transfer to FB */
  155. #define VDMA_DPRH0 0xe38
  156. #define VDMA_PMR0 (0xe00 + 0x134) /* Pitch mode */
  157. /*
  158. * Useful stuff that probably belongs somewhere global.
  159. */
  160. #define VGA_WIDTH 640
  161. #define VGA_HEIGHT 480
  162. /*
  163. * Indexed port operations. Note that these are all multi-op
  164. * functions; every invocation will be racy if you're not holding
  165. * reg_lock.
  166. */
  167. #define VIAStatus 0x3DA /* Non-indexed port */
  168. #define VIACR 0x3D4
  169. #define VIASR 0x3C4
  170. #define VIAGR 0x3CE
  171. #define VIAAR 0x3C0
  172. static inline u8 via_read_reg(u16 port, u8 index)
  173. {
  174. outb(index, port);
  175. return inb(port + 1);
  176. }
  177. static inline void via_write_reg(u16 port, u8 index, u8 data)
  178. {
  179. outb(index, port);
  180. outb(data, port + 1);
  181. }
  182. static inline void via_write_reg_mask(u16 port, u8 index, u8 data, u8 mask)
  183. {
  184. u8 old;
  185. outb(index, port);
  186. old = inb(port + 1);
  187. outb((data & mask) | (old & ~mask), port + 1);
  188. }
  189. #define VIA_MISC_REG_READ 0x03CC
  190. #define VIA_MISC_REG_WRITE 0x03C2
  191. static inline void via_write_misc_reg_mask(u8 data, u8 mask)
  192. {
  193. u8 old = inb(VIA_MISC_REG_READ);
  194. outb((data & mask) | (old & ~mask), VIA_MISC_REG_WRITE);
  195. }
  196. #endif /* __VIA_CORE_H__ */