exynos_drm_fimd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/of_videomode.h>
  23. #include <video/samsung_fimd.h>
  24. #include <drm/exynos_drm.h>
  25. #include "exynos_drm_drv.h"
  26. #include "exynos_drm_fbdev.h"
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_iommu.h"
  29. /*
  30. * FIMD stands for Fully Interactive Mobile Display and
  31. * as a display controller, it transfers contents drawn on memory
  32. * to a LCD Panel through Display Interfaces such as RGB or
  33. * CPU Interface.
  34. */
  35. #define FIMD_DEFAULT_FRAMERATE 60
  36. /* position control register for hardware window 0, 2 ~ 4.*/
  37. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  38. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  39. /*
  40. * size control register for hardware windows 0 and alpha control register
  41. * for hardware windows 1 ~ 4
  42. */
  43. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  44. /* size control register for hardware windows 1 ~ 2. */
  45. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  46. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  47. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  48. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  49. /* color key control register for hardware window 1 ~ 4. */
  50. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  51. /* color key value register for hardware window 1 ~ 4. */
  52. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  53. /* FIMD has totally five hardware windows. */
  54. #define WINDOWS_NR 5
  55. #define get_fimd_manager(mgr) platform_get_drvdata(to_platform_device(dev))
  56. struct fimd_driver_data {
  57. unsigned int timing_base;
  58. unsigned int has_shadowcon:1;
  59. unsigned int has_clksel:1;
  60. unsigned int has_limited_fmt:1;
  61. };
  62. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  63. .timing_base = 0x0,
  64. .has_clksel = 1,
  65. .has_limited_fmt = 1,
  66. };
  67. static struct fimd_driver_data exynos4_fimd_driver_data = {
  68. .timing_base = 0x0,
  69. .has_shadowcon = 1,
  70. };
  71. static struct fimd_driver_data exynos5_fimd_driver_data = {
  72. .timing_base = 0x20000,
  73. .has_shadowcon = 1,
  74. };
  75. struct fimd_win_data {
  76. unsigned int offset_x;
  77. unsigned int offset_y;
  78. unsigned int ovl_width;
  79. unsigned int ovl_height;
  80. unsigned int fb_width;
  81. unsigned int fb_height;
  82. unsigned int bpp;
  83. unsigned int pixel_format;
  84. dma_addr_t dma_addr;
  85. unsigned int buf_offsize;
  86. unsigned int line_size; /* bytes */
  87. bool enabled;
  88. bool resume;
  89. };
  90. struct fimd_context {
  91. struct device *dev;
  92. struct drm_device *drm_dev;
  93. struct clk *bus_clk;
  94. struct clk *lcd_clk;
  95. void __iomem *regs;
  96. struct drm_display_mode mode;
  97. struct fimd_win_data win_data[WINDOWS_NR];
  98. unsigned int default_win;
  99. unsigned long irq_flags;
  100. u32 vidcon1;
  101. bool suspended;
  102. int pipe;
  103. wait_queue_head_t wait_vsync_queue;
  104. atomic_t wait_vsync_event;
  105. struct exynos_drm_panel_info panel;
  106. struct fimd_driver_data *driver_data;
  107. };
  108. static const struct of_device_id fimd_driver_dt_match[] = {
  109. { .compatible = "samsung,s3c6400-fimd",
  110. .data = &s3c64xx_fimd_driver_data },
  111. { .compatible = "samsung,exynos4210-fimd",
  112. .data = &exynos4_fimd_driver_data },
  113. { .compatible = "samsung,exynos5250-fimd",
  114. .data = &exynos5_fimd_driver_data },
  115. {},
  116. };
  117. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  118. struct platform_device *pdev)
  119. {
  120. const struct of_device_id *of_id =
  121. of_match_device(fimd_driver_dt_match, &pdev->dev);
  122. return (struct fimd_driver_data *)of_id->data;
  123. }
  124. static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
  125. struct drm_device *drm_dev, int pipe)
  126. {
  127. struct fimd_context *ctx = mgr->ctx;
  128. ctx->drm_dev = drm_dev;
  129. ctx->pipe = pipe;
  130. /*
  131. * enable drm irq mode.
  132. * - with irq_enabled = true, we can use the vblank feature.
  133. *
  134. * P.S. note that we wouldn't use drm irq handler but
  135. * just specific driver own one instead because
  136. * drm framework supports only one irq handler.
  137. */
  138. drm_dev->irq_enabled = true;
  139. /*
  140. * with vblank_disable_allowed = true, vblank interrupt will be disabled
  141. * by drm timer once a current process gives up ownership of
  142. * vblank event.(after drm_vblank_put function is called)
  143. */
  144. drm_dev->vblank_disable_allowed = true;
  145. /* attach this sub driver to iommu mapping if supported. */
  146. if (is_drm_iommu_supported(ctx->drm_dev))
  147. drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
  148. return 0;
  149. }
  150. static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
  151. {
  152. struct fimd_context *ctx = mgr->ctx;
  153. /* detach this sub driver from iommu mapping if supported. */
  154. if (is_drm_iommu_supported(ctx->drm_dev))
  155. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  156. }
  157. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  158. const struct drm_display_mode *mode)
  159. {
  160. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  161. u32 clkdiv;
  162. /* Find the clock divider value that gets us closest to ideal_clk */
  163. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
  164. return (clkdiv < 0x100) ? clkdiv : 0xff;
  165. }
  166. static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
  167. const struct drm_display_mode *mode,
  168. struct drm_display_mode *adjusted_mode)
  169. {
  170. if (adjusted_mode->vrefresh == 0)
  171. adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
  172. return true;
  173. }
  174. static void fimd_mode_set(struct exynos_drm_manager *mgr,
  175. const struct drm_display_mode *in_mode)
  176. {
  177. struct fimd_context *ctx = mgr->ctx;
  178. drm_mode_copy(&ctx->mode, in_mode);
  179. }
  180. static void fimd_commit(struct exynos_drm_manager *mgr)
  181. {
  182. struct fimd_context *ctx = mgr->ctx;
  183. struct drm_display_mode *mode = &ctx->mode;
  184. struct fimd_driver_data *driver_data;
  185. u32 val, clkdiv, vidcon1;
  186. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  187. driver_data = ctx->driver_data;
  188. if (ctx->suspended)
  189. return;
  190. /* nothing to do if we haven't set the mode yet */
  191. if (mode->htotal == 0 || mode->vtotal == 0)
  192. return;
  193. /* setup polarity values */
  194. vidcon1 = ctx->vidcon1;
  195. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  196. vidcon1 |= VIDCON1_INV_VSYNC;
  197. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  198. vidcon1 |= VIDCON1_INV_HSYNC;
  199. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  200. /* setup vertical timing values. */
  201. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  202. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  203. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  204. val = VIDTCON0_VBPD(vbpd - 1) |
  205. VIDTCON0_VFPD(vfpd - 1) |
  206. VIDTCON0_VSPW(vsync_len - 1);
  207. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  208. /* setup horizontal timing values. */
  209. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  210. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  211. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  212. val = VIDTCON1_HBPD(hbpd - 1) |
  213. VIDTCON1_HFPD(hfpd - 1) |
  214. VIDTCON1_HSPW(hsync_len - 1);
  215. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  216. /* setup horizontal and vertical display size. */
  217. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  218. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  219. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  220. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  221. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  222. /*
  223. * fields of register with prefix '_F' would be updated
  224. * at vsync(same as dma start)
  225. */
  226. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  227. if (ctx->driver_data->has_clksel)
  228. val |= VIDCON0_CLKSEL_LCD;
  229. clkdiv = fimd_calc_clkdiv(ctx, mode);
  230. if (clkdiv > 1)
  231. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  232. writel(val, ctx->regs + VIDCON0);
  233. }
  234. static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
  235. {
  236. struct fimd_context *ctx = mgr->ctx;
  237. u32 val;
  238. if (ctx->suspended)
  239. return -EPERM;
  240. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  241. val = readl(ctx->regs + VIDINTCON0);
  242. val |= VIDINTCON0_INT_ENABLE;
  243. val |= VIDINTCON0_INT_FRAME;
  244. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  245. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  246. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  247. val |= VIDINTCON0_FRAMESEL1_NONE;
  248. writel(val, ctx->regs + VIDINTCON0);
  249. }
  250. return 0;
  251. }
  252. static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
  253. {
  254. struct fimd_context *ctx = mgr->ctx;
  255. u32 val;
  256. if (ctx->suspended)
  257. return;
  258. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  259. val = readl(ctx->regs + VIDINTCON0);
  260. val &= ~VIDINTCON0_INT_FRAME;
  261. val &= ~VIDINTCON0_INT_ENABLE;
  262. writel(val, ctx->regs + VIDINTCON0);
  263. }
  264. }
  265. static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
  266. {
  267. struct fimd_context *ctx = mgr->ctx;
  268. if (ctx->suspended)
  269. return;
  270. atomic_set(&ctx->wait_vsync_event, 1);
  271. /*
  272. * wait for FIMD to signal VSYNC interrupt or return after
  273. * timeout which is set to 50ms (refresh rate of 20).
  274. */
  275. if (!wait_event_timeout(ctx->wait_vsync_queue,
  276. !atomic_read(&ctx->wait_vsync_event),
  277. HZ/20))
  278. DRM_DEBUG_KMS("vblank wait timed out.\n");
  279. }
  280. static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
  281. struct exynos_drm_overlay *overlay)
  282. {
  283. struct fimd_context *ctx = mgr->ctx;
  284. struct fimd_win_data *win_data;
  285. int win;
  286. unsigned long offset;
  287. if (!overlay) {
  288. DRM_ERROR("overlay is NULL\n");
  289. return;
  290. }
  291. win = overlay->zpos;
  292. if (win == DEFAULT_ZPOS)
  293. win = ctx->default_win;
  294. if (win < 0 || win >= WINDOWS_NR)
  295. return;
  296. offset = overlay->fb_x * (overlay->bpp >> 3);
  297. offset += overlay->fb_y * overlay->pitch;
  298. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  299. win_data = &ctx->win_data[win];
  300. win_data->offset_x = overlay->crtc_x;
  301. win_data->offset_y = overlay->crtc_y;
  302. win_data->ovl_width = overlay->crtc_width;
  303. win_data->ovl_height = overlay->crtc_height;
  304. win_data->fb_width = overlay->fb_width;
  305. win_data->fb_height = overlay->fb_height;
  306. win_data->dma_addr = overlay->dma_addr[0] + offset;
  307. win_data->bpp = overlay->bpp;
  308. win_data->pixel_format = overlay->pixel_format;
  309. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  310. (overlay->bpp >> 3);
  311. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  312. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  313. win_data->offset_x, win_data->offset_y);
  314. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  315. win_data->ovl_width, win_data->ovl_height);
  316. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  317. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  318. overlay->fb_width, overlay->crtc_width);
  319. }
  320. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
  321. {
  322. struct fimd_win_data *win_data = &ctx->win_data[win];
  323. unsigned long val;
  324. val = WINCONx_ENWIN;
  325. /*
  326. * In case of s3c64xx, window 0 doesn't support alpha channel.
  327. * So the request format is ARGB8888 then change it to XRGB8888.
  328. */
  329. if (ctx->driver_data->has_limited_fmt && !win) {
  330. if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
  331. win_data->pixel_format = DRM_FORMAT_XRGB8888;
  332. }
  333. switch (win_data->pixel_format) {
  334. case DRM_FORMAT_C8:
  335. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  336. val |= WINCONx_BURSTLEN_8WORD;
  337. val |= WINCONx_BYTSWP;
  338. break;
  339. case DRM_FORMAT_XRGB1555:
  340. val |= WINCON0_BPPMODE_16BPP_1555;
  341. val |= WINCONx_HAWSWP;
  342. val |= WINCONx_BURSTLEN_16WORD;
  343. break;
  344. case DRM_FORMAT_RGB565:
  345. val |= WINCON0_BPPMODE_16BPP_565;
  346. val |= WINCONx_HAWSWP;
  347. val |= WINCONx_BURSTLEN_16WORD;
  348. break;
  349. case DRM_FORMAT_XRGB8888:
  350. val |= WINCON0_BPPMODE_24BPP_888;
  351. val |= WINCONx_WSWP;
  352. val |= WINCONx_BURSTLEN_16WORD;
  353. break;
  354. case DRM_FORMAT_ARGB8888:
  355. val |= WINCON1_BPPMODE_25BPP_A1888
  356. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  357. val |= WINCONx_WSWP;
  358. val |= WINCONx_BURSTLEN_16WORD;
  359. break;
  360. default:
  361. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  362. val |= WINCON0_BPPMODE_24BPP_888;
  363. val |= WINCONx_WSWP;
  364. val |= WINCONx_BURSTLEN_16WORD;
  365. break;
  366. }
  367. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  368. writel(val, ctx->regs + WINCON(win));
  369. }
  370. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  371. {
  372. unsigned int keycon0 = 0, keycon1 = 0;
  373. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  374. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  375. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  376. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  377. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  378. }
  379. /**
  380. * shadow_protect_win() - disable updating values from shadow registers at vsync
  381. *
  382. * @win: window to protect registers for
  383. * @protect: 1 to protect (disable updates)
  384. */
  385. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  386. int win, bool protect)
  387. {
  388. u32 reg, bits, val;
  389. if (ctx->driver_data->has_shadowcon) {
  390. reg = SHADOWCON;
  391. bits = SHADOWCON_WINx_PROTECT(win);
  392. } else {
  393. reg = PRTCON;
  394. bits = PRTCON_PROTECT;
  395. }
  396. val = readl(ctx->regs + reg);
  397. if (protect)
  398. val |= bits;
  399. else
  400. val &= ~bits;
  401. writel(val, ctx->regs + reg);
  402. }
  403. static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
  404. {
  405. struct fimd_context *ctx = mgr->ctx;
  406. struct fimd_win_data *win_data;
  407. int win = zpos;
  408. unsigned long val, alpha, size;
  409. unsigned int last_x;
  410. unsigned int last_y;
  411. if (ctx->suspended)
  412. return;
  413. if (win == DEFAULT_ZPOS)
  414. win = ctx->default_win;
  415. if (win < 0 || win >= WINDOWS_NR)
  416. return;
  417. win_data = &ctx->win_data[win];
  418. /* If suspended, enable this on resume */
  419. if (ctx->suspended) {
  420. win_data->resume = true;
  421. return;
  422. }
  423. /*
  424. * SHADOWCON/PRTCON register is used for enabling timing.
  425. *
  426. * for example, once only width value of a register is set,
  427. * if the dma is started then fimd hardware could malfunction so
  428. * with protect window setting, the register fields with prefix '_F'
  429. * wouldn't be updated at vsync also but updated once unprotect window
  430. * is set.
  431. */
  432. /* protect windows */
  433. fimd_shadow_protect_win(ctx, win, true);
  434. /* buffer start address */
  435. val = (unsigned long)win_data->dma_addr;
  436. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  437. /* buffer end address */
  438. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  439. val = (unsigned long)(win_data->dma_addr + size);
  440. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  441. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  442. (unsigned long)win_data->dma_addr, val, size);
  443. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  444. win_data->ovl_width, win_data->ovl_height);
  445. /* buffer size */
  446. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  447. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  448. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  449. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  450. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  451. /* OSD position */
  452. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  453. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  454. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  455. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  456. writel(val, ctx->regs + VIDOSD_A(win));
  457. last_x = win_data->offset_x + win_data->ovl_width;
  458. if (last_x)
  459. last_x--;
  460. last_y = win_data->offset_y + win_data->ovl_height;
  461. if (last_y)
  462. last_y--;
  463. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  464. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  465. writel(val, ctx->regs + VIDOSD_B(win));
  466. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  467. win_data->offset_x, win_data->offset_y, last_x, last_y);
  468. /* hardware window 0 doesn't support alpha channel. */
  469. if (win != 0) {
  470. /* OSD alpha */
  471. alpha = VIDISD14C_ALPHA1_R(0xf) |
  472. VIDISD14C_ALPHA1_G(0xf) |
  473. VIDISD14C_ALPHA1_B(0xf);
  474. writel(alpha, ctx->regs + VIDOSD_C(win));
  475. }
  476. /* OSD size */
  477. if (win != 3 && win != 4) {
  478. u32 offset = VIDOSD_D(win);
  479. if (win == 0)
  480. offset = VIDOSD_C(win);
  481. val = win_data->ovl_width * win_data->ovl_height;
  482. writel(val, ctx->regs + offset);
  483. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  484. }
  485. fimd_win_set_pixfmt(ctx, win);
  486. /* hardware window 0 doesn't support color key. */
  487. if (win != 0)
  488. fimd_win_set_colkey(ctx, win);
  489. /* wincon */
  490. val = readl(ctx->regs + WINCON(win));
  491. val |= WINCONx_ENWIN;
  492. writel(val, ctx->regs + WINCON(win));
  493. /* Enable DMA channel and unprotect windows */
  494. fimd_shadow_protect_win(ctx, win, false);
  495. if (ctx->driver_data->has_shadowcon) {
  496. val = readl(ctx->regs + SHADOWCON);
  497. val |= SHADOWCON_CHx_ENABLE(win);
  498. writel(val, ctx->regs + SHADOWCON);
  499. }
  500. win_data->enabled = true;
  501. }
  502. static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
  503. {
  504. struct fimd_context *ctx = mgr->ctx;
  505. struct fimd_win_data *win_data;
  506. int win = zpos;
  507. u32 val;
  508. if (win == DEFAULT_ZPOS)
  509. win = ctx->default_win;
  510. if (win < 0 || win >= WINDOWS_NR)
  511. return;
  512. win_data = &ctx->win_data[win];
  513. if (ctx->suspended) {
  514. /* do not resume this window*/
  515. win_data->resume = false;
  516. return;
  517. }
  518. /* protect windows */
  519. fimd_shadow_protect_win(ctx, win, true);
  520. /* wincon */
  521. val = readl(ctx->regs + WINCON(win));
  522. val &= ~WINCONx_ENWIN;
  523. writel(val, ctx->regs + WINCON(win));
  524. /* unprotect windows */
  525. if (ctx->driver_data->has_shadowcon) {
  526. val = readl(ctx->regs + SHADOWCON);
  527. val &= ~SHADOWCON_CHx_ENABLE(win);
  528. writel(val, ctx->regs + SHADOWCON);
  529. }
  530. fimd_shadow_protect_win(ctx, win, false);
  531. win_data->enabled = false;
  532. }
  533. static void fimd_clear_win(struct fimd_context *ctx, int win)
  534. {
  535. writel(0, ctx->regs + WINCON(win));
  536. writel(0, ctx->regs + VIDOSD_A(win));
  537. writel(0, ctx->regs + VIDOSD_B(win));
  538. writel(0, ctx->regs + VIDOSD_C(win));
  539. if (win == 1 || win == 2)
  540. writel(0, ctx->regs + VIDOSD_D(win));
  541. fimd_shadow_protect_win(ctx, win, false);
  542. }
  543. static void fimd_window_suspend(struct exynos_drm_manager *mgr)
  544. {
  545. struct fimd_context *ctx = mgr->ctx;
  546. struct fimd_win_data *win_data;
  547. int i;
  548. for (i = 0; i < WINDOWS_NR; i++) {
  549. win_data = &ctx->win_data[i];
  550. win_data->resume = win_data->enabled;
  551. if (win_data->enabled)
  552. fimd_win_disable(mgr, i);
  553. }
  554. fimd_wait_for_vblank(mgr);
  555. }
  556. static void fimd_window_resume(struct exynos_drm_manager *mgr)
  557. {
  558. struct fimd_context *ctx = mgr->ctx;
  559. struct fimd_win_data *win_data;
  560. int i;
  561. for (i = 0; i < WINDOWS_NR; i++) {
  562. win_data = &ctx->win_data[i];
  563. win_data->enabled = win_data->resume;
  564. win_data->resume = false;
  565. }
  566. }
  567. static void fimd_apply(struct exynos_drm_manager *mgr)
  568. {
  569. struct fimd_context *ctx = mgr->ctx;
  570. struct fimd_win_data *win_data;
  571. int i;
  572. for (i = 0; i < WINDOWS_NR; i++) {
  573. win_data = &ctx->win_data[i];
  574. if (win_data->enabled)
  575. fimd_win_commit(mgr, i);
  576. }
  577. fimd_commit(mgr);
  578. }
  579. static int fimd_poweron(struct exynos_drm_manager *mgr)
  580. {
  581. struct fimd_context *ctx = mgr->ctx;
  582. int ret;
  583. if (!ctx->suspended)
  584. return 0;
  585. ctx->suspended = false;
  586. pm_runtime_get_sync(ctx->dev);
  587. ret = clk_prepare_enable(ctx->bus_clk);
  588. if (ret < 0) {
  589. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  590. goto bus_clk_err;
  591. }
  592. ret = clk_prepare_enable(ctx->lcd_clk);
  593. if (ret < 0) {
  594. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  595. goto lcd_clk_err;
  596. }
  597. /* if vblank was enabled status, enable it again. */
  598. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  599. ret = fimd_enable_vblank(mgr);
  600. if (ret) {
  601. DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
  602. goto enable_vblank_err;
  603. }
  604. }
  605. fimd_window_resume(mgr);
  606. fimd_apply(mgr);
  607. return 0;
  608. enable_vblank_err:
  609. clk_disable_unprepare(ctx->lcd_clk);
  610. lcd_clk_err:
  611. clk_disable_unprepare(ctx->bus_clk);
  612. bus_clk_err:
  613. ctx->suspended = true;
  614. return ret;
  615. }
  616. static int fimd_poweroff(struct exynos_drm_manager *mgr)
  617. {
  618. struct fimd_context *ctx = mgr->ctx;
  619. if (ctx->suspended)
  620. return 0;
  621. /*
  622. * We need to make sure that all windows are disabled before we
  623. * suspend that connector. Otherwise we might try to scan from
  624. * a destroyed buffer later.
  625. */
  626. fimd_window_suspend(mgr);
  627. clk_disable_unprepare(ctx->lcd_clk);
  628. clk_disable_unprepare(ctx->bus_clk);
  629. pm_runtime_put_sync(ctx->dev);
  630. ctx->suspended = true;
  631. return 0;
  632. }
  633. static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
  634. {
  635. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  636. switch (mode) {
  637. case DRM_MODE_DPMS_ON:
  638. fimd_poweron(mgr);
  639. break;
  640. case DRM_MODE_DPMS_STANDBY:
  641. case DRM_MODE_DPMS_SUSPEND:
  642. case DRM_MODE_DPMS_OFF:
  643. fimd_poweroff(mgr);
  644. break;
  645. default:
  646. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  647. break;
  648. }
  649. }
  650. static struct exynos_drm_manager_ops fimd_manager_ops = {
  651. .initialize = fimd_mgr_initialize,
  652. .remove = fimd_mgr_remove,
  653. .dpms = fimd_dpms,
  654. .mode_fixup = fimd_mode_fixup,
  655. .mode_set = fimd_mode_set,
  656. .commit = fimd_commit,
  657. .enable_vblank = fimd_enable_vblank,
  658. .disable_vblank = fimd_disable_vblank,
  659. .wait_for_vblank = fimd_wait_for_vblank,
  660. .win_mode_set = fimd_win_mode_set,
  661. .win_commit = fimd_win_commit,
  662. .win_disable = fimd_win_disable,
  663. };
  664. static struct exynos_drm_manager fimd_manager = {
  665. .type = EXYNOS_DISPLAY_TYPE_LCD,
  666. .ops = &fimd_manager_ops,
  667. };
  668. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  669. {
  670. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  671. u32 val;
  672. val = readl(ctx->regs + VIDINTCON1);
  673. if (val & VIDINTCON1_INT_FRAME)
  674. /* VSYNC interrupt */
  675. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  676. /* check the crtc is detached already from encoder */
  677. if (ctx->pipe < 0 || !ctx->drm_dev)
  678. goto out;
  679. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  680. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  681. /* set wait vsync event to zero and wake up queue. */
  682. if (atomic_read(&ctx->wait_vsync_event)) {
  683. atomic_set(&ctx->wait_vsync_event, 0);
  684. wake_up(&ctx->wait_vsync_queue);
  685. }
  686. out:
  687. return IRQ_HANDLED;
  688. }
  689. static int fimd_probe(struct platform_device *pdev)
  690. {
  691. struct device *dev = &pdev->dev;
  692. struct fimd_context *ctx;
  693. struct resource *res;
  694. int win;
  695. int ret = -EINVAL;
  696. if (!dev->of_node)
  697. return -ENODEV;
  698. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  699. if (!ctx)
  700. return -ENOMEM;
  701. ctx->dev = dev;
  702. ctx->suspended = true;
  703. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  704. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  705. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  706. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  707. ctx->bus_clk = devm_clk_get(dev, "fimd");
  708. if (IS_ERR(ctx->bus_clk)) {
  709. dev_err(dev, "failed to get bus clock\n");
  710. return PTR_ERR(ctx->bus_clk);
  711. }
  712. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  713. if (IS_ERR(ctx->lcd_clk)) {
  714. dev_err(dev, "failed to get lcd clock\n");
  715. return PTR_ERR(ctx->lcd_clk);
  716. }
  717. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  718. ctx->regs = devm_ioremap_resource(dev, res);
  719. if (IS_ERR(ctx->regs))
  720. return PTR_ERR(ctx->regs);
  721. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  722. if (!res) {
  723. dev_err(dev, "irq request failed.\n");
  724. return -ENXIO;
  725. }
  726. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  727. 0, "drm_fimd", ctx);
  728. if (ret) {
  729. dev_err(dev, "irq request failed.\n");
  730. return ret;
  731. }
  732. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  733. init_waitqueue_head(&ctx->wait_vsync_queue);
  734. atomic_set(&ctx->wait_vsync_event, 0);
  735. platform_set_drvdata(pdev, &fimd_manager);
  736. fimd_manager.ctx = ctx;
  737. exynos_drm_manager_register(&fimd_manager);
  738. exynos_dpi_probe(ctx->dev);
  739. pm_runtime_enable(dev);
  740. for (win = 0; win < WINDOWS_NR; win++)
  741. fimd_clear_win(ctx, win);
  742. return 0;
  743. }
  744. static int fimd_remove(struct platform_device *pdev)
  745. {
  746. struct exynos_drm_manager *mgr = platform_get_drvdata(pdev);
  747. exynos_dpi_remove(&pdev->dev);
  748. exynos_drm_manager_unregister(&fimd_manager);
  749. fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
  750. pm_runtime_disable(&pdev->dev);
  751. return 0;
  752. }
  753. struct platform_driver fimd_driver = {
  754. .probe = fimd_probe,
  755. .remove = fimd_remove,
  756. .driver = {
  757. .name = "exynos4-fb",
  758. .owner = THIS_MODULE,
  759. .of_match_table = fimd_driver_dt_match,
  760. },
  761. };