vi.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  76. /*
  77. * Indirect registers accessor
  78. */
  79. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  80. {
  81. unsigned long flags;
  82. u32 r;
  83. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  84. WREG32(mmPCIE_INDEX, reg);
  85. (void)RREG32(mmPCIE_INDEX);
  86. r = RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. return r;
  89. }
  90. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  91. {
  92. unsigned long flags;
  93. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  94. WREG32(mmPCIE_INDEX, reg);
  95. (void)RREG32(mmPCIE_INDEX);
  96. WREG32(mmPCIE_DATA, v);
  97. (void)RREG32(mmPCIE_DATA);
  98. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  99. }
  100. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  101. {
  102. unsigned long flags;
  103. u32 r;
  104. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  105. WREG32(mmSMC_IND_INDEX_0, (reg));
  106. r = RREG32(mmSMC_IND_DATA_0);
  107. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  108. return r;
  109. }
  110. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  111. {
  112. unsigned long flags;
  113. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  114. WREG32(mmSMC_IND_INDEX_0, (reg));
  115. WREG32(mmSMC_IND_DATA_0, (v));
  116. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  117. }
  118. /* smu_8_0_d.h */
  119. #define mmMP0PUB_IND_INDEX 0x180
  120. #define mmMP0PUB_IND_DATA 0x181
  121. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  122. {
  123. unsigned long flags;
  124. u32 r;
  125. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  126. WREG32(mmMP0PUB_IND_INDEX, (reg));
  127. r = RREG32(mmMP0PUB_IND_DATA);
  128. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  129. return r;
  130. }
  131. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  132. {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  135. WREG32(mmMP0PUB_IND_INDEX, (reg));
  136. WREG32(mmMP0PUB_IND_DATA, (v));
  137. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  138. }
  139. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  140. {
  141. unsigned long flags;
  142. u32 r;
  143. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  144. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  145. r = RREG32(mmUVD_CTX_DATA);
  146. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  147. return r;
  148. }
  149. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  150. {
  151. unsigned long flags;
  152. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  153. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  154. WREG32(mmUVD_CTX_DATA, (v));
  155. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  156. }
  157. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  158. {
  159. unsigned long flags;
  160. u32 r;
  161. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  162. WREG32(mmDIDT_IND_INDEX, (reg));
  163. r = RREG32(mmDIDT_IND_DATA);
  164. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  165. return r;
  166. }
  167. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  168. {
  169. unsigned long flags;
  170. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  171. WREG32(mmDIDT_IND_INDEX, (reg));
  172. WREG32(mmDIDT_IND_DATA, (v));
  173. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  174. }
  175. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  176. {
  177. unsigned long flags;
  178. u32 r;
  179. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  180. WREG32(mmGC_CAC_IND_INDEX, (reg));
  181. r = RREG32(mmGC_CAC_IND_DATA);
  182. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  183. return r;
  184. }
  185. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  186. {
  187. unsigned long flags;
  188. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  189. WREG32(mmGC_CAC_IND_INDEX, (reg));
  190. WREG32(mmGC_CAC_IND_DATA, (v));
  191. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  192. }
  193. static const u32 tonga_mgcg_cgcg_init[] =
  194. {
  195. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  196. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  199. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  200. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  201. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  202. };
  203. static const u32 fiji_mgcg_cgcg_init[] =
  204. {
  205. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  206. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  207. mmPCIE_DATA, 0x000f0000, 0x00000000,
  208. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  209. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  210. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  211. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  212. };
  213. static const u32 iceland_mgcg_cgcg_init[] =
  214. {
  215. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  216. mmPCIE_DATA, 0x000f0000, 0x00000000,
  217. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  218. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  219. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  220. };
  221. static const u32 cz_mgcg_cgcg_init[] =
  222. {
  223. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  224. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  225. mmPCIE_DATA, 0x000f0000, 0x00000000,
  226. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  228. };
  229. static const u32 stoney_mgcg_cgcg_init[] =
  230. {
  231. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  232. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  233. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  234. };
  235. static void vi_init_golden_registers(struct amdgpu_device *adev)
  236. {
  237. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  238. mutex_lock(&adev->grbm_idx_mutex);
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. default:
  268. break;
  269. }
  270. mutex_unlock(&adev->grbm_idx_mutex);
  271. }
  272. /**
  273. * vi_get_xclk - get the xclk
  274. *
  275. * @adev: amdgpu_device pointer
  276. *
  277. * Returns the reference clock used by the gfx engine
  278. * (VI).
  279. */
  280. static u32 vi_get_xclk(struct amdgpu_device *adev)
  281. {
  282. u32 reference_clock = adev->clock.spll.reference_freq;
  283. u32 tmp;
  284. if (adev->flags & AMD_IS_APU)
  285. return reference_clock;
  286. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  287. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  288. return 1000;
  289. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  290. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  291. return reference_clock / 4;
  292. return reference_clock;
  293. }
  294. /**
  295. * vi_srbm_select - select specific register instances
  296. *
  297. * @adev: amdgpu_device pointer
  298. * @me: selected ME (micro engine)
  299. * @pipe: pipe
  300. * @queue: queue
  301. * @vmid: VMID
  302. *
  303. * Switches the currently active registers instances. Some
  304. * registers are instanced per VMID, others are instanced per
  305. * me/pipe/queue combination.
  306. */
  307. void vi_srbm_select(struct amdgpu_device *adev,
  308. u32 me, u32 pipe, u32 queue, u32 vmid)
  309. {
  310. u32 srbm_gfx_cntl = 0;
  311. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  315. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  316. }
  317. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  318. {
  319. /* todo */
  320. }
  321. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  322. {
  323. u32 bus_cntl;
  324. u32 d1vga_control = 0;
  325. u32 d2vga_control = 0;
  326. u32 vga_render_control = 0;
  327. u32 rom_cntl;
  328. bool r;
  329. bus_cntl = RREG32(mmBUS_CNTL);
  330. if (adev->mode_info.num_crtc) {
  331. d1vga_control = RREG32(mmD1VGA_CONTROL);
  332. d2vga_control = RREG32(mmD2VGA_CONTROL);
  333. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  334. }
  335. rom_cntl = RREG32_SMC(ixROM_CNTL);
  336. /* enable the rom */
  337. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  338. if (adev->mode_info.num_crtc) {
  339. /* Disable VGA mode */
  340. WREG32(mmD1VGA_CONTROL,
  341. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  342. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  343. WREG32(mmD2VGA_CONTROL,
  344. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  345. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  346. WREG32(mmVGA_RENDER_CONTROL,
  347. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  348. }
  349. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  350. r = amdgpu_read_bios(adev);
  351. /* restore regs */
  352. WREG32(mmBUS_CNTL, bus_cntl);
  353. if (adev->mode_info.num_crtc) {
  354. WREG32(mmD1VGA_CONTROL, d1vga_control);
  355. WREG32(mmD2VGA_CONTROL, d2vga_control);
  356. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  357. }
  358. WREG32_SMC(ixROM_CNTL, rom_cntl);
  359. return r;
  360. }
  361. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  362. u8 *bios, u32 length_bytes)
  363. {
  364. u32 *dw_ptr;
  365. unsigned long flags;
  366. u32 i, length_dw;
  367. if (bios == NULL)
  368. return false;
  369. if (length_bytes == 0)
  370. return false;
  371. /* APU vbios image is part of sbios image */
  372. if (adev->flags & AMD_IS_APU)
  373. return false;
  374. dw_ptr = (u32 *)bios;
  375. length_dw = ALIGN(length_bytes, 4) / 4;
  376. /* take the smc lock since we are using the smc index */
  377. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  378. /* set rom index to 0 */
  379. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  380. WREG32(mmSMC_IND_DATA_0, 0);
  381. /* set index to data for continous read */
  382. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  383. for (i = 0; i < length_dw; i++)
  384. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  385. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  386. return true;
  387. }
  388. static u32 vi_get_virtual_caps(struct amdgpu_device *adev)
  389. {
  390. u32 caps = 0;
  391. u32 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  392. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
  393. caps |= AMDGPU_VIRT_CAPS_SRIOV_EN;
  394. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
  395. caps |= AMDGPU_VIRT_CAPS_IS_VF;
  396. return caps;
  397. }
  398. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  399. {mmGB_MACROTILE_MODE7, true},
  400. };
  401. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  402. {mmGB_TILE_MODE7, true},
  403. {mmGB_TILE_MODE12, true},
  404. {mmGB_TILE_MODE17, true},
  405. {mmGB_TILE_MODE23, true},
  406. {mmGB_MACROTILE_MODE7, true},
  407. };
  408. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  409. {mmGRBM_STATUS, false},
  410. {mmGRBM_STATUS2, false},
  411. {mmGRBM_STATUS_SE0, false},
  412. {mmGRBM_STATUS_SE1, false},
  413. {mmGRBM_STATUS_SE2, false},
  414. {mmGRBM_STATUS_SE3, false},
  415. {mmSRBM_STATUS, false},
  416. {mmSRBM_STATUS2, false},
  417. {mmSRBM_STATUS3, false},
  418. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  419. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  420. {mmCP_STAT, false},
  421. {mmCP_STALLED_STAT1, false},
  422. {mmCP_STALLED_STAT2, false},
  423. {mmCP_STALLED_STAT3, false},
  424. {mmCP_CPF_BUSY_STAT, false},
  425. {mmCP_CPF_STALLED_STAT1, false},
  426. {mmCP_CPF_STATUS, false},
  427. {mmCP_CPC_BUSY_STAT, false},
  428. {mmCP_CPC_STALLED_STAT1, false},
  429. {mmCP_CPC_STATUS, false},
  430. {mmGB_ADDR_CONFIG, false},
  431. {mmMC_ARB_RAMCFG, false},
  432. {mmGB_TILE_MODE0, false},
  433. {mmGB_TILE_MODE1, false},
  434. {mmGB_TILE_MODE2, false},
  435. {mmGB_TILE_MODE3, false},
  436. {mmGB_TILE_MODE4, false},
  437. {mmGB_TILE_MODE5, false},
  438. {mmGB_TILE_MODE6, false},
  439. {mmGB_TILE_MODE7, false},
  440. {mmGB_TILE_MODE8, false},
  441. {mmGB_TILE_MODE9, false},
  442. {mmGB_TILE_MODE10, false},
  443. {mmGB_TILE_MODE11, false},
  444. {mmGB_TILE_MODE12, false},
  445. {mmGB_TILE_MODE13, false},
  446. {mmGB_TILE_MODE14, false},
  447. {mmGB_TILE_MODE15, false},
  448. {mmGB_TILE_MODE16, false},
  449. {mmGB_TILE_MODE17, false},
  450. {mmGB_TILE_MODE18, false},
  451. {mmGB_TILE_MODE19, false},
  452. {mmGB_TILE_MODE20, false},
  453. {mmGB_TILE_MODE21, false},
  454. {mmGB_TILE_MODE22, false},
  455. {mmGB_TILE_MODE23, false},
  456. {mmGB_TILE_MODE24, false},
  457. {mmGB_TILE_MODE25, false},
  458. {mmGB_TILE_MODE26, false},
  459. {mmGB_TILE_MODE27, false},
  460. {mmGB_TILE_MODE28, false},
  461. {mmGB_TILE_MODE29, false},
  462. {mmGB_TILE_MODE30, false},
  463. {mmGB_TILE_MODE31, false},
  464. {mmGB_MACROTILE_MODE0, false},
  465. {mmGB_MACROTILE_MODE1, false},
  466. {mmGB_MACROTILE_MODE2, false},
  467. {mmGB_MACROTILE_MODE3, false},
  468. {mmGB_MACROTILE_MODE4, false},
  469. {mmGB_MACROTILE_MODE5, false},
  470. {mmGB_MACROTILE_MODE6, false},
  471. {mmGB_MACROTILE_MODE7, false},
  472. {mmGB_MACROTILE_MODE8, false},
  473. {mmGB_MACROTILE_MODE9, false},
  474. {mmGB_MACROTILE_MODE10, false},
  475. {mmGB_MACROTILE_MODE11, false},
  476. {mmGB_MACROTILE_MODE12, false},
  477. {mmGB_MACROTILE_MODE13, false},
  478. {mmGB_MACROTILE_MODE14, false},
  479. {mmGB_MACROTILE_MODE15, false},
  480. {mmCC_RB_BACKEND_DISABLE, false, true},
  481. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  482. {mmGB_BACKEND_MAP, false, false},
  483. {mmPA_SC_RASTER_CONFIG, false, true},
  484. {mmPA_SC_RASTER_CONFIG_1, false, true},
  485. };
  486. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  487. u32 sh_num, u32 reg_offset)
  488. {
  489. uint32_t val;
  490. mutex_lock(&adev->grbm_idx_mutex);
  491. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  492. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  493. val = RREG32(reg_offset);
  494. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  495. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  496. mutex_unlock(&adev->grbm_idx_mutex);
  497. return val;
  498. }
  499. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  500. u32 sh_num, u32 reg_offset, u32 *value)
  501. {
  502. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  503. const struct amdgpu_allowed_register_entry *asic_register_entry;
  504. uint32_t size, i;
  505. *value = 0;
  506. switch (adev->asic_type) {
  507. case CHIP_TOPAZ:
  508. asic_register_table = tonga_allowed_read_registers;
  509. size = ARRAY_SIZE(tonga_allowed_read_registers);
  510. break;
  511. case CHIP_FIJI:
  512. case CHIP_TONGA:
  513. case CHIP_POLARIS11:
  514. case CHIP_POLARIS10:
  515. case CHIP_CARRIZO:
  516. case CHIP_STONEY:
  517. asic_register_table = cz_allowed_read_registers;
  518. size = ARRAY_SIZE(cz_allowed_read_registers);
  519. break;
  520. default:
  521. return -EINVAL;
  522. }
  523. if (asic_register_table) {
  524. for (i = 0; i < size; i++) {
  525. asic_register_entry = asic_register_table + i;
  526. if (reg_offset != asic_register_entry->reg_offset)
  527. continue;
  528. if (!asic_register_entry->untouched)
  529. *value = asic_register_entry->grbm_indexed ?
  530. vi_read_indexed_register(adev, se_num,
  531. sh_num, reg_offset) :
  532. RREG32(reg_offset);
  533. return 0;
  534. }
  535. }
  536. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  537. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  538. continue;
  539. if (!vi_allowed_read_registers[i].untouched)
  540. *value = vi_allowed_read_registers[i].grbm_indexed ?
  541. vi_read_indexed_register(adev, se_num,
  542. sh_num, reg_offset) :
  543. RREG32(reg_offset);
  544. return 0;
  545. }
  546. return -EINVAL;
  547. }
  548. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  549. {
  550. u32 i;
  551. dev_info(adev->dev, "GPU pci config reset\n");
  552. /* disable BM */
  553. pci_clear_master(adev->pdev);
  554. /* reset */
  555. amdgpu_pci_config_reset(adev);
  556. udelay(100);
  557. /* wait for asic to come out of reset */
  558. for (i = 0; i < adev->usec_timeout; i++) {
  559. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  560. /* enable BM */
  561. pci_set_master(adev->pdev);
  562. return 0;
  563. }
  564. udelay(1);
  565. }
  566. return -EINVAL;
  567. }
  568. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  569. {
  570. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  571. if (hung)
  572. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  573. else
  574. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  575. WREG32(mmBIOS_SCRATCH_3, tmp);
  576. }
  577. /**
  578. * vi_asic_reset - soft reset GPU
  579. *
  580. * @adev: amdgpu_device pointer
  581. *
  582. * Look up which blocks are hung and attempt
  583. * to reset them.
  584. * Returns 0 for success.
  585. */
  586. static int vi_asic_reset(struct amdgpu_device *adev)
  587. {
  588. int r;
  589. vi_set_bios_scratch_engine_hung(adev, true);
  590. r = vi_gpu_pci_config_reset(adev);
  591. vi_set_bios_scratch_engine_hung(adev, false);
  592. return r;
  593. }
  594. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  595. u32 cntl_reg, u32 status_reg)
  596. {
  597. int r, i;
  598. struct atom_clock_dividers dividers;
  599. uint32_t tmp;
  600. r = amdgpu_atombios_get_clock_dividers(adev,
  601. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  602. clock, false, &dividers);
  603. if (r)
  604. return r;
  605. tmp = RREG32_SMC(cntl_reg);
  606. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  607. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  608. tmp |= dividers.post_divider;
  609. WREG32_SMC(cntl_reg, tmp);
  610. for (i = 0; i < 100; i++) {
  611. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  612. break;
  613. mdelay(10);
  614. }
  615. if (i == 100)
  616. return -ETIMEDOUT;
  617. return 0;
  618. }
  619. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  620. {
  621. int r;
  622. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  623. if (r)
  624. return r;
  625. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  626. return 0;
  627. }
  628. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  629. {
  630. /* todo */
  631. return 0;
  632. }
  633. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  634. {
  635. if (pci_is_root_bus(adev->pdev->bus))
  636. return;
  637. if (amdgpu_pcie_gen2 == 0)
  638. return;
  639. if (adev->flags & AMD_IS_APU)
  640. return;
  641. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  642. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  643. return;
  644. /* todo */
  645. }
  646. static void vi_program_aspm(struct amdgpu_device *adev)
  647. {
  648. if (amdgpu_aspm == 0)
  649. return;
  650. /* todo */
  651. }
  652. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  653. bool enable)
  654. {
  655. u32 tmp;
  656. /* not necessary on CZ */
  657. if (adev->flags & AMD_IS_APU)
  658. return;
  659. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  660. if (enable)
  661. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  662. else
  663. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  664. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  665. }
  666. /* topaz has no DCE, UVD, VCE */
  667. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  668. {
  669. /* ORDER MATTERS! */
  670. {
  671. .type = AMD_IP_BLOCK_TYPE_COMMON,
  672. .major = 2,
  673. .minor = 0,
  674. .rev = 0,
  675. .funcs = &vi_common_ip_funcs,
  676. },
  677. {
  678. .type = AMD_IP_BLOCK_TYPE_GMC,
  679. .major = 7,
  680. .minor = 4,
  681. .rev = 0,
  682. .funcs = &gmc_v7_0_ip_funcs,
  683. },
  684. {
  685. .type = AMD_IP_BLOCK_TYPE_IH,
  686. .major = 2,
  687. .minor = 4,
  688. .rev = 0,
  689. .funcs = &iceland_ih_ip_funcs,
  690. },
  691. {
  692. .type = AMD_IP_BLOCK_TYPE_SMC,
  693. .major = 7,
  694. .minor = 1,
  695. .rev = 0,
  696. .funcs = &amdgpu_pp_ip_funcs,
  697. },
  698. {
  699. .type = AMD_IP_BLOCK_TYPE_GFX,
  700. .major = 8,
  701. .minor = 0,
  702. .rev = 0,
  703. .funcs = &gfx_v8_0_ip_funcs,
  704. },
  705. {
  706. .type = AMD_IP_BLOCK_TYPE_SDMA,
  707. .major = 2,
  708. .minor = 4,
  709. .rev = 0,
  710. .funcs = &sdma_v2_4_ip_funcs,
  711. },
  712. };
  713. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  714. {
  715. /* ORDER MATTERS! */
  716. {
  717. .type = AMD_IP_BLOCK_TYPE_COMMON,
  718. .major = 2,
  719. .minor = 0,
  720. .rev = 0,
  721. .funcs = &vi_common_ip_funcs,
  722. },
  723. {
  724. .type = AMD_IP_BLOCK_TYPE_GMC,
  725. .major = 8,
  726. .minor = 0,
  727. .rev = 0,
  728. .funcs = &gmc_v8_0_ip_funcs,
  729. },
  730. {
  731. .type = AMD_IP_BLOCK_TYPE_IH,
  732. .major = 3,
  733. .minor = 0,
  734. .rev = 0,
  735. .funcs = &tonga_ih_ip_funcs,
  736. },
  737. {
  738. .type = AMD_IP_BLOCK_TYPE_SMC,
  739. .major = 7,
  740. .minor = 1,
  741. .rev = 0,
  742. .funcs = &amdgpu_pp_ip_funcs,
  743. },
  744. {
  745. .type = AMD_IP_BLOCK_TYPE_DCE,
  746. .major = 10,
  747. .minor = 0,
  748. .rev = 0,
  749. .funcs = &dce_v10_0_ip_funcs,
  750. },
  751. {
  752. .type = AMD_IP_BLOCK_TYPE_GFX,
  753. .major = 8,
  754. .minor = 0,
  755. .rev = 0,
  756. .funcs = &gfx_v8_0_ip_funcs,
  757. },
  758. {
  759. .type = AMD_IP_BLOCK_TYPE_SDMA,
  760. .major = 3,
  761. .minor = 0,
  762. .rev = 0,
  763. .funcs = &sdma_v3_0_ip_funcs,
  764. },
  765. {
  766. .type = AMD_IP_BLOCK_TYPE_UVD,
  767. .major = 5,
  768. .minor = 0,
  769. .rev = 0,
  770. .funcs = &uvd_v5_0_ip_funcs,
  771. },
  772. {
  773. .type = AMD_IP_BLOCK_TYPE_VCE,
  774. .major = 3,
  775. .minor = 0,
  776. .rev = 0,
  777. .funcs = &vce_v3_0_ip_funcs,
  778. },
  779. };
  780. static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
  781. {
  782. /* ORDER MATTERS! */
  783. {
  784. .type = AMD_IP_BLOCK_TYPE_COMMON,
  785. .major = 2,
  786. .minor = 0,
  787. .rev = 0,
  788. .funcs = &vi_common_ip_funcs,
  789. },
  790. {
  791. .type = AMD_IP_BLOCK_TYPE_GMC,
  792. .major = 8,
  793. .minor = 0,
  794. .rev = 0,
  795. .funcs = &gmc_v8_0_ip_funcs,
  796. },
  797. {
  798. .type = AMD_IP_BLOCK_TYPE_IH,
  799. .major = 3,
  800. .minor = 0,
  801. .rev = 0,
  802. .funcs = &tonga_ih_ip_funcs,
  803. },
  804. {
  805. .type = AMD_IP_BLOCK_TYPE_SMC,
  806. .major = 7,
  807. .minor = 1,
  808. .rev = 0,
  809. .funcs = &amdgpu_pp_ip_funcs,
  810. },
  811. {
  812. .type = AMD_IP_BLOCK_TYPE_DCE,
  813. .major = 10,
  814. .minor = 0,
  815. .rev = 0,
  816. .funcs = &dce_virtual_ip_funcs,
  817. },
  818. {
  819. .type = AMD_IP_BLOCK_TYPE_GFX,
  820. .major = 8,
  821. .minor = 0,
  822. .rev = 0,
  823. .funcs = &gfx_v8_0_ip_funcs,
  824. },
  825. {
  826. .type = AMD_IP_BLOCK_TYPE_SDMA,
  827. .major = 3,
  828. .minor = 0,
  829. .rev = 0,
  830. .funcs = &sdma_v3_0_ip_funcs,
  831. },
  832. {
  833. .type = AMD_IP_BLOCK_TYPE_UVD,
  834. .major = 5,
  835. .minor = 0,
  836. .rev = 0,
  837. .funcs = &uvd_v5_0_ip_funcs,
  838. },
  839. {
  840. .type = AMD_IP_BLOCK_TYPE_VCE,
  841. .major = 3,
  842. .minor = 0,
  843. .rev = 0,
  844. .funcs = &vce_v3_0_ip_funcs,
  845. },
  846. };
  847. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  848. {
  849. /* ORDER MATTERS! */
  850. {
  851. .type = AMD_IP_BLOCK_TYPE_COMMON,
  852. .major = 2,
  853. .minor = 0,
  854. .rev = 0,
  855. .funcs = &vi_common_ip_funcs,
  856. },
  857. {
  858. .type = AMD_IP_BLOCK_TYPE_GMC,
  859. .major = 8,
  860. .minor = 5,
  861. .rev = 0,
  862. .funcs = &gmc_v8_0_ip_funcs,
  863. },
  864. {
  865. .type = AMD_IP_BLOCK_TYPE_IH,
  866. .major = 3,
  867. .minor = 0,
  868. .rev = 0,
  869. .funcs = &tonga_ih_ip_funcs,
  870. },
  871. {
  872. .type = AMD_IP_BLOCK_TYPE_SMC,
  873. .major = 7,
  874. .minor = 1,
  875. .rev = 0,
  876. .funcs = &amdgpu_pp_ip_funcs,
  877. },
  878. {
  879. .type = AMD_IP_BLOCK_TYPE_DCE,
  880. .major = 10,
  881. .minor = 1,
  882. .rev = 0,
  883. .funcs = &dce_v10_0_ip_funcs,
  884. },
  885. {
  886. .type = AMD_IP_BLOCK_TYPE_GFX,
  887. .major = 8,
  888. .minor = 0,
  889. .rev = 0,
  890. .funcs = &gfx_v8_0_ip_funcs,
  891. },
  892. {
  893. .type = AMD_IP_BLOCK_TYPE_SDMA,
  894. .major = 3,
  895. .minor = 0,
  896. .rev = 0,
  897. .funcs = &sdma_v3_0_ip_funcs,
  898. },
  899. {
  900. .type = AMD_IP_BLOCK_TYPE_UVD,
  901. .major = 6,
  902. .minor = 0,
  903. .rev = 0,
  904. .funcs = &uvd_v6_0_ip_funcs,
  905. },
  906. {
  907. .type = AMD_IP_BLOCK_TYPE_VCE,
  908. .major = 3,
  909. .minor = 0,
  910. .rev = 0,
  911. .funcs = &vce_v3_0_ip_funcs,
  912. },
  913. };
  914. static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
  915. {
  916. /* ORDER MATTERS! */
  917. {
  918. .type = AMD_IP_BLOCK_TYPE_COMMON,
  919. .major = 2,
  920. .minor = 0,
  921. .rev = 0,
  922. .funcs = &vi_common_ip_funcs,
  923. },
  924. {
  925. .type = AMD_IP_BLOCK_TYPE_GMC,
  926. .major = 8,
  927. .minor = 5,
  928. .rev = 0,
  929. .funcs = &gmc_v8_0_ip_funcs,
  930. },
  931. {
  932. .type = AMD_IP_BLOCK_TYPE_IH,
  933. .major = 3,
  934. .minor = 0,
  935. .rev = 0,
  936. .funcs = &tonga_ih_ip_funcs,
  937. },
  938. {
  939. .type = AMD_IP_BLOCK_TYPE_SMC,
  940. .major = 7,
  941. .minor = 1,
  942. .rev = 0,
  943. .funcs = &amdgpu_pp_ip_funcs,
  944. },
  945. {
  946. .type = AMD_IP_BLOCK_TYPE_DCE,
  947. .major = 10,
  948. .minor = 1,
  949. .rev = 0,
  950. .funcs = &dce_virtual_ip_funcs,
  951. },
  952. {
  953. .type = AMD_IP_BLOCK_TYPE_GFX,
  954. .major = 8,
  955. .minor = 0,
  956. .rev = 0,
  957. .funcs = &gfx_v8_0_ip_funcs,
  958. },
  959. {
  960. .type = AMD_IP_BLOCK_TYPE_SDMA,
  961. .major = 3,
  962. .minor = 0,
  963. .rev = 0,
  964. .funcs = &sdma_v3_0_ip_funcs,
  965. },
  966. {
  967. .type = AMD_IP_BLOCK_TYPE_UVD,
  968. .major = 6,
  969. .minor = 0,
  970. .rev = 0,
  971. .funcs = &uvd_v6_0_ip_funcs,
  972. },
  973. {
  974. .type = AMD_IP_BLOCK_TYPE_VCE,
  975. .major = 3,
  976. .minor = 0,
  977. .rev = 0,
  978. .funcs = &vce_v3_0_ip_funcs,
  979. },
  980. };
  981. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  982. {
  983. /* ORDER MATTERS! */
  984. {
  985. .type = AMD_IP_BLOCK_TYPE_COMMON,
  986. .major = 2,
  987. .minor = 0,
  988. .rev = 0,
  989. .funcs = &vi_common_ip_funcs,
  990. },
  991. {
  992. .type = AMD_IP_BLOCK_TYPE_GMC,
  993. .major = 8,
  994. .minor = 1,
  995. .rev = 0,
  996. .funcs = &gmc_v8_0_ip_funcs,
  997. },
  998. {
  999. .type = AMD_IP_BLOCK_TYPE_IH,
  1000. .major = 3,
  1001. .minor = 1,
  1002. .rev = 0,
  1003. .funcs = &tonga_ih_ip_funcs,
  1004. },
  1005. {
  1006. .type = AMD_IP_BLOCK_TYPE_SMC,
  1007. .major = 7,
  1008. .minor = 2,
  1009. .rev = 0,
  1010. .funcs = &amdgpu_pp_ip_funcs,
  1011. },
  1012. {
  1013. .type = AMD_IP_BLOCK_TYPE_DCE,
  1014. .major = 11,
  1015. .minor = 2,
  1016. .rev = 0,
  1017. .funcs = &dce_v11_0_ip_funcs,
  1018. },
  1019. {
  1020. .type = AMD_IP_BLOCK_TYPE_GFX,
  1021. .major = 8,
  1022. .minor = 0,
  1023. .rev = 0,
  1024. .funcs = &gfx_v8_0_ip_funcs,
  1025. },
  1026. {
  1027. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1028. .major = 3,
  1029. .minor = 1,
  1030. .rev = 0,
  1031. .funcs = &sdma_v3_0_ip_funcs,
  1032. },
  1033. {
  1034. .type = AMD_IP_BLOCK_TYPE_UVD,
  1035. .major = 6,
  1036. .minor = 3,
  1037. .rev = 0,
  1038. .funcs = &uvd_v6_0_ip_funcs,
  1039. },
  1040. {
  1041. .type = AMD_IP_BLOCK_TYPE_VCE,
  1042. .major = 3,
  1043. .minor = 4,
  1044. .rev = 0,
  1045. .funcs = &vce_v3_0_ip_funcs,
  1046. },
  1047. };
  1048. static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
  1049. {
  1050. /* ORDER MATTERS! */
  1051. {
  1052. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1053. .major = 2,
  1054. .minor = 0,
  1055. .rev = 0,
  1056. .funcs = &vi_common_ip_funcs,
  1057. },
  1058. {
  1059. .type = AMD_IP_BLOCK_TYPE_GMC,
  1060. .major = 8,
  1061. .minor = 1,
  1062. .rev = 0,
  1063. .funcs = &gmc_v8_0_ip_funcs,
  1064. },
  1065. {
  1066. .type = AMD_IP_BLOCK_TYPE_IH,
  1067. .major = 3,
  1068. .minor = 1,
  1069. .rev = 0,
  1070. .funcs = &tonga_ih_ip_funcs,
  1071. },
  1072. {
  1073. .type = AMD_IP_BLOCK_TYPE_SMC,
  1074. .major = 7,
  1075. .minor = 2,
  1076. .rev = 0,
  1077. .funcs = &amdgpu_pp_ip_funcs,
  1078. },
  1079. {
  1080. .type = AMD_IP_BLOCK_TYPE_DCE,
  1081. .major = 11,
  1082. .minor = 2,
  1083. .rev = 0,
  1084. .funcs = &dce_virtual_ip_funcs,
  1085. },
  1086. {
  1087. .type = AMD_IP_BLOCK_TYPE_GFX,
  1088. .major = 8,
  1089. .minor = 0,
  1090. .rev = 0,
  1091. .funcs = &gfx_v8_0_ip_funcs,
  1092. },
  1093. {
  1094. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1095. .major = 3,
  1096. .minor = 1,
  1097. .rev = 0,
  1098. .funcs = &sdma_v3_0_ip_funcs,
  1099. },
  1100. {
  1101. .type = AMD_IP_BLOCK_TYPE_UVD,
  1102. .major = 6,
  1103. .minor = 3,
  1104. .rev = 0,
  1105. .funcs = &uvd_v6_0_ip_funcs,
  1106. },
  1107. {
  1108. .type = AMD_IP_BLOCK_TYPE_VCE,
  1109. .major = 3,
  1110. .minor = 4,
  1111. .rev = 0,
  1112. .funcs = &vce_v3_0_ip_funcs,
  1113. },
  1114. };
  1115. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1116. {
  1117. /* ORDER MATTERS! */
  1118. {
  1119. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1120. .major = 2,
  1121. .minor = 0,
  1122. .rev = 0,
  1123. .funcs = &vi_common_ip_funcs,
  1124. },
  1125. {
  1126. .type = AMD_IP_BLOCK_TYPE_GMC,
  1127. .major = 8,
  1128. .minor = 0,
  1129. .rev = 0,
  1130. .funcs = &gmc_v8_0_ip_funcs,
  1131. },
  1132. {
  1133. .type = AMD_IP_BLOCK_TYPE_IH,
  1134. .major = 3,
  1135. .minor = 0,
  1136. .rev = 0,
  1137. .funcs = &cz_ih_ip_funcs,
  1138. },
  1139. {
  1140. .type = AMD_IP_BLOCK_TYPE_SMC,
  1141. .major = 8,
  1142. .minor = 0,
  1143. .rev = 0,
  1144. .funcs = &amdgpu_pp_ip_funcs
  1145. },
  1146. {
  1147. .type = AMD_IP_BLOCK_TYPE_DCE,
  1148. .major = 11,
  1149. .minor = 0,
  1150. .rev = 0,
  1151. .funcs = &dce_v11_0_ip_funcs,
  1152. },
  1153. {
  1154. .type = AMD_IP_BLOCK_TYPE_GFX,
  1155. .major = 8,
  1156. .minor = 0,
  1157. .rev = 0,
  1158. .funcs = &gfx_v8_0_ip_funcs,
  1159. },
  1160. {
  1161. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1162. .major = 3,
  1163. .minor = 0,
  1164. .rev = 0,
  1165. .funcs = &sdma_v3_0_ip_funcs,
  1166. },
  1167. {
  1168. .type = AMD_IP_BLOCK_TYPE_UVD,
  1169. .major = 6,
  1170. .minor = 0,
  1171. .rev = 0,
  1172. .funcs = &uvd_v6_0_ip_funcs,
  1173. },
  1174. {
  1175. .type = AMD_IP_BLOCK_TYPE_VCE,
  1176. .major = 3,
  1177. .minor = 0,
  1178. .rev = 0,
  1179. .funcs = &vce_v3_0_ip_funcs,
  1180. },
  1181. #if defined(CONFIG_DRM_AMD_ACP)
  1182. {
  1183. .type = AMD_IP_BLOCK_TYPE_ACP,
  1184. .major = 2,
  1185. .minor = 2,
  1186. .rev = 0,
  1187. .funcs = &acp_ip_funcs,
  1188. },
  1189. #endif
  1190. };
  1191. static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
  1192. {
  1193. /* ORDER MATTERS! */
  1194. {
  1195. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1196. .major = 2,
  1197. .minor = 0,
  1198. .rev = 0,
  1199. .funcs = &vi_common_ip_funcs,
  1200. },
  1201. {
  1202. .type = AMD_IP_BLOCK_TYPE_GMC,
  1203. .major = 8,
  1204. .minor = 0,
  1205. .rev = 0,
  1206. .funcs = &gmc_v8_0_ip_funcs,
  1207. },
  1208. {
  1209. .type = AMD_IP_BLOCK_TYPE_IH,
  1210. .major = 3,
  1211. .minor = 0,
  1212. .rev = 0,
  1213. .funcs = &cz_ih_ip_funcs,
  1214. },
  1215. {
  1216. .type = AMD_IP_BLOCK_TYPE_SMC,
  1217. .major = 8,
  1218. .minor = 0,
  1219. .rev = 0,
  1220. .funcs = &amdgpu_pp_ip_funcs
  1221. },
  1222. {
  1223. .type = AMD_IP_BLOCK_TYPE_DCE,
  1224. .major = 11,
  1225. .minor = 0,
  1226. .rev = 0,
  1227. .funcs = &dce_virtual_ip_funcs,
  1228. },
  1229. {
  1230. .type = AMD_IP_BLOCK_TYPE_GFX,
  1231. .major = 8,
  1232. .minor = 0,
  1233. .rev = 0,
  1234. .funcs = &gfx_v8_0_ip_funcs,
  1235. },
  1236. {
  1237. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1238. .major = 3,
  1239. .minor = 0,
  1240. .rev = 0,
  1241. .funcs = &sdma_v3_0_ip_funcs,
  1242. },
  1243. {
  1244. .type = AMD_IP_BLOCK_TYPE_UVD,
  1245. .major = 6,
  1246. .minor = 0,
  1247. .rev = 0,
  1248. .funcs = &uvd_v6_0_ip_funcs,
  1249. },
  1250. {
  1251. .type = AMD_IP_BLOCK_TYPE_VCE,
  1252. .major = 3,
  1253. .minor = 0,
  1254. .rev = 0,
  1255. .funcs = &vce_v3_0_ip_funcs,
  1256. },
  1257. #if defined(CONFIG_DRM_AMD_ACP)
  1258. {
  1259. .type = AMD_IP_BLOCK_TYPE_ACP,
  1260. .major = 2,
  1261. .minor = 2,
  1262. .rev = 0,
  1263. .funcs = &acp_ip_funcs,
  1264. },
  1265. #endif
  1266. };
  1267. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1268. {
  1269. switch (adev->asic_type) {
  1270. case CHIP_TOPAZ:
  1271. adev->ip_blocks = topaz_ip_blocks;
  1272. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1273. break;
  1274. case CHIP_FIJI:
  1275. adev->ip_blocks = fiji_ip_blocks;
  1276. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1277. break;
  1278. case CHIP_TONGA:
  1279. adev->ip_blocks = tonga_ip_blocks;
  1280. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1281. break;
  1282. case CHIP_POLARIS11:
  1283. case CHIP_POLARIS10:
  1284. adev->ip_blocks = polaris11_ip_blocks;
  1285. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  1286. break;
  1287. case CHIP_CARRIZO:
  1288. case CHIP_STONEY:
  1289. adev->ip_blocks = cz_ip_blocks;
  1290. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1291. break;
  1292. default:
  1293. /* FIXME: not supported yet */
  1294. return -EINVAL;
  1295. }
  1296. return 0;
  1297. }
  1298. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1299. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1300. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1301. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1302. {
  1303. if (adev->flags & AMD_IS_APU)
  1304. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1305. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1306. else
  1307. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1308. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1309. }
  1310. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1311. {
  1312. .read_disabled_bios = &vi_read_disabled_bios,
  1313. .read_bios_from_rom = &vi_read_bios_from_rom,
  1314. .read_register = &vi_read_register,
  1315. .reset = &vi_asic_reset,
  1316. .set_vga_state = &vi_vga_set_state,
  1317. .get_xclk = &vi_get_xclk,
  1318. .set_uvd_clocks = &vi_set_uvd_clocks,
  1319. .set_vce_clocks = &vi_set_vce_clocks,
  1320. .get_virtual_caps = &vi_get_virtual_caps,
  1321. };
  1322. static int vi_common_early_init(void *handle)
  1323. {
  1324. bool smc_enabled = false;
  1325. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1326. if (adev->flags & AMD_IS_APU) {
  1327. adev->smc_rreg = &cz_smc_rreg;
  1328. adev->smc_wreg = &cz_smc_wreg;
  1329. } else {
  1330. adev->smc_rreg = &vi_smc_rreg;
  1331. adev->smc_wreg = &vi_smc_wreg;
  1332. }
  1333. adev->pcie_rreg = &vi_pcie_rreg;
  1334. adev->pcie_wreg = &vi_pcie_wreg;
  1335. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1336. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1337. adev->didt_rreg = &vi_didt_rreg;
  1338. adev->didt_wreg = &vi_didt_wreg;
  1339. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1340. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1341. adev->asic_funcs = &vi_asic_funcs;
  1342. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1343. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1344. smc_enabled = true;
  1345. adev->rev_id = vi_get_rev_id(adev);
  1346. adev->external_rev_id = 0xFF;
  1347. switch (adev->asic_type) {
  1348. case CHIP_TOPAZ:
  1349. adev->cg_flags = 0;
  1350. adev->pg_flags = 0;
  1351. adev->external_rev_id = 0x1;
  1352. break;
  1353. case CHIP_FIJI:
  1354. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1355. AMD_CG_SUPPORT_GFX_MGLS |
  1356. AMD_CG_SUPPORT_GFX_RLC_LS |
  1357. AMD_CG_SUPPORT_GFX_CP_LS |
  1358. AMD_CG_SUPPORT_GFX_CGTS |
  1359. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1360. AMD_CG_SUPPORT_GFX_CGCG |
  1361. AMD_CG_SUPPORT_GFX_CGLS |
  1362. AMD_CG_SUPPORT_SDMA_MGCG |
  1363. AMD_CG_SUPPORT_SDMA_LS |
  1364. AMD_CG_SUPPORT_BIF_LS |
  1365. AMD_CG_SUPPORT_HDP_MGCG |
  1366. AMD_CG_SUPPORT_HDP_LS |
  1367. AMD_CG_SUPPORT_ROM_MGCG |
  1368. AMD_CG_SUPPORT_MC_MGCG |
  1369. AMD_CG_SUPPORT_MC_LS;
  1370. adev->pg_flags = 0;
  1371. adev->external_rev_id = adev->rev_id + 0x3c;
  1372. break;
  1373. case CHIP_TONGA:
  1374. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1375. adev->pg_flags = 0;
  1376. adev->external_rev_id = adev->rev_id + 0x14;
  1377. break;
  1378. case CHIP_POLARIS11:
  1379. adev->cg_flags = 0;
  1380. adev->pg_flags = 0;
  1381. adev->external_rev_id = adev->rev_id + 0x5A;
  1382. break;
  1383. case CHIP_POLARIS10:
  1384. adev->cg_flags = 0;
  1385. adev->pg_flags = 0;
  1386. adev->external_rev_id = adev->rev_id + 0x50;
  1387. break;
  1388. case CHIP_CARRIZO:
  1389. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1390. AMD_CG_SUPPORT_GFX_MGCG |
  1391. AMD_CG_SUPPORT_GFX_MGLS |
  1392. AMD_CG_SUPPORT_GFX_RLC_LS |
  1393. AMD_CG_SUPPORT_GFX_CP_LS |
  1394. AMD_CG_SUPPORT_GFX_CGTS |
  1395. AMD_CG_SUPPORT_GFX_MGLS |
  1396. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1397. AMD_CG_SUPPORT_GFX_CGCG |
  1398. AMD_CG_SUPPORT_GFX_CGLS |
  1399. AMD_CG_SUPPORT_BIF_LS |
  1400. AMD_CG_SUPPORT_HDP_MGCG |
  1401. AMD_CG_SUPPORT_HDP_LS |
  1402. AMD_CG_SUPPORT_SDMA_MGCG |
  1403. AMD_CG_SUPPORT_SDMA_LS |
  1404. AMD_CG_SUPPORT_VCE_MGCG;
  1405. /* rev0 hardware requires workarounds to support PG */
  1406. adev->pg_flags = 0;
  1407. if (adev->rev_id != 0x00) {
  1408. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1409. AMD_PG_SUPPORT_GFX_SMG |
  1410. AMD_PG_SUPPORT_GFX_PIPELINE |
  1411. AMD_PG_SUPPORT_UVD |
  1412. AMD_PG_SUPPORT_VCE;
  1413. }
  1414. adev->external_rev_id = adev->rev_id + 0x1;
  1415. break;
  1416. case CHIP_STONEY:
  1417. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1418. AMD_CG_SUPPORT_GFX_MGCG |
  1419. AMD_CG_SUPPORT_GFX_MGLS |
  1420. AMD_CG_SUPPORT_GFX_RLC_LS |
  1421. AMD_CG_SUPPORT_GFX_CP_LS |
  1422. AMD_CG_SUPPORT_GFX_CGTS |
  1423. AMD_CG_SUPPORT_GFX_MGLS |
  1424. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1425. AMD_CG_SUPPORT_GFX_CGCG |
  1426. AMD_CG_SUPPORT_GFX_CGLS |
  1427. AMD_CG_SUPPORT_BIF_LS |
  1428. AMD_CG_SUPPORT_HDP_MGCG |
  1429. AMD_CG_SUPPORT_HDP_LS |
  1430. AMD_CG_SUPPORT_SDMA_MGCG |
  1431. AMD_CG_SUPPORT_SDMA_LS |
  1432. AMD_CG_SUPPORT_VCE_MGCG;
  1433. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1434. AMD_PG_SUPPORT_GFX_SMG |
  1435. AMD_PG_SUPPORT_GFX_PIPELINE |
  1436. AMD_PG_SUPPORT_UVD |
  1437. AMD_PG_SUPPORT_VCE;
  1438. adev->external_rev_id = adev->rev_id + 0x1;
  1439. break;
  1440. default:
  1441. /* FIXME: not supported yet */
  1442. return -EINVAL;
  1443. }
  1444. if (amdgpu_smc_load_fw && smc_enabled)
  1445. adev->firmware.smu_load = true;
  1446. amdgpu_get_pcie_info(adev);
  1447. return 0;
  1448. }
  1449. static int vi_common_sw_init(void *handle)
  1450. {
  1451. return 0;
  1452. }
  1453. static int vi_common_sw_fini(void *handle)
  1454. {
  1455. return 0;
  1456. }
  1457. static int vi_common_hw_init(void *handle)
  1458. {
  1459. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1460. /* move the golden regs per IP block */
  1461. vi_init_golden_registers(adev);
  1462. /* enable pcie gen2/3 link */
  1463. vi_pcie_gen3_enable(adev);
  1464. /* enable aspm */
  1465. vi_program_aspm(adev);
  1466. /* enable the doorbell aperture */
  1467. vi_enable_doorbell_aperture(adev, true);
  1468. return 0;
  1469. }
  1470. static int vi_common_hw_fini(void *handle)
  1471. {
  1472. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1473. /* enable the doorbell aperture */
  1474. vi_enable_doorbell_aperture(adev, false);
  1475. return 0;
  1476. }
  1477. static int vi_common_suspend(void *handle)
  1478. {
  1479. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1480. return vi_common_hw_fini(adev);
  1481. }
  1482. static int vi_common_resume(void *handle)
  1483. {
  1484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1485. return vi_common_hw_init(adev);
  1486. }
  1487. static bool vi_common_is_idle(void *handle)
  1488. {
  1489. return true;
  1490. }
  1491. static int vi_common_wait_for_idle(void *handle)
  1492. {
  1493. return 0;
  1494. }
  1495. static int vi_common_soft_reset(void *handle)
  1496. {
  1497. return 0;
  1498. }
  1499. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1500. bool enable)
  1501. {
  1502. uint32_t temp, data;
  1503. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1504. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1505. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1506. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1507. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1508. else
  1509. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1510. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1511. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1512. if (temp != data)
  1513. WREG32_PCIE(ixPCIE_CNTL2, data);
  1514. }
  1515. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1516. bool enable)
  1517. {
  1518. uint32_t temp, data;
  1519. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1520. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1521. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1522. else
  1523. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1524. if (temp != data)
  1525. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1526. }
  1527. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1528. bool enable)
  1529. {
  1530. uint32_t temp, data;
  1531. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1532. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1533. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1534. else
  1535. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1536. if (temp != data)
  1537. WREG32(mmHDP_MEM_POWER_LS, data);
  1538. }
  1539. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1540. bool enable)
  1541. {
  1542. uint32_t temp, data;
  1543. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1544. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1545. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1546. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1547. else
  1548. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1549. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1550. if (temp != data)
  1551. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1552. }
  1553. static int vi_common_set_clockgating_state(void *handle,
  1554. enum amd_clockgating_state state)
  1555. {
  1556. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1557. switch (adev->asic_type) {
  1558. case CHIP_FIJI:
  1559. vi_update_bif_medium_grain_light_sleep(adev,
  1560. state == AMD_CG_STATE_GATE ? true : false);
  1561. vi_update_hdp_medium_grain_clock_gating(adev,
  1562. state == AMD_CG_STATE_GATE ? true : false);
  1563. vi_update_hdp_light_sleep(adev,
  1564. state == AMD_CG_STATE_GATE ? true : false);
  1565. vi_update_rom_medium_grain_clock_gating(adev,
  1566. state == AMD_CG_STATE_GATE ? true : false);
  1567. break;
  1568. case CHIP_CARRIZO:
  1569. case CHIP_STONEY:
  1570. vi_update_bif_medium_grain_light_sleep(adev,
  1571. state == AMD_CG_STATE_GATE ? true : false);
  1572. vi_update_hdp_medium_grain_clock_gating(adev,
  1573. state == AMD_CG_STATE_GATE ? true : false);
  1574. vi_update_hdp_light_sleep(adev,
  1575. state == AMD_CG_STATE_GATE ? true : false);
  1576. break;
  1577. default:
  1578. break;
  1579. }
  1580. return 0;
  1581. }
  1582. static int vi_common_set_powergating_state(void *handle,
  1583. enum amd_powergating_state state)
  1584. {
  1585. return 0;
  1586. }
  1587. const struct amd_ip_funcs vi_common_ip_funcs = {
  1588. .name = "vi_common",
  1589. .early_init = vi_common_early_init,
  1590. .late_init = NULL,
  1591. .sw_init = vi_common_sw_init,
  1592. .sw_fini = vi_common_sw_fini,
  1593. .hw_init = vi_common_hw_init,
  1594. .hw_fini = vi_common_hw_fini,
  1595. .suspend = vi_common_suspend,
  1596. .resume = vi_common_resume,
  1597. .is_idle = vi_common_is_idle,
  1598. .wait_for_idle = vi_common_wait_for_idle,
  1599. .soft_reset = vi_common_soft_reset,
  1600. .set_clockgating_state = vi_common_set_clockgating_state,
  1601. .set_powergating_state = vi_common_set_powergating_state,
  1602. };