amdgpu_ttm.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_get_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &ttm_bo_manager_func;
  145. man->gpu_offset = adev->mc.gtt_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &ttm_bo_manager_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_bo *rbo;
  179. static struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  185. placement->placement = &placements;
  186. placement->busy_placement = &placements;
  187. placement->num_placement = 1;
  188. placement->num_busy_placement = 1;
  189. return;
  190. }
  191. rbo = container_of(bo, struct amdgpu_bo, tbo);
  192. switch (bo->mem.mem_type) {
  193. case TTM_PL_VRAM:
  194. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  195. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  196. else
  197. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  198. break;
  199. case TTM_PL_TT:
  200. default:
  201. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  202. }
  203. *placement = rbo->placement;
  204. }
  205. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  206. {
  207. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  208. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  209. return -EPERM;
  210. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  211. }
  212. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  213. struct ttm_mem_reg *new_mem)
  214. {
  215. struct ttm_mem_reg *old_mem = &bo->mem;
  216. BUG_ON(old_mem->mm_node != NULL);
  217. *old_mem = *new_mem;
  218. new_mem->mm_node = NULL;
  219. }
  220. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  221. bool evict, bool no_wait_gpu,
  222. struct ttm_mem_reg *new_mem,
  223. struct ttm_mem_reg *old_mem)
  224. {
  225. struct amdgpu_device *adev;
  226. struct amdgpu_ring *ring;
  227. uint64_t old_start, new_start;
  228. struct fence *fence;
  229. int r;
  230. adev = amdgpu_get_adev(bo->bdev);
  231. ring = adev->mman.buffer_funcs_ring;
  232. old_start = old_mem->start << PAGE_SHIFT;
  233. new_start = new_mem->start << PAGE_SHIFT;
  234. switch (old_mem->mem_type) {
  235. case TTM_PL_TT:
  236. r = amdgpu_ttm_bind(bo->ttm, old_mem);
  237. if (r)
  238. return r;
  239. case TTM_PL_VRAM:
  240. old_start += bo->bdev->man[old_mem->mem_type].gpu_offset;
  241. break;
  242. default:
  243. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  244. return -EINVAL;
  245. }
  246. switch (new_mem->mem_type) {
  247. case TTM_PL_TT:
  248. r = amdgpu_ttm_bind(bo->ttm, new_mem);
  249. if (r)
  250. return r;
  251. case TTM_PL_VRAM:
  252. new_start += bo->bdev->man[new_mem->mem_type].gpu_offset;
  253. break;
  254. default:
  255. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  256. return -EINVAL;
  257. }
  258. if (!ring->ready) {
  259. DRM_ERROR("Trying to move memory with ring turned off.\n");
  260. return -EINVAL;
  261. }
  262. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  263. r = amdgpu_copy_buffer(ring, old_start, new_start,
  264. new_mem->num_pages * PAGE_SIZE, /* bytes */
  265. bo->resv, &fence, false);
  266. if (r)
  267. return r;
  268. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  269. fence_put(fence);
  270. return r;
  271. }
  272. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  273. bool evict, bool interruptible,
  274. bool no_wait_gpu,
  275. struct ttm_mem_reg *new_mem)
  276. {
  277. struct amdgpu_device *adev;
  278. struct ttm_mem_reg *old_mem = &bo->mem;
  279. struct ttm_mem_reg tmp_mem;
  280. struct ttm_place placements;
  281. struct ttm_placement placement;
  282. int r;
  283. adev = amdgpu_get_adev(bo->bdev);
  284. tmp_mem = *new_mem;
  285. tmp_mem.mm_node = NULL;
  286. placement.num_placement = 1;
  287. placement.placement = &placements;
  288. placement.num_busy_placement = 1;
  289. placement.busy_placement = &placements;
  290. placements.fpfn = 0;
  291. placements.lpfn = 0;
  292. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  293. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  294. interruptible, no_wait_gpu);
  295. if (unlikely(r)) {
  296. return r;
  297. }
  298. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  299. if (unlikely(r)) {
  300. goto out_cleanup;
  301. }
  302. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  303. if (unlikely(r)) {
  304. goto out_cleanup;
  305. }
  306. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  307. if (unlikely(r)) {
  308. goto out_cleanup;
  309. }
  310. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  311. out_cleanup:
  312. ttm_bo_mem_put(bo, &tmp_mem);
  313. return r;
  314. }
  315. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  316. bool evict, bool interruptible,
  317. bool no_wait_gpu,
  318. struct ttm_mem_reg *new_mem)
  319. {
  320. struct amdgpu_device *adev;
  321. struct ttm_mem_reg *old_mem = &bo->mem;
  322. struct ttm_mem_reg tmp_mem;
  323. struct ttm_placement placement;
  324. struct ttm_place placements;
  325. int r;
  326. adev = amdgpu_get_adev(bo->bdev);
  327. tmp_mem = *new_mem;
  328. tmp_mem.mm_node = NULL;
  329. placement.num_placement = 1;
  330. placement.placement = &placements;
  331. placement.num_busy_placement = 1;
  332. placement.busy_placement = &placements;
  333. placements.fpfn = 0;
  334. placements.lpfn = 0;
  335. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  336. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  337. interruptible, no_wait_gpu);
  338. if (unlikely(r)) {
  339. return r;
  340. }
  341. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  342. if (unlikely(r)) {
  343. goto out_cleanup;
  344. }
  345. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. out_cleanup:
  350. ttm_bo_mem_put(bo, &tmp_mem);
  351. return r;
  352. }
  353. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  354. bool evict, bool interruptible,
  355. bool no_wait_gpu,
  356. struct ttm_mem_reg *new_mem)
  357. {
  358. struct amdgpu_device *adev;
  359. struct amdgpu_bo *abo;
  360. struct ttm_mem_reg *old_mem = &bo->mem;
  361. int r;
  362. /* Can't move a pinned BO */
  363. abo = container_of(bo, struct amdgpu_bo, tbo);
  364. if (WARN_ON_ONCE(abo->pin_count > 0))
  365. return -EINVAL;
  366. adev = amdgpu_get_adev(bo->bdev);
  367. /* remember the eviction */
  368. if (evict)
  369. atomic64_inc(&adev->num_evictions);
  370. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  371. amdgpu_move_null(bo, new_mem);
  372. return 0;
  373. }
  374. if ((old_mem->mem_type == TTM_PL_TT &&
  375. new_mem->mem_type == TTM_PL_SYSTEM) ||
  376. (old_mem->mem_type == TTM_PL_SYSTEM &&
  377. new_mem->mem_type == TTM_PL_TT)) {
  378. /* bind is enough */
  379. amdgpu_move_null(bo, new_mem);
  380. return 0;
  381. }
  382. if (adev->mman.buffer_funcs == NULL ||
  383. adev->mman.buffer_funcs_ring == NULL ||
  384. !adev->mman.buffer_funcs_ring->ready) {
  385. /* use memcpy */
  386. goto memcpy;
  387. }
  388. if (old_mem->mem_type == TTM_PL_VRAM &&
  389. new_mem->mem_type == TTM_PL_SYSTEM) {
  390. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  391. no_wait_gpu, new_mem);
  392. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  393. new_mem->mem_type == TTM_PL_VRAM) {
  394. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  395. no_wait_gpu, new_mem);
  396. } else {
  397. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  398. }
  399. if (r) {
  400. memcpy:
  401. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  402. if (r) {
  403. return r;
  404. }
  405. }
  406. /* update statistics */
  407. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  408. return 0;
  409. }
  410. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  411. {
  412. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  413. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  414. mem->bus.addr = NULL;
  415. mem->bus.offset = 0;
  416. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  417. mem->bus.base = 0;
  418. mem->bus.is_iomem = false;
  419. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  420. return -EINVAL;
  421. switch (mem->mem_type) {
  422. case TTM_PL_SYSTEM:
  423. /* system memory */
  424. return 0;
  425. case TTM_PL_TT:
  426. break;
  427. case TTM_PL_VRAM:
  428. mem->bus.offset = mem->start << PAGE_SHIFT;
  429. /* check if it's visible */
  430. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  431. return -EINVAL;
  432. mem->bus.base = adev->mc.aper_base;
  433. mem->bus.is_iomem = true;
  434. #ifdef __alpha__
  435. /*
  436. * Alpha: use bus.addr to hold the ioremap() return,
  437. * so we can modify bus.base below.
  438. */
  439. if (mem->placement & TTM_PL_FLAG_WC)
  440. mem->bus.addr =
  441. ioremap_wc(mem->bus.base + mem->bus.offset,
  442. mem->bus.size);
  443. else
  444. mem->bus.addr =
  445. ioremap_nocache(mem->bus.base + mem->bus.offset,
  446. mem->bus.size);
  447. /*
  448. * Alpha: Use just the bus offset plus
  449. * the hose/domain memory base for bus.base.
  450. * It then can be used to build PTEs for VRAM
  451. * access, as done in ttm_bo_vm_fault().
  452. */
  453. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  454. adev->ddev->hose->dense_mem_base;
  455. #endif
  456. break;
  457. default:
  458. return -EINVAL;
  459. }
  460. return 0;
  461. }
  462. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  463. {
  464. }
  465. /*
  466. * TTM backend functions.
  467. */
  468. struct amdgpu_ttm_gup_task_list {
  469. struct list_head list;
  470. struct task_struct *task;
  471. };
  472. struct amdgpu_ttm_tt {
  473. struct ttm_dma_tt ttm;
  474. struct amdgpu_device *adev;
  475. u64 offset;
  476. uint64_t userptr;
  477. struct mm_struct *usermm;
  478. uint32_t userflags;
  479. spinlock_t guptasklock;
  480. struct list_head guptasks;
  481. atomic_t mmu_invalidations;
  482. struct list_head list;
  483. };
  484. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  485. {
  486. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  487. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  488. unsigned pinned = 0;
  489. int r;
  490. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  491. /* check that we only use anonymous memory
  492. to prevent problems with writeback */
  493. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  494. struct vm_area_struct *vma;
  495. vma = find_vma(gtt->usermm, gtt->userptr);
  496. if (!vma || vma->vm_file || vma->vm_end < end)
  497. return -EPERM;
  498. }
  499. do {
  500. unsigned num_pages = ttm->num_pages - pinned;
  501. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  502. struct page **p = pages + pinned;
  503. struct amdgpu_ttm_gup_task_list guptask;
  504. guptask.task = current;
  505. spin_lock(&gtt->guptasklock);
  506. list_add(&guptask.list, &gtt->guptasks);
  507. spin_unlock(&gtt->guptasklock);
  508. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  509. spin_lock(&gtt->guptasklock);
  510. list_del(&guptask.list);
  511. spin_unlock(&gtt->guptasklock);
  512. if (r < 0)
  513. goto release_pages;
  514. pinned += r;
  515. } while (pinned < ttm->num_pages);
  516. return 0;
  517. release_pages:
  518. release_pages(pages, pinned, 0);
  519. return r;
  520. }
  521. /* prepare the sg table with the user pages */
  522. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  523. {
  524. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  525. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  526. unsigned nents;
  527. int r;
  528. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  529. enum dma_data_direction direction = write ?
  530. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  531. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  532. ttm->num_pages << PAGE_SHIFT,
  533. GFP_KERNEL);
  534. if (r)
  535. goto release_sg;
  536. r = -ENOMEM;
  537. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  538. if (nents != ttm->sg->nents)
  539. goto release_sg;
  540. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  541. gtt->ttm.dma_address, ttm->num_pages);
  542. return 0;
  543. release_sg:
  544. kfree(ttm->sg);
  545. return r;
  546. }
  547. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  548. {
  549. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  550. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  551. struct sg_page_iter sg_iter;
  552. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  553. enum dma_data_direction direction = write ?
  554. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  555. /* double check that we don't free the table twice */
  556. if (!ttm->sg->sgl)
  557. return;
  558. /* free the sg table and pages again */
  559. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  560. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  561. struct page *page = sg_page_iter_page(&sg_iter);
  562. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  563. set_page_dirty(page);
  564. mark_page_accessed(page);
  565. put_page(page);
  566. }
  567. sg_free_table(ttm->sg);
  568. }
  569. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  570. struct ttm_mem_reg *bo_mem)
  571. {
  572. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  573. int r;
  574. if (gtt->userptr) {
  575. r = amdgpu_ttm_tt_pin_userptr(ttm);
  576. if (r) {
  577. DRM_ERROR("failed to pin userptr\n");
  578. return r;
  579. }
  580. }
  581. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  582. if (!ttm->num_pages) {
  583. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  584. ttm->num_pages, bo_mem, ttm);
  585. }
  586. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  587. bo_mem->mem_type == AMDGPU_PL_GWS ||
  588. bo_mem->mem_type == AMDGPU_PL_OA)
  589. return -EINVAL;
  590. return 0;
  591. }
  592. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  593. {
  594. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  595. return gtt && !list_empty(&gtt->list);
  596. }
  597. int amdgpu_ttm_bind(struct ttm_tt *ttm, struct ttm_mem_reg *bo_mem)
  598. {
  599. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  600. uint32_t flags;
  601. int r;
  602. if (!ttm || amdgpu_ttm_is_bound(ttm))
  603. return 0;
  604. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  605. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  606. ttm->pages, gtt->ttm.dma_address, flags);
  607. if (r) {
  608. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  609. ttm->num_pages, gtt->offset);
  610. return r;
  611. }
  612. spin_lock(&gtt->adev->gtt_list_lock);
  613. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  614. spin_unlock(&gtt->adev->gtt_list_lock);
  615. return 0;
  616. }
  617. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  618. {
  619. struct amdgpu_ttm_tt *gtt, *tmp;
  620. struct ttm_mem_reg bo_mem;
  621. uint32_t flags;
  622. int r;
  623. bo_mem.mem_type = TTM_PL_TT;
  624. spin_lock(&adev->gtt_list_lock);
  625. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  626. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  627. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  628. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  629. flags);
  630. if (r) {
  631. spin_unlock(&adev->gtt_list_lock);
  632. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  633. gtt->ttm.ttm.num_pages, gtt->offset);
  634. return r;
  635. }
  636. }
  637. spin_unlock(&adev->gtt_list_lock);
  638. return 0;
  639. }
  640. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  641. {
  642. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  643. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  644. if (gtt->adev->gart.ready)
  645. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  646. if (gtt->userptr)
  647. amdgpu_ttm_tt_unpin_userptr(ttm);
  648. spin_lock(&gtt->adev->gtt_list_lock);
  649. list_del_init(&gtt->list);
  650. spin_unlock(&gtt->adev->gtt_list_lock);
  651. return 0;
  652. }
  653. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  654. {
  655. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  656. ttm_dma_tt_fini(&gtt->ttm);
  657. kfree(gtt);
  658. }
  659. static struct ttm_backend_func amdgpu_backend_func = {
  660. .bind = &amdgpu_ttm_backend_bind,
  661. .unbind = &amdgpu_ttm_backend_unbind,
  662. .destroy = &amdgpu_ttm_backend_destroy,
  663. };
  664. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  665. unsigned long size, uint32_t page_flags,
  666. struct page *dummy_read_page)
  667. {
  668. struct amdgpu_device *adev;
  669. struct amdgpu_ttm_tt *gtt;
  670. adev = amdgpu_get_adev(bdev);
  671. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  672. if (gtt == NULL) {
  673. return NULL;
  674. }
  675. gtt->ttm.ttm.func = &amdgpu_backend_func;
  676. gtt->adev = adev;
  677. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  678. kfree(gtt);
  679. return NULL;
  680. }
  681. INIT_LIST_HEAD(&gtt->list);
  682. return &gtt->ttm.ttm;
  683. }
  684. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  685. {
  686. struct amdgpu_device *adev;
  687. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  688. unsigned i;
  689. int r;
  690. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  691. if (ttm->state != tt_unpopulated)
  692. return 0;
  693. if (gtt && gtt->userptr) {
  694. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  695. if (!ttm->sg)
  696. return -ENOMEM;
  697. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  698. ttm->state = tt_unbound;
  699. return 0;
  700. }
  701. if (slave && ttm->sg) {
  702. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  703. gtt->ttm.dma_address, ttm->num_pages);
  704. ttm->state = tt_unbound;
  705. return 0;
  706. }
  707. adev = amdgpu_get_adev(ttm->bdev);
  708. #ifdef CONFIG_SWIOTLB
  709. if (swiotlb_nr_tbl()) {
  710. return ttm_dma_populate(&gtt->ttm, adev->dev);
  711. }
  712. #endif
  713. r = ttm_pool_populate(ttm);
  714. if (r) {
  715. return r;
  716. }
  717. for (i = 0; i < ttm->num_pages; i++) {
  718. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  719. 0, PAGE_SIZE,
  720. PCI_DMA_BIDIRECTIONAL);
  721. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  722. while (i--) {
  723. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  724. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  725. gtt->ttm.dma_address[i] = 0;
  726. }
  727. ttm_pool_unpopulate(ttm);
  728. return -EFAULT;
  729. }
  730. }
  731. return 0;
  732. }
  733. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  734. {
  735. struct amdgpu_device *adev;
  736. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  737. unsigned i;
  738. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  739. if (gtt && gtt->userptr) {
  740. kfree(ttm->sg);
  741. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  742. return;
  743. }
  744. if (slave)
  745. return;
  746. adev = amdgpu_get_adev(ttm->bdev);
  747. #ifdef CONFIG_SWIOTLB
  748. if (swiotlb_nr_tbl()) {
  749. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  750. return;
  751. }
  752. #endif
  753. for (i = 0; i < ttm->num_pages; i++) {
  754. if (gtt->ttm.dma_address[i]) {
  755. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  756. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  757. }
  758. }
  759. ttm_pool_unpopulate(ttm);
  760. }
  761. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  762. uint32_t flags)
  763. {
  764. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  765. if (gtt == NULL)
  766. return -EINVAL;
  767. gtt->userptr = addr;
  768. gtt->usermm = current->mm;
  769. gtt->userflags = flags;
  770. spin_lock_init(&gtt->guptasklock);
  771. INIT_LIST_HEAD(&gtt->guptasks);
  772. atomic_set(&gtt->mmu_invalidations, 0);
  773. return 0;
  774. }
  775. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  776. {
  777. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  778. if (gtt == NULL)
  779. return NULL;
  780. return gtt->usermm;
  781. }
  782. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  783. unsigned long end)
  784. {
  785. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  786. struct amdgpu_ttm_gup_task_list *entry;
  787. unsigned long size;
  788. if (gtt == NULL || !gtt->userptr)
  789. return false;
  790. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  791. if (gtt->userptr > end || gtt->userptr + size <= start)
  792. return false;
  793. spin_lock(&gtt->guptasklock);
  794. list_for_each_entry(entry, &gtt->guptasks, list) {
  795. if (entry->task == current) {
  796. spin_unlock(&gtt->guptasklock);
  797. return false;
  798. }
  799. }
  800. spin_unlock(&gtt->guptasklock);
  801. atomic_inc(&gtt->mmu_invalidations);
  802. return true;
  803. }
  804. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  805. int *last_invalidated)
  806. {
  807. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  808. int prev_invalidated = *last_invalidated;
  809. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  810. return prev_invalidated != *last_invalidated;
  811. }
  812. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  813. {
  814. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  815. if (gtt == NULL)
  816. return false;
  817. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  818. }
  819. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  820. struct ttm_mem_reg *mem)
  821. {
  822. uint32_t flags = 0;
  823. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  824. flags |= AMDGPU_PTE_VALID;
  825. if (mem && mem->mem_type == TTM_PL_TT) {
  826. flags |= AMDGPU_PTE_SYSTEM;
  827. if (ttm->caching_state == tt_cached)
  828. flags |= AMDGPU_PTE_SNOOPED;
  829. }
  830. if (adev->asic_type >= CHIP_TONGA)
  831. flags |= AMDGPU_PTE_EXECUTABLE;
  832. flags |= AMDGPU_PTE_READABLE;
  833. if (!amdgpu_ttm_tt_is_readonly(ttm))
  834. flags |= AMDGPU_PTE_WRITEABLE;
  835. return flags;
  836. }
  837. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  838. {
  839. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  840. unsigned i, j;
  841. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  842. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  843. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  844. if (&tbo->lru == lru->lru[j])
  845. lru->lru[j] = tbo->lru.prev;
  846. if (&tbo->swap == lru->swap_lru)
  847. lru->swap_lru = tbo->swap.prev;
  848. }
  849. }
  850. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  851. {
  852. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  853. unsigned log2_size = min(ilog2(tbo->num_pages),
  854. AMDGPU_TTM_LRU_SIZE - 1);
  855. return &adev->mman.log2_size[log2_size];
  856. }
  857. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  858. {
  859. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  860. struct list_head *res = lru->lru[tbo->mem.mem_type];
  861. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  862. while ((++lru)->lru[tbo->mem.mem_type] == res)
  863. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  864. return res;
  865. }
  866. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  867. {
  868. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  869. struct list_head *res = lru->swap_lru;
  870. lru->swap_lru = &tbo->swap;
  871. while ((++lru)->swap_lru == res)
  872. lru->swap_lru = &tbo->swap;
  873. return res;
  874. }
  875. static struct ttm_bo_driver amdgpu_bo_driver = {
  876. .ttm_tt_create = &amdgpu_ttm_tt_create,
  877. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  878. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  879. .invalidate_caches = &amdgpu_invalidate_caches,
  880. .init_mem_type = &amdgpu_init_mem_type,
  881. .evict_flags = &amdgpu_evict_flags,
  882. .move = &amdgpu_bo_move,
  883. .verify_access = &amdgpu_verify_access,
  884. .move_notify = &amdgpu_bo_move_notify,
  885. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  886. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  887. .io_mem_free = &amdgpu_ttm_io_mem_free,
  888. .lru_removal = &amdgpu_ttm_lru_removal,
  889. .lru_tail = &amdgpu_ttm_lru_tail,
  890. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  891. };
  892. int amdgpu_ttm_init(struct amdgpu_device *adev)
  893. {
  894. unsigned i, j;
  895. int r;
  896. /* No others user of address space so set it to 0 */
  897. r = ttm_bo_device_init(&adev->mman.bdev,
  898. adev->mman.bo_global_ref.ref.object,
  899. &amdgpu_bo_driver,
  900. adev->ddev->anon_inode->i_mapping,
  901. DRM_FILE_PAGE_OFFSET,
  902. adev->need_dma32);
  903. if (r) {
  904. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  905. return r;
  906. }
  907. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  908. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  909. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  910. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  911. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  912. }
  913. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  914. adev->mman.guard.lru[j] = NULL;
  915. adev->mman.guard.swap_lru = NULL;
  916. adev->mman.initialized = true;
  917. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  918. adev->mc.real_vram_size >> PAGE_SHIFT);
  919. if (r) {
  920. DRM_ERROR("Failed initializing VRAM heap.\n");
  921. return r;
  922. }
  923. /* Change the size here instead of the init above so only lpfn is affected */
  924. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  925. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  926. AMDGPU_GEM_DOMAIN_VRAM,
  927. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  928. NULL, NULL, &adev->stollen_vga_memory);
  929. if (r) {
  930. return r;
  931. }
  932. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  933. if (r)
  934. return r;
  935. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  936. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  937. if (r) {
  938. amdgpu_bo_unref(&adev->stollen_vga_memory);
  939. return r;
  940. }
  941. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  942. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  943. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  944. adev->mc.gtt_size >> PAGE_SHIFT);
  945. if (r) {
  946. DRM_ERROR("Failed initializing GTT heap.\n");
  947. return r;
  948. }
  949. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  950. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  951. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  952. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  953. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  954. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  955. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  956. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  957. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  958. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  959. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  960. /* GDS Memory */
  961. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  962. adev->gds.mem.total_size >> PAGE_SHIFT);
  963. if (r) {
  964. DRM_ERROR("Failed initializing GDS heap.\n");
  965. return r;
  966. }
  967. /* GWS */
  968. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  969. adev->gds.gws.total_size >> PAGE_SHIFT);
  970. if (r) {
  971. DRM_ERROR("Failed initializing gws heap.\n");
  972. return r;
  973. }
  974. /* OA */
  975. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  976. adev->gds.oa.total_size >> PAGE_SHIFT);
  977. if (r) {
  978. DRM_ERROR("Failed initializing oa heap.\n");
  979. return r;
  980. }
  981. r = amdgpu_ttm_debugfs_init(adev);
  982. if (r) {
  983. DRM_ERROR("Failed to init debugfs\n");
  984. return r;
  985. }
  986. return 0;
  987. }
  988. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  989. {
  990. int r;
  991. if (!adev->mman.initialized)
  992. return;
  993. amdgpu_ttm_debugfs_fini(adev);
  994. if (adev->stollen_vga_memory) {
  995. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  996. if (r == 0) {
  997. amdgpu_bo_unpin(adev->stollen_vga_memory);
  998. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  999. }
  1000. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1001. }
  1002. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1003. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1004. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1005. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1006. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1007. ttm_bo_device_release(&adev->mman.bdev);
  1008. amdgpu_gart_fini(adev);
  1009. amdgpu_ttm_global_fini(adev);
  1010. adev->mman.initialized = false;
  1011. DRM_INFO("amdgpu: ttm finalized\n");
  1012. }
  1013. /* this should only be called at bootup or when userspace
  1014. * isn't running */
  1015. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1016. {
  1017. struct ttm_mem_type_manager *man;
  1018. if (!adev->mman.initialized)
  1019. return;
  1020. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1021. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1022. man->size = size >> PAGE_SHIFT;
  1023. }
  1024. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1025. {
  1026. struct drm_file *file_priv;
  1027. struct amdgpu_device *adev;
  1028. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1029. return -EINVAL;
  1030. file_priv = filp->private_data;
  1031. adev = file_priv->minor->dev->dev_private;
  1032. if (adev == NULL)
  1033. return -EINVAL;
  1034. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1035. }
  1036. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1037. uint64_t src_offset,
  1038. uint64_t dst_offset,
  1039. uint32_t byte_count,
  1040. struct reservation_object *resv,
  1041. struct fence **fence, bool direct_submit)
  1042. {
  1043. struct amdgpu_device *adev = ring->adev;
  1044. struct amdgpu_job *job;
  1045. uint32_t max_bytes;
  1046. unsigned num_loops, num_dw;
  1047. unsigned i;
  1048. int r;
  1049. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1050. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1051. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1052. /* for IB padding */
  1053. while (num_dw & 0x7)
  1054. num_dw++;
  1055. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1056. if (r)
  1057. return r;
  1058. if (resv) {
  1059. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1060. AMDGPU_FENCE_OWNER_UNDEFINED);
  1061. if (r) {
  1062. DRM_ERROR("sync failed (%d).\n", r);
  1063. goto error_free;
  1064. }
  1065. }
  1066. for (i = 0; i < num_loops; i++) {
  1067. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1068. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1069. dst_offset, cur_size_in_bytes);
  1070. src_offset += cur_size_in_bytes;
  1071. dst_offset += cur_size_in_bytes;
  1072. byte_count -= cur_size_in_bytes;
  1073. }
  1074. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1075. WARN_ON(job->ibs[0].length_dw > num_dw);
  1076. if (direct_submit) {
  1077. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1078. NULL, NULL, fence);
  1079. job->fence = fence_get(*fence);
  1080. if (r)
  1081. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1082. amdgpu_job_free(job);
  1083. } else {
  1084. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1085. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1086. if (r)
  1087. goto error_free;
  1088. }
  1089. return r;
  1090. error_free:
  1091. amdgpu_job_free(job);
  1092. return r;
  1093. }
  1094. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1095. uint32_t src_data,
  1096. struct reservation_object *resv,
  1097. struct fence **fence)
  1098. {
  1099. struct amdgpu_device *adev = bo->adev;
  1100. struct amdgpu_job *job;
  1101. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1102. uint32_t max_bytes, byte_count;
  1103. uint64_t dst_offset;
  1104. unsigned int num_loops, num_dw;
  1105. unsigned int i;
  1106. int r;
  1107. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1108. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1109. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1110. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1111. /* for IB padding */
  1112. while (num_dw & 0x7)
  1113. num_dw++;
  1114. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1115. if (r)
  1116. return r;
  1117. if (resv) {
  1118. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1119. AMDGPU_FENCE_OWNER_UNDEFINED);
  1120. if (r) {
  1121. DRM_ERROR("sync failed (%d).\n", r);
  1122. goto error_free;
  1123. }
  1124. }
  1125. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1126. for (i = 0; i < num_loops; i++) {
  1127. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1128. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1129. dst_offset, cur_size_in_bytes);
  1130. dst_offset += cur_size_in_bytes;
  1131. byte_count -= cur_size_in_bytes;
  1132. }
  1133. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1134. WARN_ON(job->ibs[0].length_dw > num_dw);
  1135. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1136. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1137. if (r)
  1138. goto error_free;
  1139. return 0;
  1140. error_free:
  1141. amdgpu_job_free(job);
  1142. return r;
  1143. }
  1144. #if defined(CONFIG_DEBUG_FS)
  1145. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1146. {
  1147. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1148. unsigned ttm_pl = *(int *)node->info_ent->data;
  1149. struct drm_device *dev = node->minor->dev;
  1150. struct amdgpu_device *adev = dev->dev_private;
  1151. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1152. int ret;
  1153. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1154. spin_lock(&glob->lru_lock);
  1155. ret = drm_mm_dump_table(m, mm);
  1156. spin_unlock(&glob->lru_lock);
  1157. if (ttm_pl == TTM_PL_VRAM)
  1158. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1159. adev->mman.bdev.man[ttm_pl].size,
  1160. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1161. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1162. return ret;
  1163. }
  1164. static int ttm_pl_vram = TTM_PL_VRAM;
  1165. static int ttm_pl_tt = TTM_PL_TT;
  1166. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1167. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1168. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1169. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1170. #ifdef CONFIG_SWIOTLB
  1171. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1172. #endif
  1173. };
  1174. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1175. size_t size, loff_t *pos)
  1176. {
  1177. struct amdgpu_device *adev = f->f_inode->i_private;
  1178. ssize_t result = 0;
  1179. int r;
  1180. if (size & 0x3 || *pos & 0x3)
  1181. return -EINVAL;
  1182. while (size) {
  1183. unsigned long flags;
  1184. uint32_t value;
  1185. if (*pos >= adev->mc.mc_vram_size)
  1186. return result;
  1187. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1188. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1189. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1190. value = RREG32(mmMM_DATA);
  1191. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1192. r = put_user(value, (uint32_t *)buf);
  1193. if (r)
  1194. return r;
  1195. result += 4;
  1196. buf += 4;
  1197. *pos += 4;
  1198. size -= 4;
  1199. }
  1200. return result;
  1201. }
  1202. static const struct file_operations amdgpu_ttm_vram_fops = {
  1203. .owner = THIS_MODULE,
  1204. .read = amdgpu_ttm_vram_read,
  1205. .llseek = default_llseek
  1206. };
  1207. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1208. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1209. size_t size, loff_t *pos)
  1210. {
  1211. struct amdgpu_device *adev = f->f_inode->i_private;
  1212. ssize_t result = 0;
  1213. int r;
  1214. while (size) {
  1215. loff_t p = *pos / PAGE_SIZE;
  1216. unsigned off = *pos & ~PAGE_MASK;
  1217. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1218. struct page *page;
  1219. void *ptr;
  1220. if (p >= adev->gart.num_cpu_pages)
  1221. return result;
  1222. page = adev->gart.pages[p];
  1223. if (page) {
  1224. ptr = kmap(page);
  1225. ptr += off;
  1226. r = copy_to_user(buf, ptr, cur_size);
  1227. kunmap(adev->gart.pages[p]);
  1228. } else
  1229. r = clear_user(buf, cur_size);
  1230. if (r)
  1231. return -EFAULT;
  1232. result += cur_size;
  1233. buf += cur_size;
  1234. *pos += cur_size;
  1235. size -= cur_size;
  1236. }
  1237. return result;
  1238. }
  1239. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1240. .owner = THIS_MODULE,
  1241. .read = amdgpu_ttm_gtt_read,
  1242. .llseek = default_llseek
  1243. };
  1244. #endif
  1245. #endif
  1246. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1247. {
  1248. #if defined(CONFIG_DEBUG_FS)
  1249. unsigned count;
  1250. struct drm_minor *minor = adev->ddev->primary;
  1251. struct dentry *ent, *root = minor->debugfs_root;
  1252. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1253. adev, &amdgpu_ttm_vram_fops);
  1254. if (IS_ERR(ent))
  1255. return PTR_ERR(ent);
  1256. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1257. adev->mman.vram = ent;
  1258. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1259. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1260. adev, &amdgpu_ttm_gtt_fops);
  1261. if (IS_ERR(ent))
  1262. return PTR_ERR(ent);
  1263. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1264. adev->mman.gtt = ent;
  1265. #endif
  1266. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1267. #ifdef CONFIG_SWIOTLB
  1268. if (!swiotlb_nr_tbl())
  1269. --count;
  1270. #endif
  1271. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1272. #else
  1273. return 0;
  1274. #endif
  1275. }
  1276. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1277. {
  1278. #if defined(CONFIG_DEBUG_FS)
  1279. debugfs_remove(adev->mman.vram);
  1280. adev->mman.vram = NULL;
  1281. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1282. debugfs_remove(adev->mman.gtt);
  1283. adev->mman.gtt = NULL;
  1284. #endif
  1285. #endif
  1286. }
  1287. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1288. {
  1289. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1290. }