gmc_v7_0.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. #include "amdgpu_atombios.h"
  37. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v7_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  41. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  43. static const u32 golden_settings_iceland_a11[] =
  44. {
  45. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  49. };
  50. static const u32 iceland_mgcg_cgcg_init[] =
  51. {
  52. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  53. };
  54. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  55. {
  56. switch (adev->asic_type) {
  57. case CHIP_TOPAZ:
  58. amdgpu_program_register_sequence(adev,
  59. iceland_mgcg_cgcg_init,
  60. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  61. amdgpu_program_register_sequence(adev,
  62. golden_settings_iceland_a11,
  63. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  64. break;
  65. default:
  66. break;
  67. }
  68. }
  69. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  70. struct amdgpu_mode_mc_save *save)
  71. {
  72. u32 blackout;
  73. if (adev->mode_info.num_crtc)
  74. amdgpu_display_stop_mc_access(adev, save);
  75. gmc_v7_0_wait_for_idle((void *)adev);
  76. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  77. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  78. /* Block CPU access */
  79. WREG32(mmBIF_FB_EN, 0);
  80. /* blackout the MC */
  81. blackout = REG_SET_FIELD(blackout,
  82. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  83. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  84. }
  85. /* wait for the MC to settle */
  86. udelay(100);
  87. }
  88. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  89. struct amdgpu_mode_mc_save *save)
  90. {
  91. u32 tmp;
  92. /* unblackout the MC */
  93. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  94. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  95. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  96. /* allow CPU access */
  97. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  98. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  99. WREG32(mmBIF_FB_EN, tmp);
  100. if (adev->mode_info.num_crtc)
  101. amdgpu_display_resume_mc_access(adev, save);
  102. }
  103. /**
  104. * gmc_v7_0_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err;
  117. DRM_DEBUG("\n");
  118. switch (adev->asic_type) {
  119. case CHIP_BONAIRE:
  120. chip_name = "bonaire";
  121. break;
  122. case CHIP_HAWAII:
  123. chip_name = "hawaii";
  124. break;
  125. case CHIP_TOPAZ:
  126. chip_name = "topaz";
  127. break;
  128. case CHIP_KAVERI:
  129. case CHIP_KABINI:
  130. case CHIP_MULLINS:
  131. return 0;
  132. default: BUG();
  133. }
  134. if (adev->asic_type == CHIP_TOPAZ)
  135. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  136. else
  137. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  138. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  139. if (err)
  140. goto out;
  141. err = amdgpu_ucode_validate(adev->mc.fw);
  142. out:
  143. if (err) {
  144. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  145. release_firmware(adev->mc.fw);
  146. adev->mc.fw = NULL;
  147. }
  148. return err;
  149. }
  150. /**
  151. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  152. *
  153. * @adev: amdgpu_device pointer
  154. *
  155. * Load the GDDR MC ucode into the hw (CIK).
  156. * Returns 0 on success, error on failure.
  157. */
  158. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  159. {
  160. const struct mc_firmware_header_v1_0 *hdr;
  161. const __le32 *fw_data = NULL;
  162. const __le32 *io_mc_regs = NULL;
  163. u32 running;
  164. int i, ucode_size, regs_size;
  165. if (!adev->mc.fw)
  166. return -EINVAL;
  167. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  168. amdgpu_ucode_print_mc_hdr(&hdr->header);
  169. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  170. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  171. io_mc_regs = (const __le32 *)
  172. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  173. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  174. fw_data = (const __le32 *)
  175. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  176. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  177. if (running == 0) {
  178. /* reset the engine and set to writable */
  179. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  180. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  181. /* load mc io regs */
  182. for (i = 0; i < regs_size; i++) {
  183. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  184. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  185. }
  186. /* load the MC ucode */
  187. for (i = 0; i < ucode_size; i++)
  188. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  189. /* put the engine back into the active state */
  190. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  191. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  192. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  193. /* wait for training to complete */
  194. for (i = 0; i < adev->usec_timeout; i++) {
  195. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  196. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  197. break;
  198. udelay(1);
  199. }
  200. for (i = 0; i < adev->usec_timeout; i++) {
  201. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  202. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  203. break;
  204. udelay(1);
  205. }
  206. }
  207. return 0;
  208. }
  209. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  210. struct amdgpu_mc *mc)
  211. {
  212. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  213. /* leave room for at least 1024M GTT */
  214. dev_warn(adev->dev, "limiting VRAM\n");
  215. mc->real_vram_size = 0xFFC0000000ULL;
  216. mc->mc_vram_size = 0xFFC0000000ULL;
  217. }
  218. amdgpu_vram_location(adev, &adev->mc, 0);
  219. adev->mc.gtt_base_align = 0;
  220. amdgpu_gtt_location(adev, mc);
  221. }
  222. /**
  223. * gmc_v7_0_mc_program - program the GPU memory controller
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Set the location of vram, gart, and AGP in the GPU's
  228. * physical address space (CIK).
  229. */
  230. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  231. {
  232. struct amdgpu_mode_mc_save save;
  233. u32 tmp;
  234. int i, j;
  235. /* Initialize HDP */
  236. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  237. WREG32((0xb05 + j), 0x00000000);
  238. WREG32((0xb06 + j), 0x00000000);
  239. WREG32((0xb07 + j), 0x00000000);
  240. WREG32((0xb08 + j), 0x00000000);
  241. WREG32((0xb09 + j), 0x00000000);
  242. }
  243. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  244. if (adev->mode_info.num_crtc)
  245. amdgpu_display_set_vga_render_state(adev, false);
  246. gmc_v7_0_mc_stop(adev, &save);
  247. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  248. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  249. }
  250. /* Update configuration */
  251. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  252. adev->mc.vram_start >> 12);
  253. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  254. adev->mc.vram_end >> 12);
  255. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  256. adev->vram_scratch.gpu_addr >> 12);
  257. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  258. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  259. WREG32(mmMC_VM_FB_LOCATION, tmp);
  260. /* XXX double check these! */
  261. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  262. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  263. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  264. WREG32(mmMC_VM_AGP_BASE, 0);
  265. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  266. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  267. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  268. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  269. }
  270. gmc_v7_0_mc_resume(adev, &save);
  271. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  272. tmp = RREG32(mmHDP_MISC_CNTL);
  273. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  274. WREG32(mmHDP_MISC_CNTL, tmp);
  275. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  276. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  277. }
  278. /**
  279. * gmc_v7_0_mc_init - initialize the memory controller driver params
  280. *
  281. * @adev: amdgpu_device pointer
  282. *
  283. * Look up the amount of vram, vram width, and decide how to place
  284. * vram and gart within the GPU's physical address space (CIK).
  285. * Returns 0 for success.
  286. */
  287. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  288. {
  289. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  290. if (!adev->mc.vram_width) {
  291. u32 tmp;
  292. int chansize, numchan;
  293. /* Get VRAM informations */
  294. tmp = RREG32(mmMC_ARB_RAMCFG);
  295. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  296. chansize = 64;
  297. } else {
  298. chansize = 32;
  299. }
  300. tmp = RREG32(mmMC_SHARED_CHMAP);
  301. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  302. case 0:
  303. default:
  304. numchan = 1;
  305. break;
  306. case 1:
  307. numchan = 2;
  308. break;
  309. case 2:
  310. numchan = 4;
  311. break;
  312. case 3:
  313. numchan = 8;
  314. break;
  315. case 4:
  316. numchan = 3;
  317. break;
  318. case 5:
  319. numchan = 6;
  320. break;
  321. case 6:
  322. numchan = 10;
  323. break;
  324. case 7:
  325. numchan = 12;
  326. break;
  327. case 8:
  328. numchan = 16;
  329. break;
  330. }
  331. adev->mc.vram_width = numchan * chansize;
  332. }
  333. /* Could aper size report 0 ? */
  334. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  335. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  336. /* size in MB on si */
  337. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  338. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  339. #ifdef CONFIG_X86_64
  340. if (adev->flags & AMD_IS_APU) {
  341. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  342. adev->mc.aper_size = adev->mc.real_vram_size;
  343. }
  344. #endif
  345. /* In case the PCI BAR is larger than the actual amount of vram */
  346. adev->mc.visible_vram_size = adev->mc.aper_size;
  347. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  348. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  349. /* unless the user had overridden it, set the gart
  350. * size equal to the 1024 or vram, whichever is larger.
  351. */
  352. if (amdgpu_gart_size == -1)
  353. adev->mc.gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  354. adev->mc.mc_vram_size);
  355. else
  356. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  357. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  358. return 0;
  359. }
  360. /*
  361. * GART
  362. * VMID 0 is the physical GPU addresses as used by the kernel.
  363. * VMIDs 1-15 are used for userspace clients and are handled
  364. * by the amdgpu vm/hsa code.
  365. */
  366. /**
  367. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  368. *
  369. * @adev: amdgpu_device pointer
  370. * @vmid: vm instance to flush
  371. *
  372. * Flush the TLB for the requested page table (CIK).
  373. */
  374. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  375. uint32_t vmid)
  376. {
  377. /* flush hdp cache */
  378. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  379. /* bits 0-15 are the VM contexts0-15 */
  380. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  381. }
  382. /**
  383. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  384. *
  385. * @adev: amdgpu_device pointer
  386. * @cpu_pt_addr: cpu address of the page table
  387. * @gpu_page_idx: entry in the page table to update
  388. * @addr: dst addr to write into pte/pde
  389. * @flags: access flags
  390. *
  391. * Update the page tables using the CPU.
  392. */
  393. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  394. void *cpu_pt_addr,
  395. uint32_t gpu_page_idx,
  396. uint64_t addr,
  397. uint64_t flags)
  398. {
  399. void __iomem *ptr = (void *)cpu_pt_addr;
  400. uint64_t value;
  401. value = addr & 0xFFFFFFFFFFFFF000ULL;
  402. value |= flags;
  403. writeq(value, ptr + (gpu_page_idx * 8));
  404. return 0;
  405. }
  406. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  407. uint32_t flags)
  408. {
  409. uint64_t pte_flag = 0;
  410. if (flags & AMDGPU_VM_PAGE_READABLE)
  411. pte_flag |= AMDGPU_PTE_READABLE;
  412. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  413. pte_flag |= AMDGPU_PTE_WRITEABLE;
  414. if (flags & AMDGPU_VM_PAGE_PRT)
  415. pte_flag |= AMDGPU_PTE_PRT;
  416. return pte_flag;
  417. }
  418. /**
  419. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  420. *
  421. * @adev: amdgpu_device pointer
  422. * @value: true redirects VM faults to the default page
  423. */
  424. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  425. bool value)
  426. {
  427. u32 tmp;
  428. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  429. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  430. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  431. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  432. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  433. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  434. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  435. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  436. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  437. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  438. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  439. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  440. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  441. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  442. }
  443. /**
  444. * gmc_v7_0_set_prt - set PRT VM fault
  445. *
  446. * @adev: amdgpu_device pointer
  447. * @enable: enable/disable VM fault handling for PRT
  448. */
  449. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  450. {
  451. uint32_t tmp;
  452. if (enable && !adev->mc.prt_warning) {
  453. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  454. adev->mc.prt_warning = true;
  455. }
  456. tmp = RREG32(mmVM_PRT_CNTL);
  457. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  458. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  459. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  460. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  461. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  462. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  463. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  464. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  465. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  466. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  467. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  468. L1_TLB_STORE_INVALID_ENTRIES, enable);
  469. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  470. MASK_PDE0_FAULT, enable);
  471. WREG32(mmVM_PRT_CNTL, tmp);
  472. if (enable) {
  473. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  474. uint32_t high = adev->vm_manager.max_pfn;
  475. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  476. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  477. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  478. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  479. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  480. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  481. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  482. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  483. } else {
  484. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  485. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  486. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  487. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  488. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  489. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  490. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  491. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  492. }
  493. }
  494. /**
  495. * gmc_v7_0_gart_enable - gart enable
  496. *
  497. * @adev: amdgpu_device pointer
  498. *
  499. * This sets up the TLBs, programs the page tables for VMID0,
  500. * sets up the hw for VMIDs 1-15 which are allocated on
  501. * demand, and sets up the global locations for the LDS, GDS,
  502. * and GPUVM for FSA64 clients (CIK).
  503. * Returns 0 for success, errors for failure.
  504. */
  505. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  506. {
  507. int r, i;
  508. u32 tmp;
  509. if (adev->gart.robj == NULL) {
  510. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  511. return -EINVAL;
  512. }
  513. r = amdgpu_gart_table_vram_pin(adev);
  514. if (r)
  515. return r;
  516. /* Setup TLB control */
  517. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  518. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  519. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  520. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  521. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  522. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  523. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  524. /* Setup L2 cache */
  525. tmp = RREG32(mmVM_L2_CNTL);
  526. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  527. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  528. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  529. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  530. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  531. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  532. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  533. WREG32(mmVM_L2_CNTL, tmp);
  534. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  535. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  536. WREG32(mmVM_L2_CNTL2, tmp);
  537. tmp = RREG32(mmVM_L2_CNTL3);
  538. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  539. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  540. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  541. WREG32(mmVM_L2_CNTL3, tmp);
  542. /* setup context0 */
  543. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  544. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  545. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  546. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  547. (u32)(adev->dummy_page.addr >> 12));
  548. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  549. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  550. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  551. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  552. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  553. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  554. WREG32(0x575, 0);
  555. WREG32(0x576, 0);
  556. WREG32(0x577, 0);
  557. /* empty context1-15 */
  558. /* FIXME start with 4G, once using 2 level pt switch to full
  559. * vm size space
  560. */
  561. /* set vm size, must be a multiple of 4 */
  562. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  563. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  564. for (i = 1; i < 16; i++) {
  565. if (i < 8)
  566. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  567. adev->gart.table_addr >> 12);
  568. else
  569. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  570. adev->gart.table_addr >> 12);
  571. }
  572. /* enable context1-15 */
  573. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  574. (u32)(adev->dummy_page.addr >> 12));
  575. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  576. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  577. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  578. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  579. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  580. adev->vm_manager.block_size - 9);
  581. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  582. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  583. gmc_v7_0_set_fault_enable_default(adev, false);
  584. else
  585. gmc_v7_0_set_fault_enable_default(adev, true);
  586. if (adev->asic_type == CHIP_KAVERI) {
  587. tmp = RREG32(mmCHUB_CONTROL);
  588. tmp &= ~BYPASS_VM;
  589. WREG32(mmCHUB_CONTROL, tmp);
  590. }
  591. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  592. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  593. (unsigned)(adev->mc.gtt_size >> 20),
  594. (unsigned long long)adev->gart.table_addr);
  595. adev->gart.ready = true;
  596. return 0;
  597. }
  598. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  599. {
  600. int r;
  601. if (adev->gart.robj) {
  602. WARN(1, "R600 PCIE GART already initialized\n");
  603. return 0;
  604. }
  605. /* Initialize common gart structure */
  606. r = amdgpu_gart_init(adev);
  607. if (r)
  608. return r;
  609. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  610. adev->gart.gart_pte_flags = 0;
  611. return amdgpu_gart_table_vram_alloc(adev);
  612. }
  613. /**
  614. * gmc_v7_0_gart_disable - gart disable
  615. *
  616. * @adev: amdgpu_device pointer
  617. *
  618. * This disables all VM page table (CIK).
  619. */
  620. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  621. {
  622. u32 tmp;
  623. /* Disable all tables */
  624. WREG32(mmVM_CONTEXT0_CNTL, 0);
  625. WREG32(mmVM_CONTEXT1_CNTL, 0);
  626. /* Setup TLB control */
  627. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  628. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  629. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  630. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  631. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  632. /* Setup L2 cache */
  633. tmp = RREG32(mmVM_L2_CNTL);
  634. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  635. WREG32(mmVM_L2_CNTL, tmp);
  636. WREG32(mmVM_L2_CNTL2, 0);
  637. amdgpu_gart_table_vram_unpin(adev);
  638. }
  639. /**
  640. * gmc_v7_0_gart_fini - vm fini callback
  641. *
  642. * @adev: amdgpu_device pointer
  643. *
  644. * Tears down the driver GART/VM setup (CIK).
  645. */
  646. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  647. {
  648. amdgpu_gart_table_vram_free(adev);
  649. amdgpu_gart_fini(adev);
  650. }
  651. /*
  652. * vm
  653. * VMID 0 is the physical GPU addresses as used by the kernel.
  654. * VMIDs 1-15 are used for userspace clients and are handled
  655. * by the amdgpu vm/hsa code.
  656. */
  657. /**
  658. * gmc_v7_0_vm_init - cik vm init callback
  659. *
  660. * @adev: amdgpu_device pointer
  661. *
  662. * Inits cik specific vm parameters (number of VMs, base of vram for
  663. * VMIDs 1-15) (CIK).
  664. * Returns 0 for success.
  665. */
  666. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  667. {
  668. /*
  669. * number of VMs
  670. * VMID 0 is reserved for System
  671. * amdgpu graphics/compute will use VMIDs 1-7
  672. * amdkfd will use VMIDs 8-15
  673. */
  674. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  675. adev->vm_manager.num_level = 1;
  676. amdgpu_vm_manager_init(adev);
  677. /* base offset of vram pages */
  678. if (adev->flags & AMD_IS_APU) {
  679. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  680. tmp <<= 22;
  681. adev->vm_manager.vram_base_offset = tmp;
  682. } else
  683. adev->vm_manager.vram_base_offset = 0;
  684. return 0;
  685. }
  686. /**
  687. * gmc_v7_0_vm_fini - cik vm fini callback
  688. *
  689. * @adev: amdgpu_device pointer
  690. *
  691. * Tear down any asic specific VM setup (CIK).
  692. */
  693. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  694. {
  695. }
  696. /**
  697. * gmc_v7_0_vm_decode_fault - print human readable fault info
  698. *
  699. * @adev: amdgpu_device pointer
  700. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  701. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  702. *
  703. * Print human readable fault information (CIK).
  704. */
  705. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  706. u32 status, u32 addr, u32 mc_client)
  707. {
  708. u32 mc_id;
  709. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  710. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  711. PROTECTIONS);
  712. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  713. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  714. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  715. MEMORY_CLIENT_ID);
  716. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  717. protections, vmid, addr,
  718. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  719. MEMORY_CLIENT_RW) ?
  720. "write" : "read", block, mc_client, mc_id);
  721. }
  722. static const u32 mc_cg_registers[] = {
  723. mmMC_HUB_MISC_HUB_CG,
  724. mmMC_HUB_MISC_SIP_CG,
  725. mmMC_HUB_MISC_VM_CG,
  726. mmMC_XPB_CLK_GAT,
  727. mmATC_MISC_CG,
  728. mmMC_CITF_MISC_WR_CG,
  729. mmMC_CITF_MISC_RD_CG,
  730. mmMC_CITF_MISC_VM_CG,
  731. mmVM_L2_CG,
  732. };
  733. static const u32 mc_cg_ls_en[] = {
  734. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  735. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  736. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  737. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  738. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  739. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  740. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  741. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  742. VM_L2_CG__MEM_LS_ENABLE_MASK,
  743. };
  744. static const u32 mc_cg_en[] = {
  745. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  746. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  747. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  748. MC_XPB_CLK_GAT__ENABLE_MASK,
  749. ATC_MISC_CG__ENABLE_MASK,
  750. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  751. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  752. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  753. VM_L2_CG__ENABLE_MASK,
  754. };
  755. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  756. bool enable)
  757. {
  758. int i;
  759. u32 orig, data;
  760. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  761. orig = data = RREG32(mc_cg_registers[i]);
  762. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  763. data |= mc_cg_ls_en[i];
  764. else
  765. data &= ~mc_cg_ls_en[i];
  766. if (data != orig)
  767. WREG32(mc_cg_registers[i], data);
  768. }
  769. }
  770. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  771. bool enable)
  772. {
  773. int i;
  774. u32 orig, data;
  775. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  776. orig = data = RREG32(mc_cg_registers[i]);
  777. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  778. data |= mc_cg_en[i];
  779. else
  780. data &= ~mc_cg_en[i];
  781. if (data != orig)
  782. WREG32(mc_cg_registers[i], data);
  783. }
  784. }
  785. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  786. bool enable)
  787. {
  788. u32 orig, data;
  789. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  790. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  791. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  792. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  793. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  794. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  795. } else {
  796. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  797. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  798. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  799. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  800. }
  801. if (orig != data)
  802. WREG32_PCIE(ixPCIE_CNTL2, data);
  803. }
  804. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  805. bool enable)
  806. {
  807. u32 orig, data;
  808. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  809. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  810. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  811. else
  812. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  813. if (orig != data)
  814. WREG32(mmHDP_HOST_PATH_CNTL, data);
  815. }
  816. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  817. bool enable)
  818. {
  819. u32 orig, data;
  820. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  821. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  822. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  823. else
  824. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  825. if (orig != data)
  826. WREG32(mmHDP_MEM_POWER_LS, data);
  827. }
  828. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  829. {
  830. switch (mc_seq_vram_type) {
  831. case MC_SEQ_MISC0__MT__GDDR1:
  832. return AMDGPU_VRAM_TYPE_GDDR1;
  833. case MC_SEQ_MISC0__MT__DDR2:
  834. return AMDGPU_VRAM_TYPE_DDR2;
  835. case MC_SEQ_MISC0__MT__GDDR3:
  836. return AMDGPU_VRAM_TYPE_GDDR3;
  837. case MC_SEQ_MISC0__MT__GDDR4:
  838. return AMDGPU_VRAM_TYPE_GDDR4;
  839. case MC_SEQ_MISC0__MT__GDDR5:
  840. return AMDGPU_VRAM_TYPE_GDDR5;
  841. case MC_SEQ_MISC0__MT__HBM:
  842. return AMDGPU_VRAM_TYPE_HBM;
  843. case MC_SEQ_MISC0__MT__DDR3:
  844. return AMDGPU_VRAM_TYPE_DDR3;
  845. default:
  846. return AMDGPU_VRAM_TYPE_UNKNOWN;
  847. }
  848. }
  849. static int gmc_v7_0_early_init(void *handle)
  850. {
  851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  852. gmc_v7_0_set_gart_funcs(adev);
  853. gmc_v7_0_set_irq_funcs(adev);
  854. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  855. adev->mc.shared_aperture_end =
  856. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  857. adev->mc.private_aperture_start =
  858. adev->mc.shared_aperture_end + 1;
  859. adev->mc.private_aperture_end =
  860. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  861. return 0;
  862. }
  863. static int gmc_v7_0_late_init(void *handle)
  864. {
  865. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  866. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  867. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  868. else
  869. return 0;
  870. }
  871. static int gmc_v7_0_sw_init(void *handle)
  872. {
  873. int r;
  874. int dma_bits;
  875. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  876. if (adev->flags & AMD_IS_APU) {
  877. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  878. } else {
  879. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  880. tmp &= MC_SEQ_MISC0__MT__MASK;
  881. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  882. }
  883. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  884. if (r)
  885. return r;
  886. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  887. if (r)
  888. return r;
  889. /* Adjust VM size here.
  890. * Currently set to 4GB ((1 << 20) 4k pages).
  891. * Max GPUVM size for cayman and SI is 40 bits.
  892. */
  893. amdgpu_vm_adjust_size(adev, 64);
  894. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  895. /* Set the internal MC address mask
  896. * This is the max address of the GPU's
  897. * internal address space.
  898. */
  899. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  900. /* set DMA mask + need_dma32 flags.
  901. * PCIE - can handle 40-bits.
  902. * IGP - can handle 40-bits
  903. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  904. */
  905. adev->need_dma32 = false;
  906. dma_bits = adev->need_dma32 ? 32 : 40;
  907. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  908. if (r) {
  909. adev->need_dma32 = true;
  910. dma_bits = 32;
  911. pr_warn("amdgpu: No suitable DMA available\n");
  912. }
  913. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  914. if (r) {
  915. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  916. pr_warn("amdgpu: No coherent DMA available\n");
  917. }
  918. r = gmc_v7_0_init_microcode(adev);
  919. if (r) {
  920. DRM_ERROR("Failed to load mc firmware!\n");
  921. return r;
  922. }
  923. r = gmc_v7_0_mc_init(adev);
  924. if (r)
  925. return r;
  926. /* Memory manager */
  927. r = amdgpu_bo_init(adev);
  928. if (r)
  929. return r;
  930. r = gmc_v7_0_gart_init(adev);
  931. if (r)
  932. return r;
  933. if (!adev->vm_manager.enabled) {
  934. r = gmc_v7_0_vm_init(adev);
  935. if (r) {
  936. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  937. return r;
  938. }
  939. adev->vm_manager.enabled = true;
  940. }
  941. return r;
  942. }
  943. static int gmc_v7_0_sw_fini(void *handle)
  944. {
  945. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  946. if (adev->vm_manager.enabled) {
  947. amdgpu_vm_manager_fini(adev);
  948. gmc_v7_0_vm_fini(adev);
  949. adev->vm_manager.enabled = false;
  950. }
  951. gmc_v7_0_gart_fini(adev);
  952. amdgpu_gem_force_release(adev);
  953. amdgpu_bo_fini(adev);
  954. return 0;
  955. }
  956. static int gmc_v7_0_hw_init(void *handle)
  957. {
  958. int r;
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. gmc_v7_0_init_golden_registers(adev);
  961. gmc_v7_0_mc_program(adev);
  962. if (!(adev->flags & AMD_IS_APU)) {
  963. r = gmc_v7_0_mc_load_microcode(adev);
  964. if (r) {
  965. DRM_ERROR("Failed to load MC firmware!\n");
  966. return r;
  967. }
  968. }
  969. r = gmc_v7_0_gart_enable(adev);
  970. if (r)
  971. return r;
  972. return r;
  973. }
  974. static int gmc_v7_0_hw_fini(void *handle)
  975. {
  976. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  977. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  978. gmc_v7_0_gart_disable(adev);
  979. return 0;
  980. }
  981. static int gmc_v7_0_suspend(void *handle)
  982. {
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. if (adev->vm_manager.enabled) {
  985. gmc_v7_0_vm_fini(adev);
  986. adev->vm_manager.enabled = false;
  987. }
  988. gmc_v7_0_hw_fini(adev);
  989. return 0;
  990. }
  991. static int gmc_v7_0_resume(void *handle)
  992. {
  993. int r;
  994. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  995. r = gmc_v7_0_hw_init(adev);
  996. if (r)
  997. return r;
  998. if (!adev->vm_manager.enabled) {
  999. r = gmc_v7_0_vm_init(adev);
  1000. if (r) {
  1001. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  1002. return r;
  1003. }
  1004. adev->vm_manager.enabled = true;
  1005. }
  1006. return r;
  1007. }
  1008. static bool gmc_v7_0_is_idle(void *handle)
  1009. {
  1010. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1011. u32 tmp = RREG32(mmSRBM_STATUS);
  1012. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1013. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1014. return false;
  1015. return true;
  1016. }
  1017. static int gmc_v7_0_wait_for_idle(void *handle)
  1018. {
  1019. unsigned i;
  1020. u32 tmp;
  1021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1022. for (i = 0; i < adev->usec_timeout; i++) {
  1023. /* read MC_STATUS */
  1024. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1025. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1026. SRBM_STATUS__MCC_BUSY_MASK |
  1027. SRBM_STATUS__MCD_BUSY_MASK |
  1028. SRBM_STATUS__VMC_BUSY_MASK);
  1029. if (!tmp)
  1030. return 0;
  1031. udelay(1);
  1032. }
  1033. return -ETIMEDOUT;
  1034. }
  1035. static int gmc_v7_0_soft_reset(void *handle)
  1036. {
  1037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1038. struct amdgpu_mode_mc_save save;
  1039. u32 srbm_soft_reset = 0;
  1040. u32 tmp = RREG32(mmSRBM_STATUS);
  1041. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1042. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1043. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1044. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1045. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1046. if (!(adev->flags & AMD_IS_APU))
  1047. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1048. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1049. }
  1050. if (srbm_soft_reset) {
  1051. gmc_v7_0_mc_stop(adev, &save);
  1052. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1053. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1054. }
  1055. tmp = RREG32(mmSRBM_SOFT_RESET);
  1056. tmp |= srbm_soft_reset;
  1057. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1058. WREG32(mmSRBM_SOFT_RESET, tmp);
  1059. tmp = RREG32(mmSRBM_SOFT_RESET);
  1060. udelay(50);
  1061. tmp &= ~srbm_soft_reset;
  1062. WREG32(mmSRBM_SOFT_RESET, tmp);
  1063. tmp = RREG32(mmSRBM_SOFT_RESET);
  1064. /* Wait a little for things to settle down */
  1065. udelay(50);
  1066. gmc_v7_0_mc_resume(adev, &save);
  1067. udelay(50);
  1068. }
  1069. return 0;
  1070. }
  1071. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1072. struct amdgpu_irq_src *src,
  1073. unsigned type,
  1074. enum amdgpu_interrupt_state state)
  1075. {
  1076. u32 tmp;
  1077. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1078. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1079. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1080. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1081. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1082. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1083. switch (state) {
  1084. case AMDGPU_IRQ_STATE_DISABLE:
  1085. /* system context */
  1086. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1087. tmp &= ~bits;
  1088. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1089. /* VMs */
  1090. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1091. tmp &= ~bits;
  1092. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1093. break;
  1094. case AMDGPU_IRQ_STATE_ENABLE:
  1095. /* system context */
  1096. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1097. tmp |= bits;
  1098. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1099. /* VMs */
  1100. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1101. tmp |= bits;
  1102. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1103. break;
  1104. default:
  1105. break;
  1106. }
  1107. return 0;
  1108. }
  1109. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1110. struct amdgpu_irq_src *source,
  1111. struct amdgpu_iv_entry *entry)
  1112. {
  1113. u32 addr, status, mc_client;
  1114. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1115. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1116. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1117. /* reset addr and status */
  1118. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1119. if (!addr && !status)
  1120. return 0;
  1121. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1122. gmc_v7_0_set_fault_enable_default(adev, false);
  1123. if (printk_ratelimit()) {
  1124. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1125. entry->src_id, entry->src_data[0]);
  1126. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1127. addr);
  1128. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1129. status);
  1130. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1131. }
  1132. return 0;
  1133. }
  1134. static int gmc_v7_0_set_clockgating_state(void *handle,
  1135. enum amd_clockgating_state state)
  1136. {
  1137. bool gate = false;
  1138. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1139. if (state == AMD_CG_STATE_GATE)
  1140. gate = true;
  1141. if (!(adev->flags & AMD_IS_APU)) {
  1142. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1143. gmc_v7_0_enable_mc_ls(adev, gate);
  1144. }
  1145. gmc_v7_0_enable_bif_mgls(adev, gate);
  1146. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1147. gmc_v7_0_enable_hdp_ls(adev, gate);
  1148. return 0;
  1149. }
  1150. static int gmc_v7_0_set_powergating_state(void *handle,
  1151. enum amd_powergating_state state)
  1152. {
  1153. return 0;
  1154. }
  1155. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1156. .name = "gmc_v7_0",
  1157. .early_init = gmc_v7_0_early_init,
  1158. .late_init = gmc_v7_0_late_init,
  1159. .sw_init = gmc_v7_0_sw_init,
  1160. .sw_fini = gmc_v7_0_sw_fini,
  1161. .hw_init = gmc_v7_0_hw_init,
  1162. .hw_fini = gmc_v7_0_hw_fini,
  1163. .suspend = gmc_v7_0_suspend,
  1164. .resume = gmc_v7_0_resume,
  1165. .is_idle = gmc_v7_0_is_idle,
  1166. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1167. .soft_reset = gmc_v7_0_soft_reset,
  1168. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1169. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1170. };
  1171. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1172. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1173. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1174. .set_prt = gmc_v7_0_set_prt,
  1175. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags
  1176. };
  1177. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1178. .set = gmc_v7_0_vm_fault_interrupt_state,
  1179. .process = gmc_v7_0_process_interrupt,
  1180. };
  1181. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1182. {
  1183. if (adev->gart.gart_funcs == NULL)
  1184. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1185. }
  1186. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1187. {
  1188. adev->mc.vm_fault.num_types = 1;
  1189. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1190. }
  1191. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1192. {
  1193. .type = AMD_IP_BLOCK_TYPE_GMC,
  1194. .major = 7,
  1195. .minor = 0,
  1196. .rev = 0,
  1197. .funcs = &gmc_v7_0_ip_funcs,
  1198. };
  1199. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1200. {
  1201. .type = AMD_IP_BLOCK_TYPE_GMC,
  1202. .major = 7,
  1203. .minor = 4,
  1204. .rev = 0,
  1205. .funcs = &gmc_v7_0_ip_funcs,
  1206. };