ci_dpm.c 205 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  47. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  48. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  49. #define MC_CG_ARB_FREQ_F0 0x0a
  50. #define MC_CG_ARB_FREQ_F1 0x0b
  51. #define MC_CG_ARB_FREQ_F2 0x0c
  52. #define MC_CG_ARB_FREQ_F3 0x0d
  53. #define SMC_RAM_END 0x40000
  54. #define VOLTAGE_SCALE 4
  55. #define VOLTAGE_VID_OFFSET_SCALE1 625
  56. #define VOLTAGE_VID_OFFSET_SCALE2 100
  57. static const struct ci_pt_defaults defaults_hawaii_xt =
  58. {
  59. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  60. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  61. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  62. };
  63. static const struct ci_pt_defaults defaults_hawaii_pro =
  64. {
  65. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  66. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  67. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  68. };
  69. static const struct ci_pt_defaults defaults_bonaire_xt =
  70. {
  71. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  72. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  73. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  74. };
  75. #if 0
  76. static const struct ci_pt_defaults defaults_bonaire_pro =
  77. {
  78. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  79. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  80. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  81. };
  82. #endif
  83. static const struct ci_pt_defaults defaults_saturn_xt =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  86. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  87. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  88. };
  89. #if 0
  90. static const struct ci_pt_defaults defaults_saturn_pro =
  91. {
  92. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  93. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  94. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  95. };
  96. #endif
  97. static const struct ci_pt_config_reg didt_config_ci[] =
  98. {
  99. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  166. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  167. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  168. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  169. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  170. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  171. { 0xFFFFFFFF }
  172. };
  173. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  174. {
  175. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  176. }
  177. #define MC_CG_ARB_FREQ_F0 0x0a
  178. #define MC_CG_ARB_FREQ_F1 0x0b
  179. #define MC_CG_ARB_FREQ_F2 0x0c
  180. #define MC_CG_ARB_FREQ_F3 0x0d
  181. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  182. u32 arb_freq_src, u32 arb_freq_dest)
  183. {
  184. u32 mc_arb_dram_timing;
  185. u32 mc_arb_dram_timing2;
  186. u32 burst_time;
  187. u32 mc_cg_config;
  188. switch (arb_freq_src) {
  189. case MC_CG_ARB_FREQ_F0:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  193. MC_ARB_BURST_TIME__STATE0__SHIFT;
  194. break;
  195. case MC_CG_ARB_FREQ_F1:
  196. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  197. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  198. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  199. MC_ARB_BURST_TIME__STATE1__SHIFT;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (arb_freq_dest) {
  205. case MC_CG_ARB_FREQ_F0:
  206. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE0_MASK);
  210. break;
  211. case MC_CG_ARB_FREQ_F1:
  212. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  213. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  214. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  215. ~MC_ARB_BURST_TIME__STATE1_MASK);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  221. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  222. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  223. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  224. return 0;
  225. }
  226. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  227. {
  228. u8 mc_para_index;
  229. if (memory_clock < 10000)
  230. mc_para_index = 0;
  231. else if (memory_clock >= 80000)
  232. mc_para_index = 0x0f;
  233. else
  234. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  235. return mc_para_index;
  236. }
  237. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  238. {
  239. u8 mc_para_index;
  240. if (strobe_mode) {
  241. if (memory_clock < 12500)
  242. mc_para_index = 0x00;
  243. else if (memory_clock > 47500)
  244. mc_para_index = 0x0f;
  245. else
  246. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  247. } else {
  248. if (memory_clock < 65000)
  249. mc_para_index = 0x00;
  250. else if (memory_clock > 135000)
  251. mc_para_index = 0x0f;
  252. else
  253. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  254. }
  255. return mc_para_index;
  256. }
  257. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  258. u32 max_voltage_steps,
  259. struct atom_voltage_table *voltage_table)
  260. {
  261. unsigned int i, diff;
  262. if (voltage_table->count <= max_voltage_steps)
  263. return;
  264. diff = voltage_table->count - max_voltage_steps;
  265. for (i = 0; i < max_voltage_steps; i++)
  266. voltage_table->entries[i] = voltage_table->entries[i + diff];
  267. voltage_table->count = max_voltage_steps;
  268. }
  269. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  270. struct atom_voltage_table_entry *voltage_table,
  271. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  272. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  273. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  274. u32 target_tdp);
  275. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  276. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  277. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  278. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  279. PPSMC_Msg msg, u32 parameter);
  280. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  281. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  282. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  283. {
  284. struct ci_power_info *pi = adev->pm.dpm.priv;
  285. return pi;
  286. }
  287. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  288. {
  289. struct ci_ps *ps = rps->ps_priv;
  290. return ps;
  291. }
  292. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  293. {
  294. struct ci_power_info *pi = ci_get_pi(adev);
  295. switch (adev->pdev->device) {
  296. case 0x6649:
  297. case 0x6650:
  298. case 0x6651:
  299. case 0x6658:
  300. case 0x665C:
  301. case 0x665D:
  302. default:
  303. pi->powertune_defaults = &defaults_bonaire_xt;
  304. break;
  305. case 0x6640:
  306. case 0x6641:
  307. case 0x6646:
  308. case 0x6647:
  309. pi->powertune_defaults = &defaults_saturn_xt;
  310. break;
  311. case 0x67B8:
  312. case 0x67B0:
  313. pi->powertune_defaults = &defaults_hawaii_xt;
  314. break;
  315. case 0x67BA:
  316. case 0x67B1:
  317. pi->powertune_defaults = &defaults_hawaii_pro;
  318. break;
  319. case 0x67A0:
  320. case 0x67A1:
  321. case 0x67A2:
  322. case 0x67A8:
  323. case 0x67A9:
  324. case 0x67AA:
  325. case 0x67B9:
  326. case 0x67BE:
  327. pi->powertune_defaults = &defaults_bonaire_xt;
  328. break;
  329. }
  330. pi->dte_tj_offset = 0;
  331. pi->caps_power_containment = true;
  332. pi->caps_cac = false;
  333. pi->caps_sq_ramping = false;
  334. pi->caps_db_ramping = false;
  335. pi->caps_td_ramping = false;
  336. pi->caps_tcp_ramping = false;
  337. if (pi->caps_power_containment) {
  338. pi->caps_cac = true;
  339. if (adev->asic_type == CHIP_HAWAII)
  340. pi->enable_bapm_feature = false;
  341. else
  342. pi->enable_bapm_feature = true;
  343. pi->enable_tdc_limit_feature = true;
  344. pi->enable_pkg_pwr_tracking_feature = true;
  345. }
  346. }
  347. static u8 ci_convert_to_vid(u16 vddc)
  348. {
  349. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  350. }
  351. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  352. {
  353. struct ci_power_info *pi = ci_get_pi(adev);
  354. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  355. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  356. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  357. u32 i;
  358. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  359. return -EINVAL;
  360. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  361. return -EINVAL;
  362. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  363. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  364. return -EINVAL;
  365. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  366. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  367. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  368. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  369. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  370. } else {
  371. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  372. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  373. }
  374. }
  375. return 0;
  376. }
  377. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  378. {
  379. struct ci_power_info *pi = ci_get_pi(adev);
  380. u8 *vid = pi->smc_powertune_table.VddCVid;
  381. u32 i;
  382. if (pi->vddc_voltage_table.count > 8)
  383. return -EINVAL;
  384. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  385. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  386. return 0;
  387. }
  388. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  389. {
  390. struct ci_power_info *pi = ci_get_pi(adev);
  391. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  392. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  393. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  394. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  395. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  396. return 0;
  397. }
  398. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  399. {
  400. struct ci_power_info *pi = ci_get_pi(adev);
  401. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  402. u16 tdc_limit;
  403. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  404. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  405. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  406. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  407. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  408. return 0;
  409. }
  410. static int ci_populate_dw8(struct amdgpu_device *adev)
  411. {
  412. struct ci_power_info *pi = ci_get_pi(adev);
  413. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  414. int ret;
  415. ret = amdgpu_ci_read_smc_sram_dword(adev,
  416. SMU7_FIRMWARE_HEADER_LOCATION +
  417. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  418. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  419. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  420. pi->sram_end);
  421. if (ret)
  422. return -EINVAL;
  423. else
  424. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  425. return 0;
  426. }
  427. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  428. {
  429. struct ci_power_info *pi = ci_get_pi(adev);
  430. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  431. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  432. adev->pm.dpm.fan.fan_output_sensitivity =
  433. adev->pm.dpm.fan.default_fan_output_sensitivity;
  434. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  435. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  436. return 0;
  437. }
  438. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  439. {
  440. struct ci_power_info *pi = ci_get_pi(adev);
  441. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  442. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  443. int i, min, max;
  444. min = max = hi_vid[0];
  445. for (i = 0; i < 8; i++) {
  446. if (0 != hi_vid[i]) {
  447. if (min > hi_vid[i])
  448. min = hi_vid[i];
  449. if (max < hi_vid[i])
  450. max = hi_vid[i];
  451. }
  452. if (0 != lo_vid[i]) {
  453. if (min > lo_vid[i])
  454. min = lo_vid[i];
  455. if (max < lo_vid[i])
  456. max = lo_vid[i];
  457. }
  458. }
  459. if ((min == 0) || (max == 0))
  460. return -EINVAL;
  461. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  462. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  463. return 0;
  464. }
  465. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  466. {
  467. struct ci_power_info *pi = ci_get_pi(adev);
  468. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  469. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  470. struct amdgpu_cac_tdp_table *cac_tdp_table =
  471. adev->pm.dpm.dyn_state.cac_tdp_table;
  472. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  473. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  474. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  475. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  476. return 0;
  477. }
  478. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  479. {
  480. struct ci_power_info *pi = ci_get_pi(adev);
  481. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  482. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  483. struct amdgpu_cac_tdp_table *cac_tdp_table =
  484. adev->pm.dpm.dyn_state.cac_tdp_table;
  485. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  486. int i, j, k;
  487. const u16 *def1;
  488. const u16 *def2;
  489. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  490. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  491. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  492. dpm_table->GpuTjMax =
  493. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  494. dpm_table->GpuTjHyst = 8;
  495. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  496. if (ppm) {
  497. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  498. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  499. } else {
  500. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  501. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  502. }
  503. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  504. def1 = pt_defaults->bapmti_r;
  505. def2 = pt_defaults->bapmti_rc;
  506. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  507. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  508. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  509. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  510. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  511. def1++;
  512. def2++;
  513. }
  514. }
  515. }
  516. return 0;
  517. }
  518. static int ci_populate_pm_base(struct amdgpu_device *adev)
  519. {
  520. struct ci_power_info *pi = ci_get_pi(adev);
  521. u32 pm_fuse_table_offset;
  522. int ret;
  523. if (pi->caps_power_containment) {
  524. ret = amdgpu_ci_read_smc_sram_dword(adev,
  525. SMU7_FIRMWARE_HEADER_LOCATION +
  526. offsetof(SMU7_Firmware_Header, PmFuseTable),
  527. &pm_fuse_table_offset, pi->sram_end);
  528. if (ret)
  529. return ret;
  530. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  531. if (ret)
  532. return ret;
  533. ret = ci_populate_vddc_vid(adev);
  534. if (ret)
  535. return ret;
  536. ret = ci_populate_svi_load_line(adev);
  537. if (ret)
  538. return ret;
  539. ret = ci_populate_tdc_limit(adev);
  540. if (ret)
  541. return ret;
  542. ret = ci_populate_dw8(adev);
  543. if (ret)
  544. return ret;
  545. ret = ci_populate_fuzzy_fan(adev);
  546. if (ret)
  547. return ret;
  548. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  549. if (ret)
  550. return ret;
  551. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  552. if (ret)
  553. return ret;
  554. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  555. (u8 *)&pi->smc_powertune_table,
  556. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  557. if (ret)
  558. return ret;
  559. }
  560. return 0;
  561. }
  562. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  563. {
  564. struct ci_power_info *pi = ci_get_pi(adev);
  565. u32 data;
  566. if (pi->caps_sq_ramping) {
  567. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  568. if (enable)
  569. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  570. else
  571. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  572. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  573. }
  574. if (pi->caps_db_ramping) {
  575. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  576. if (enable)
  577. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  578. else
  579. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  580. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  581. }
  582. if (pi->caps_td_ramping) {
  583. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  584. if (enable)
  585. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  586. else
  587. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  588. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  589. }
  590. if (pi->caps_tcp_ramping) {
  591. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  592. if (enable)
  593. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  594. else
  595. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  596. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  597. }
  598. }
  599. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  600. const struct ci_pt_config_reg *cac_config_regs)
  601. {
  602. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  603. u32 data;
  604. u32 cache = 0;
  605. if (config_regs == NULL)
  606. return -EINVAL;
  607. while (config_regs->offset != 0xFFFFFFFF) {
  608. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  609. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  610. } else {
  611. switch (config_regs->type) {
  612. case CISLANDS_CONFIGREG_SMC_IND:
  613. data = RREG32_SMC(config_regs->offset);
  614. break;
  615. case CISLANDS_CONFIGREG_DIDT_IND:
  616. data = RREG32_DIDT(config_regs->offset);
  617. break;
  618. default:
  619. data = RREG32(config_regs->offset);
  620. break;
  621. }
  622. data &= ~config_regs->mask;
  623. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  624. data |= cache;
  625. switch (config_regs->type) {
  626. case CISLANDS_CONFIGREG_SMC_IND:
  627. WREG32_SMC(config_regs->offset, data);
  628. break;
  629. case CISLANDS_CONFIGREG_DIDT_IND:
  630. WREG32_DIDT(config_regs->offset, data);
  631. break;
  632. default:
  633. WREG32(config_regs->offset, data);
  634. break;
  635. }
  636. cache = 0;
  637. }
  638. config_regs++;
  639. }
  640. return 0;
  641. }
  642. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  643. {
  644. struct ci_power_info *pi = ci_get_pi(adev);
  645. int ret;
  646. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  647. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  648. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  649. if (enable) {
  650. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  651. if (ret) {
  652. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  653. return ret;
  654. }
  655. }
  656. ci_do_enable_didt(adev, enable);
  657. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  658. }
  659. return 0;
  660. }
  661. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  662. {
  663. struct ci_power_info *pi = ci_get_pi(adev);
  664. PPSMC_Result smc_result;
  665. int ret = 0;
  666. if (enable) {
  667. pi->power_containment_features = 0;
  668. if (pi->caps_power_containment) {
  669. if (pi->enable_bapm_feature) {
  670. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  671. if (smc_result != PPSMC_Result_OK)
  672. ret = -EINVAL;
  673. else
  674. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  675. }
  676. if (pi->enable_tdc_limit_feature) {
  677. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  678. if (smc_result != PPSMC_Result_OK)
  679. ret = -EINVAL;
  680. else
  681. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  682. }
  683. if (pi->enable_pkg_pwr_tracking_feature) {
  684. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  685. if (smc_result != PPSMC_Result_OK) {
  686. ret = -EINVAL;
  687. } else {
  688. struct amdgpu_cac_tdp_table *cac_tdp_table =
  689. adev->pm.dpm.dyn_state.cac_tdp_table;
  690. u32 default_pwr_limit =
  691. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  692. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  693. ci_set_power_limit(adev, default_pwr_limit);
  694. }
  695. }
  696. }
  697. } else {
  698. if (pi->caps_power_containment && pi->power_containment_features) {
  699. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  700. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  701. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  702. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  703. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  704. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  705. pi->power_containment_features = 0;
  706. }
  707. }
  708. return ret;
  709. }
  710. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  711. {
  712. struct ci_power_info *pi = ci_get_pi(adev);
  713. PPSMC_Result smc_result;
  714. int ret = 0;
  715. if (pi->caps_cac) {
  716. if (enable) {
  717. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  718. if (smc_result != PPSMC_Result_OK) {
  719. ret = -EINVAL;
  720. pi->cac_enabled = false;
  721. } else {
  722. pi->cac_enabled = true;
  723. }
  724. } else if (pi->cac_enabled) {
  725. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  726. pi->cac_enabled = false;
  727. }
  728. }
  729. return ret;
  730. }
  731. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  732. bool enable)
  733. {
  734. struct ci_power_info *pi = ci_get_pi(adev);
  735. PPSMC_Result smc_result = PPSMC_Result_OK;
  736. if (pi->thermal_sclk_dpm_enabled) {
  737. if (enable)
  738. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  739. else
  740. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  741. }
  742. if (smc_result == PPSMC_Result_OK)
  743. return 0;
  744. else
  745. return -EINVAL;
  746. }
  747. static int ci_power_control_set_level(struct amdgpu_device *adev)
  748. {
  749. struct ci_power_info *pi = ci_get_pi(adev);
  750. struct amdgpu_cac_tdp_table *cac_tdp_table =
  751. adev->pm.dpm.dyn_state.cac_tdp_table;
  752. s32 adjust_percent;
  753. s32 target_tdp;
  754. int ret = 0;
  755. bool adjust_polarity = false; /* ??? */
  756. if (pi->caps_power_containment) {
  757. adjust_percent = adjust_polarity ?
  758. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  759. target_tdp = ((100 + adjust_percent) *
  760. (s32)cac_tdp_table->configurable_tdp) / 100;
  761. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  762. }
  763. return ret;
  764. }
  765. static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  766. {
  767. struct ci_power_info *pi = ci_get_pi(adev);
  768. pi->uvd_power_gated = gate;
  769. if (gate) {
  770. /* stop the UVD block */
  771. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  772. AMD_PG_STATE_GATE);
  773. ci_update_uvd_dpm(adev, gate);
  774. } else {
  775. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  776. AMD_PG_STATE_UNGATE);
  777. ci_update_uvd_dpm(adev, gate);
  778. }
  779. }
  780. static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
  781. {
  782. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  783. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  784. if (vblank_time < switch_limit)
  785. return true;
  786. else
  787. return false;
  788. }
  789. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  790. struct amdgpu_ps *rps)
  791. {
  792. struct ci_ps *ps = ci_get_ps(rps);
  793. struct ci_power_info *pi = ci_get_pi(adev);
  794. struct amdgpu_clock_and_voltage_limits *max_limits;
  795. bool disable_mclk_switching;
  796. u32 sclk, mclk;
  797. int i;
  798. if (rps->vce_active) {
  799. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  800. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  801. } else {
  802. rps->evclk = 0;
  803. rps->ecclk = 0;
  804. }
  805. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  806. ci_dpm_vblank_too_short(adev))
  807. disable_mclk_switching = true;
  808. else
  809. disable_mclk_switching = false;
  810. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  811. pi->battery_state = true;
  812. else
  813. pi->battery_state = false;
  814. if (adev->pm.dpm.ac_power)
  815. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  816. else
  817. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  818. if (adev->pm.dpm.ac_power == false) {
  819. for (i = 0; i < ps->performance_level_count; i++) {
  820. if (ps->performance_levels[i].mclk > max_limits->mclk)
  821. ps->performance_levels[i].mclk = max_limits->mclk;
  822. if (ps->performance_levels[i].sclk > max_limits->sclk)
  823. ps->performance_levels[i].sclk = max_limits->sclk;
  824. }
  825. }
  826. /* XXX validate the min clocks required for display */
  827. if (disable_mclk_switching) {
  828. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  829. sclk = ps->performance_levels[0].sclk;
  830. } else {
  831. mclk = ps->performance_levels[0].mclk;
  832. sclk = ps->performance_levels[0].sclk;
  833. }
  834. if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
  835. sclk = adev->pm.pm_display_cfg.min_core_set_clock;
  836. if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
  837. mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
  838. if (rps->vce_active) {
  839. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  840. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  841. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  842. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  843. }
  844. ps->performance_levels[0].sclk = sclk;
  845. ps->performance_levels[0].mclk = mclk;
  846. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  847. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  848. if (disable_mclk_switching) {
  849. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  850. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  851. } else {
  852. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  853. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  854. }
  855. }
  856. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  857. int min_temp, int max_temp)
  858. {
  859. int low_temp = 0 * 1000;
  860. int high_temp = 255 * 1000;
  861. u32 tmp;
  862. if (low_temp < min_temp)
  863. low_temp = min_temp;
  864. if (high_temp > max_temp)
  865. high_temp = max_temp;
  866. if (high_temp < low_temp) {
  867. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  868. return -EINVAL;
  869. }
  870. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  871. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  872. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  873. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  874. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  875. #if 0
  876. /* XXX: need to figure out how to handle this properly */
  877. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  878. tmp &= DIG_THERM_DPM_MASK;
  879. tmp |= DIG_THERM_DPM(high_temp / 1000);
  880. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  881. #endif
  882. adev->pm.dpm.thermal.min_temp = low_temp;
  883. adev->pm.dpm.thermal.max_temp = high_temp;
  884. return 0;
  885. }
  886. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  887. bool enable)
  888. {
  889. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  890. PPSMC_Result result;
  891. if (enable) {
  892. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  893. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  894. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  895. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  896. if (result != PPSMC_Result_OK) {
  897. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  898. return -EINVAL;
  899. }
  900. } else {
  901. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  902. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  903. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  904. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  905. if (result != PPSMC_Result_OK) {
  906. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  907. return -EINVAL;
  908. }
  909. }
  910. return 0;
  911. }
  912. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  913. {
  914. struct ci_power_info *pi = ci_get_pi(adev);
  915. u32 tmp;
  916. if (pi->fan_ctrl_is_in_default_mode) {
  917. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  918. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  919. pi->fan_ctrl_default_mode = tmp;
  920. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  921. >> CG_FDO_CTRL2__TMIN__SHIFT;
  922. pi->t_min = tmp;
  923. pi->fan_ctrl_is_in_default_mode = false;
  924. }
  925. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  926. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  927. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  928. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  929. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  930. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  931. }
  932. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  933. {
  934. struct ci_power_info *pi = ci_get_pi(adev);
  935. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  936. u32 duty100;
  937. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  938. u16 fdo_min, slope1, slope2;
  939. u32 reference_clock, tmp;
  940. int ret;
  941. u64 tmp64;
  942. if (!pi->fan_table_start) {
  943. adev->pm.dpm.fan.ucode_fan_control = false;
  944. return 0;
  945. }
  946. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  947. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  948. if (duty100 == 0) {
  949. adev->pm.dpm.fan.ucode_fan_control = false;
  950. return 0;
  951. }
  952. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  953. do_div(tmp64, 10000);
  954. fdo_min = (u16)tmp64;
  955. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  956. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  957. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  958. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  959. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  960. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  961. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  962. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  963. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  964. fan_table.Slope1 = cpu_to_be16(slope1);
  965. fan_table.Slope2 = cpu_to_be16(slope2);
  966. fan_table.FdoMin = cpu_to_be16(fdo_min);
  967. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  968. fan_table.HystUp = cpu_to_be16(1);
  969. fan_table.HystSlope = cpu_to_be16(1);
  970. fan_table.TempRespLim = cpu_to_be16(5);
  971. reference_clock = amdgpu_asic_get_xclk(adev);
  972. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  973. reference_clock) / 1600);
  974. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  975. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  976. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  977. fan_table.TempSrc = (uint8_t)tmp;
  978. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  979. pi->fan_table_start,
  980. (u8 *)(&fan_table),
  981. sizeof(fan_table),
  982. pi->sram_end);
  983. if (ret) {
  984. DRM_ERROR("Failed to load fan table to the SMC.");
  985. adev->pm.dpm.fan.ucode_fan_control = false;
  986. }
  987. return 0;
  988. }
  989. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  990. {
  991. struct ci_power_info *pi = ci_get_pi(adev);
  992. PPSMC_Result ret;
  993. if (pi->caps_od_fuzzy_fan_control_support) {
  994. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  995. PPSMC_StartFanControl,
  996. FAN_CONTROL_FUZZY);
  997. if (ret != PPSMC_Result_OK)
  998. return -EINVAL;
  999. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1000. PPSMC_MSG_SetFanPwmMax,
  1001. adev->pm.dpm.fan.default_max_fan_pwm);
  1002. if (ret != PPSMC_Result_OK)
  1003. return -EINVAL;
  1004. } else {
  1005. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1006. PPSMC_StartFanControl,
  1007. FAN_CONTROL_TABLE);
  1008. if (ret != PPSMC_Result_OK)
  1009. return -EINVAL;
  1010. }
  1011. pi->fan_is_controlled_by_smc = true;
  1012. return 0;
  1013. }
  1014. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  1015. {
  1016. PPSMC_Result ret;
  1017. struct ci_power_info *pi = ci_get_pi(adev);
  1018. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1019. if (ret == PPSMC_Result_OK) {
  1020. pi->fan_is_controlled_by_smc = false;
  1021. return 0;
  1022. } else {
  1023. return -EINVAL;
  1024. }
  1025. }
  1026. static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  1027. u32 *speed)
  1028. {
  1029. u32 duty, duty100;
  1030. u64 tmp64;
  1031. if (adev->pm.no_fan)
  1032. return -ENOENT;
  1033. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1034. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1035. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1036. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1037. if (duty100 == 0)
  1038. return -EINVAL;
  1039. tmp64 = (u64)duty * 100;
  1040. do_div(tmp64, duty100);
  1041. *speed = (u32)tmp64;
  1042. if (*speed > 100)
  1043. *speed = 100;
  1044. return 0;
  1045. }
  1046. static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  1047. u32 speed)
  1048. {
  1049. u32 tmp;
  1050. u32 duty, duty100;
  1051. u64 tmp64;
  1052. struct ci_power_info *pi = ci_get_pi(adev);
  1053. if (adev->pm.no_fan)
  1054. return -ENOENT;
  1055. if (pi->fan_is_controlled_by_smc)
  1056. return -EINVAL;
  1057. if (speed > 100)
  1058. return -EINVAL;
  1059. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1060. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1061. if (duty100 == 0)
  1062. return -EINVAL;
  1063. tmp64 = (u64)speed * duty100;
  1064. do_div(tmp64, 100);
  1065. duty = (u32)tmp64;
  1066. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1067. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1068. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1069. return 0;
  1070. }
  1071. static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  1072. {
  1073. switch (mode) {
  1074. case AMD_FAN_CTRL_NONE:
  1075. if (adev->pm.dpm.fan.ucode_fan_control)
  1076. ci_fan_ctrl_stop_smc_fan_control(adev);
  1077. ci_dpm_set_fan_speed_percent(adev, 100);
  1078. break;
  1079. case AMD_FAN_CTRL_MANUAL:
  1080. if (adev->pm.dpm.fan.ucode_fan_control)
  1081. ci_fan_ctrl_stop_smc_fan_control(adev);
  1082. break;
  1083. case AMD_FAN_CTRL_AUTO:
  1084. if (adev->pm.dpm.fan.ucode_fan_control)
  1085. ci_thermal_start_smc_fan_control(adev);
  1086. break;
  1087. default:
  1088. break;
  1089. }
  1090. }
  1091. static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  1092. {
  1093. struct ci_power_info *pi = ci_get_pi(adev);
  1094. if (pi->fan_is_controlled_by_smc)
  1095. return AMD_FAN_CTRL_AUTO;
  1096. else
  1097. return AMD_FAN_CTRL_MANUAL;
  1098. }
  1099. #if 0
  1100. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1101. u32 *speed)
  1102. {
  1103. u32 tach_period;
  1104. u32 xclk = amdgpu_asic_get_xclk(adev);
  1105. if (adev->pm.no_fan)
  1106. return -ENOENT;
  1107. if (adev->pm.fan_pulses_per_revolution == 0)
  1108. return -ENOENT;
  1109. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1110. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1111. if (tach_period == 0)
  1112. return -ENOENT;
  1113. *speed = 60 * xclk * 10000 / tach_period;
  1114. return 0;
  1115. }
  1116. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1117. u32 speed)
  1118. {
  1119. u32 tach_period, tmp;
  1120. u32 xclk = amdgpu_asic_get_xclk(adev);
  1121. if (adev->pm.no_fan)
  1122. return -ENOENT;
  1123. if (adev->pm.fan_pulses_per_revolution == 0)
  1124. return -ENOENT;
  1125. if ((speed < adev->pm.fan_min_rpm) ||
  1126. (speed > adev->pm.fan_max_rpm))
  1127. return -EINVAL;
  1128. if (adev->pm.dpm.fan.ucode_fan_control)
  1129. ci_fan_ctrl_stop_smc_fan_control(adev);
  1130. tach_period = 60 * xclk * 10000 / (8 * speed);
  1131. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1132. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1133. WREG32_SMC(CG_TACH_CTRL, tmp);
  1134. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1135. return 0;
  1136. }
  1137. #endif
  1138. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1139. {
  1140. struct ci_power_info *pi = ci_get_pi(adev);
  1141. u32 tmp;
  1142. if (!pi->fan_ctrl_is_in_default_mode) {
  1143. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1144. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1145. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1146. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1147. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1148. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1149. pi->fan_ctrl_is_in_default_mode = true;
  1150. }
  1151. }
  1152. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1153. {
  1154. if (adev->pm.dpm.fan.ucode_fan_control) {
  1155. ci_fan_ctrl_start_smc_fan_control(adev);
  1156. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1157. }
  1158. }
  1159. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1160. {
  1161. u32 tmp;
  1162. if (adev->pm.fan_pulses_per_revolution) {
  1163. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1164. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1165. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1166. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1167. }
  1168. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1169. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1170. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1171. }
  1172. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1173. {
  1174. int ret;
  1175. ci_thermal_initialize(adev);
  1176. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1177. if (ret)
  1178. return ret;
  1179. ret = ci_thermal_enable_alert(adev, true);
  1180. if (ret)
  1181. return ret;
  1182. if (adev->pm.dpm.fan.ucode_fan_control) {
  1183. ret = ci_thermal_setup_fan_table(adev);
  1184. if (ret)
  1185. return ret;
  1186. ci_thermal_start_smc_fan_control(adev);
  1187. }
  1188. return 0;
  1189. }
  1190. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1191. {
  1192. if (!adev->pm.no_fan)
  1193. ci_fan_ctrl_set_default_mode(adev);
  1194. }
  1195. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1196. u16 reg_offset, u32 *value)
  1197. {
  1198. struct ci_power_info *pi = ci_get_pi(adev);
  1199. return amdgpu_ci_read_smc_sram_dword(adev,
  1200. pi->soft_regs_start + reg_offset,
  1201. value, pi->sram_end);
  1202. }
  1203. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1204. u16 reg_offset, u32 value)
  1205. {
  1206. struct ci_power_info *pi = ci_get_pi(adev);
  1207. return amdgpu_ci_write_smc_sram_dword(adev,
  1208. pi->soft_regs_start + reg_offset,
  1209. value, pi->sram_end);
  1210. }
  1211. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1212. {
  1213. struct ci_power_info *pi = ci_get_pi(adev);
  1214. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1215. if (pi->caps_fps) {
  1216. u16 tmp;
  1217. tmp = 45;
  1218. table->FpsHighT = cpu_to_be16(tmp);
  1219. tmp = 30;
  1220. table->FpsLowT = cpu_to_be16(tmp);
  1221. }
  1222. }
  1223. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1224. {
  1225. struct ci_power_info *pi = ci_get_pi(adev);
  1226. int ret = 0;
  1227. u32 low_sclk_interrupt_t = 0;
  1228. if (pi->caps_sclk_throttle_low_notification) {
  1229. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1230. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1231. pi->dpm_table_start +
  1232. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1233. (u8 *)&low_sclk_interrupt_t,
  1234. sizeof(u32), pi->sram_end);
  1235. }
  1236. return ret;
  1237. }
  1238. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1239. {
  1240. struct ci_power_info *pi = ci_get_pi(adev);
  1241. u16 leakage_id, virtual_voltage_id;
  1242. u16 vddc, vddci;
  1243. int i;
  1244. pi->vddc_leakage.count = 0;
  1245. pi->vddci_leakage.count = 0;
  1246. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1247. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1248. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1249. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1250. continue;
  1251. if (vddc != 0 && vddc != virtual_voltage_id) {
  1252. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1253. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1254. pi->vddc_leakage.count++;
  1255. }
  1256. }
  1257. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1258. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1259. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1260. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1261. virtual_voltage_id,
  1262. leakage_id) == 0) {
  1263. if (vddc != 0 && vddc != virtual_voltage_id) {
  1264. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1265. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1266. pi->vddc_leakage.count++;
  1267. }
  1268. if (vddci != 0 && vddci != virtual_voltage_id) {
  1269. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1270. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1271. pi->vddci_leakage.count++;
  1272. }
  1273. }
  1274. }
  1275. }
  1276. }
  1277. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1278. {
  1279. struct ci_power_info *pi = ci_get_pi(adev);
  1280. bool want_thermal_protection;
  1281. enum amdgpu_dpm_event_src dpm_event_src;
  1282. u32 tmp;
  1283. switch (sources) {
  1284. case 0:
  1285. default:
  1286. want_thermal_protection = false;
  1287. break;
  1288. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1289. want_thermal_protection = true;
  1290. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1291. break;
  1292. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1293. want_thermal_protection = true;
  1294. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1295. break;
  1296. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1297. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1298. want_thermal_protection = true;
  1299. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1300. break;
  1301. }
  1302. if (want_thermal_protection) {
  1303. #if 0
  1304. /* XXX: need to figure out how to handle this properly */
  1305. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1306. tmp &= DPM_EVENT_SRC_MASK;
  1307. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1308. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1309. #endif
  1310. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1311. if (pi->thermal_protection)
  1312. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1313. else
  1314. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1315. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1316. } else {
  1317. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1318. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1319. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1320. }
  1321. }
  1322. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1323. enum amdgpu_dpm_auto_throttle_src source,
  1324. bool enable)
  1325. {
  1326. struct ci_power_info *pi = ci_get_pi(adev);
  1327. if (enable) {
  1328. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1329. pi->active_auto_throttle_sources |= 1 << source;
  1330. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1331. }
  1332. } else {
  1333. if (pi->active_auto_throttle_sources & (1 << source)) {
  1334. pi->active_auto_throttle_sources &= ~(1 << source);
  1335. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1336. }
  1337. }
  1338. }
  1339. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1340. {
  1341. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1342. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1343. }
  1344. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1345. {
  1346. struct ci_power_info *pi = ci_get_pi(adev);
  1347. PPSMC_Result smc_result;
  1348. if (!pi->need_update_smu7_dpm_table)
  1349. return 0;
  1350. if ((!pi->sclk_dpm_key_disabled) &&
  1351. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1352. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1353. if (smc_result != PPSMC_Result_OK)
  1354. return -EINVAL;
  1355. }
  1356. if ((!pi->mclk_dpm_key_disabled) &&
  1357. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1358. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1359. if (smc_result != PPSMC_Result_OK)
  1360. return -EINVAL;
  1361. }
  1362. pi->need_update_smu7_dpm_table = 0;
  1363. return 0;
  1364. }
  1365. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1366. {
  1367. struct ci_power_info *pi = ci_get_pi(adev);
  1368. PPSMC_Result smc_result;
  1369. if (enable) {
  1370. if (!pi->sclk_dpm_key_disabled) {
  1371. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1372. if (smc_result != PPSMC_Result_OK)
  1373. return -EINVAL;
  1374. }
  1375. if (!pi->mclk_dpm_key_disabled) {
  1376. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1377. if (smc_result != PPSMC_Result_OK)
  1378. return -EINVAL;
  1379. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1380. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1381. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1382. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1383. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1384. udelay(10);
  1385. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1386. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1387. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1388. }
  1389. } else {
  1390. if (!pi->sclk_dpm_key_disabled) {
  1391. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1392. if (smc_result != PPSMC_Result_OK)
  1393. return -EINVAL;
  1394. }
  1395. if (!pi->mclk_dpm_key_disabled) {
  1396. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1397. if (smc_result != PPSMC_Result_OK)
  1398. return -EINVAL;
  1399. }
  1400. }
  1401. return 0;
  1402. }
  1403. static int ci_start_dpm(struct amdgpu_device *adev)
  1404. {
  1405. struct ci_power_info *pi = ci_get_pi(adev);
  1406. PPSMC_Result smc_result;
  1407. int ret;
  1408. u32 tmp;
  1409. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1410. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1411. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1412. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1413. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1414. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1415. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1416. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1417. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1418. if (smc_result != PPSMC_Result_OK)
  1419. return -EINVAL;
  1420. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1421. if (ret)
  1422. return ret;
  1423. if (!pi->pcie_dpm_key_disabled) {
  1424. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1425. if (smc_result != PPSMC_Result_OK)
  1426. return -EINVAL;
  1427. }
  1428. return 0;
  1429. }
  1430. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1431. {
  1432. struct ci_power_info *pi = ci_get_pi(adev);
  1433. PPSMC_Result smc_result;
  1434. if (!pi->need_update_smu7_dpm_table)
  1435. return 0;
  1436. if ((!pi->sclk_dpm_key_disabled) &&
  1437. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1438. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1439. if (smc_result != PPSMC_Result_OK)
  1440. return -EINVAL;
  1441. }
  1442. if ((!pi->mclk_dpm_key_disabled) &&
  1443. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1444. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1445. if (smc_result != PPSMC_Result_OK)
  1446. return -EINVAL;
  1447. }
  1448. return 0;
  1449. }
  1450. static int ci_stop_dpm(struct amdgpu_device *adev)
  1451. {
  1452. struct ci_power_info *pi = ci_get_pi(adev);
  1453. PPSMC_Result smc_result;
  1454. int ret;
  1455. u32 tmp;
  1456. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1457. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1458. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1459. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1460. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1461. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1462. if (!pi->pcie_dpm_key_disabled) {
  1463. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1464. if (smc_result != PPSMC_Result_OK)
  1465. return -EINVAL;
  1466. }
  1467. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1468. if (ret)
  1469. return ret;
  1470. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1471. if (smc_result != PPSMC_Result_OK)
  1472. return -EINVAL;
  1473. return 0;
  1474. }
  1475. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1476. {
  1477. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1478. if (enable)
  1479. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1480. else
  1481. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1482. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1483. }
  1484. #if 0
  1485. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1486. bool ac_power)
  1487. {
  1488. struct ci_power_info *pi = ci_get_pi(adev);
  1489. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1490. adev->pm.dpm.dyn_state.cac_tdp_table;
  1491. u32 power_limit;
  1492. if (ac_power)
  1493. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1494. else
  1495. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1496. ci_set_power_limit(adev, power_limit);
  1497. if (pi->caps_automatic_dc_transition) {
  1498. if (ac_power)
  1499. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1500. else
  1501. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1502. }
  1503. return 0;
  1504. }
  1505. #endif
  1506. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1507. PPSMC_Msg msg, u32 parameter)
  1508. {
  1509. WREG32(mmSMC_MSG_ARG_0, parameter);
  1510. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1511. }
  1512. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1513. PPSMC_Msg msg, u32 *parameter)
  1514. {
  1515. PPSMC_Result smc_result;
  1516. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1517. if ((smc_result == PPSMC_Result_OK) && parameter)
  1518. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1519. return smc_result;
  1520. }
  1521. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1522. {
  1523. struct ci_power_info *pi = ci_get_pi(adev);
  1524. if (!pi->sclk_dpm_key_disabled) {
  1525. PPSMC_Result smc_result =
  1526. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1527. if (smc_result != PPSMC_Result_OK)
  1528. return -EINVAL;
  1529. }
  1530. return 0;
  1531. }
  1532. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1533. {
  1534. struct ci_power_info *pi = ci_get_pi(adev);
  1535. if (!pi->mclk_dpm_key_disabled) {
  1536. PPSMC_Result smc_result =
  1537. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1538. if (smc_result != PPSMC_Result_OK)
  1539. return -EINVAL;
  1540. }
  1541. return 0;
  1542. }
  1543. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1544. {
  1545. struct ci_power_info *pi = ci_get_pi(adev);
  1546. if (!pi->pcie_dpm_key_disabled) {
  1547. PPSMC_Result smc_result =
  1548. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1549. if (smc_result != PPSMC_Result_OK)
  1550. return -EINVAL;
  1551. }
  1552. return 0;
  1553. }
  1554. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1555. {
  1556. struct ci_power_info *pi = ci_get_pi(adev);
  1557. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1558. PPSMC_Result smc_result =
  1559. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1560. if (smc_result != PPSMC_Result_OK)
  1561. return -EINVAL;
  1562. }
  1563. return 0;
  1564. }
  1565. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1566. u32 target_tdp)
  1567. {
  1568. PPSMC_Result smc_result =
  1569. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1570. if (smc_result != PPSMC_Result_OK)
  1571. return -EINVAL;
  1572. return 0;
  1573. }
  1574. #if 0
  1575. static int ci_set_boot_state(struct amdgpu_device *adev)
  1576. {
  1577. return ci_enable_sclk_mclk_dpm(adev, false);
  1578. }
  1579. #endif
  1580. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1581. {
  1582. u32 sclk_freq;
  1583. PPSMC_Result smc_result =
  1584. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1585. PPSMC_MSG_API_GetSclkFrequency,
  1586. &sclk_freq);
  1587. if (smc_result != PPSMC_Result_OK)
  1588. sclk_freq = 0;
  1589. return sclk_freq;
  1590. }
  1591. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1592. {
  1593. u32 mclk_freq;
  1594. PPSMC_Result smc_result =
  1595. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1596. PPSMC_MSG_API_GetMclkFrequency,
  1597. &mclk_freq);
  1598. if (smc_result != PPSMC_Result_OK)
  1599. mclk_freq = 0;
  1600. return mclk_freq;
  1601. }
  1602. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1603. {
  1604. int i;
  1605. amdgpu_ci_program_jump_on_start(adev);
  1606. amdgpu_ci_start_smc_clock(adev);
  1607. amdgpu_ci_start_smc(adev);
  1608. for (i = 0; i < adev->usec_timeout; i++) {
  1609. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1610. break;
  1611. }
  1612. }
  1613. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1614. {
  1615. amdgpu_ci_reset_smc(adev);
  1616. amdgpu_ci_stop_smc_clock(adev);
  1617. }
  1618. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1619. {
  1620. struct ci_power_info *pi = ci_get_pi(adev);
  1621. u32 tmp;
  1622. int ret;
  1623. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1624. SMU7_FIRMWARE_HEADER_LOCATION +
  1625. offsetof(SMU7_Firmware_Header, DpmTable),
  1626. &tmp, pi->sram_end);
  1627. if (ret)
  1628. return ret;
  1629. pi->dpm_table_start = tmp;
  1630. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1631. SMU7_FIRMWARE_HEADER_LOCATION +
  1632. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1633. &tmp, pi->sram_end);
  1634. if (ret)
  1635. return ret;
  1636. pi->soft_regs_start = tmp;
  1637. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1638. SMU7_FIRMWARE_HEADER_LOCATION +
  1639. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1640. &tmp, pi->sram_end);
  1641. if (ret)
  1642. return ret;
  1643. pi->mc_reg_table_start = tmp;
  1644. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1645. SMU7_FIRMWARE_HEADER_LOCATION +
  1646. offsetof(SMU7_Firmware_Header, FanTable),
  1647. &tmp, pi->sram_end);
  1648. if (ret)
  1649. return ret;
  1650. pi->fan_table_start = tmp;
  1651. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1652. SMU7_FIRMWARE_HEADER_LOCATION +
  1653. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1654. &tmp, pi->sram_end);
  1655. if (ret)
  1656. return ret;
  1657. pi->arb_table_start = tmp;
  1658. return 0;
  1659. }
  1660. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1661. {
  1662. struct ci_power_info *pi = ci_get_pi(adev);
  1663. pi->clock_registers.cg_spll_func_cntl =
  1664. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1665. pi->clock_registers.cg_spll_func_cntl_2 =
  1666. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1667. pi->clock_registers.cg_spll_func_cntl_3 =
  1668. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1669. pi->clock_registers.cg_spll_func_cntl_4 =
  1670. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1671. pi->clock_registers.cg_spll_spread_spectrum =
  1672. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1673. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1674. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1675. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1676. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1677. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1678. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1679. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1680. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1681. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1682. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1683. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1684. }
  1685. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1686. {
  1687. struct ci_power_info *pi = ci_get_pi(adev);
  1688. pi->low_sclk_interrupt_t = 0;
  1689. }
  1690. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1691. bool enable)
  1692. {
  1693. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1694. if (enable)
  1695. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1696. else
  1697. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1698. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1699. }
  1700. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1701. {
  1702. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1703. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1704. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1705. }
  1706. #if 0
  1707. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1708. {
  1709. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1710. udelay(25000);
  1711. return 0;
  1712. }
  1713. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1714. {
  1715. int i;
  1716. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1717. udelay(7000);
  1718. for (i = 0; i < adev->usec_timeout; i++) {
  1719. if (RREG32(mmSMC_RESP_0) == 1)
  1720. break;
  1721. udelay(1000);
  1722. }
  1723. return 0;
  1724. }
  1725. #endif
  1726. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1727. bool has_display)
  1728. {
  1729. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1730. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1731. }
  1732. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1733. bool enable)
  1734. {
  1735. struct ci_power_info *pi = ci_get_pi(adev);
  1736. if (enable) {
  1737. if (pi->caps_sclk_ds) {
  1738. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1739. return -EINVAL;
  1740. } else {
  1741. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1742. return -EINVAL;
  1743. }
  1744. } else {
  1745. if (pi->caps_sclk_ds) {
  1746. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1747. return -EINVAL;
  1748. }
  1749. }
  1750. return 0;
  1751. }
  1752. static void ci_program_display_gap(struct amdgpu_device *adev)
  1753. {
  1754. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1755. u32 pre_vbi_time_in_us;
  1756. u32 frame_time_in_us;
  1757. u32 ref_clock = adev->clock.spll.reference_freq;
  1758. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1759. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1760. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1761. if (adev->pm.dpm.new_active_crtc_count > 0)
  1762. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1763. else
  1764. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1765. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1766. if (refresh_rate == 0)
  1767. refresh_rate = 60;
  1768. if (vblank_time == 0xffffffff)
  1769. vblank_time = 500;
  1770. frame_time_in_us = 1000000 / refresh_rate;
  1771. pre_vbi_time_in_us =
  1772. frame_time_in_us - 200 - vblank_time;
  1773. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1774. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1775. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1776. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1777. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1778. }
  1779. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1780. {
  1781. struct ci_power_info *pi = ci_get_pi(adev);
  1782. u32 tmp;
  1783. if (enable) {
  1784. if (pi->caps_sclk_ss_support) {
  1785. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1786. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1787. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1788. }
  1789. } else {
  1790. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1791. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1792. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1793. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1794. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1795. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1796. }
  1797. }
  1798. static void ci_program_sstp(struct amdgpu_device *adev)
  1799. {
  1800. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1801. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1802. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1803. }
  1804. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1805. {
  1806. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1807. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1808. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1809. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1810. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1811. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1812. }
  1813. static void ci_program_vc(struct amdgpu_device *adev)
  1814. {
  1815. u32 tmp;
  1816. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1817. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1818. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1819. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1820. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1821. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1822. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1823. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1824. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1825. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1826. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1827. }
  1828. static void ci_clear_vc(struct amdgpu_device *adev)
  1829. {
  1830. u32 tmp;
  1831. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1832. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1833. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1834. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1835. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1836. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1837. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1838. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1839. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1840. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1841. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1842. }
  1843. static int ci_upload_firmware(struct amdgpu_device *adev)
  1844. {
  1845. int i, ret;
  1846. if (amdgpu_ci_is_smc_running(adev)) {
  1847. DRM_INFO("smc is running, no need to load smc firmware\n");
  1848. return 0;
  1849. }
  1850. for (i = 0; i < adev->usec_timeout; i++) {
  1851. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1852. break;
  1853. }
  1854. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1855. amdgpu_ci_stop_smc_clock(adev);
  1856. amdgpu_ci_reset_smc(adev);
  1857. ret = amdgpu_ci_load_smc_ucode(adev, SMC_RAM_END);
  1858. return ret;
  1859. }
  1860. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1861. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1862. struct atom_voltage_table *voltage_table)
  1863. {
  1864. u32 i;
  1865. if (voltage_dependency_table == NULL)
  1866. return -EINVAL;
  1867. voltage_table->mask_low = 0;
  1868. voltage_table->phase_delay = 0;
  1869. voltage_table->count = voltage_dependency_table->count;
  1870. for (i = 0; i < voltage_table->count; i++) {
  1871. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1872. voltage_table->entries[i].smio_low = 0;
  1873. }
  1874. return 0;
  1875. }
  1876. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1877. {
  1878. struct ci_power_info *pi = ci_get_pi(adev);
  1879. int ret;
  1880. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1881. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1882. VOLTAGE_OBJ_GPIO_LUT,
  1883. &pi->vddc_voltage_table);
  1884. if (ret)
  1885. return ret;
  1886. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1887. ret = ci_get_svi2_voltage_table(adev,
  1888. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1889. &pi->vddc_voltage_table);
  1890. if (ret)
  1891. return ret;
  1892. }
  1893. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1894. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1895. &pi->vddc_voltage_table);
  1896. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1897. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1898. VOLTAGE_OBJ_GPIO_LUT,
  1899. &pi->vddci_voltage_table);
  1900. if (ret)
  1901. return ret;
  1902. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1903. ret = ci_get_svi2_voltage_table(adev,
  1904. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1905. &pi->vddci_voltage_table);
  1906. if (ret)
  1907. return ret;
  1908. }
  1909. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1910. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1911. &pi->vddci_voltage_table);
  1912. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1913. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1914. VOLTAGE_OBJ_GPIO_LUT,
  1915. &pi->mvdd_voltage_table);
  1916. if (ret)
  1917. return ret;
  1918. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1919. ret = ci_get_svi2_voltage_table(adev,
  1920. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1921. &pi->mvdd_voltage_table);
  1922. if (ret)
  1923. return ret;
  1924. }
  1925. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1926. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1927. &pi->mvdd_voltage_table);
  1928. return 0;
  1929. }
  1930. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1931. struct atom_voltage_table_entry *voltage_table,
  1932. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1933. {
  1934. int ret;
  1935. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1936. &smc_voltage_table->StdVoltageHiSidd,
  1937. &smc_voltage_table->StdVoltageLoSidd);
  1938. if (ret) {
  1939. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1940. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1941. }
  1942. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1943. smc_voltage_table->StdVoltageHiSidd =
  1944. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1945. smc_voltage_table->StdVoltageLoSidd =
  1946. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1947. }
  1948. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1949. SMU7_Discrete_DpmTable *table)
  1950. {
  1951. struct ci_power_info *pi = ci_get_pi(adev);
  1952. unsigned int count;
  1953. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1954. for (count = 0; count < table->VddcLevelCount; count++) {
  1955. ci_populate_smc_voltage_table(adev,
  1956. &pi->vddc_voltage_table.entries[count],
  1957. &table->VddcLevel[count]);
  1958. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1959. table->VddcLevel[count].Smio |=
  1960. pi->vddc_voltage_table.entries[count].smio_low;
  1961. else
  1962. table->VddcLevel[count].Smio = 0;
  1963. }
  1964. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1965. return 0;
  1966. }
  1967. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1968. SMU7_Discrete_DpmTable *table)
  1969. {
  1970. unsigned int count;
  1971. struct ci_power_info *pi = ci_get_pi(adev);
  1972. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1973. for (count = 0; count < table->VddciLevelCount; count++) {
  1974. ci_populate_smc_voltage_table(adev,
  1975. &pi->vddci_voltage_table.entries[count],
  1976. &table->VddciLevel[count]);
  1977. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1978. table->VddciLevel[count].Smio |=
  1979. pi->vddci_voltage_table.entries[count].smio_low;
  1980. else
  1981. table->VddciLevel[count].Smio = 0;
  1982. }
  1983. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1984. return 0;
  1985. }
  1986. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1987. SMU7_Discrete_DpmTable *table)
  1988. {
  1989. struct ci_power_info *pi = ci_get_pi(adev);
  1990. unsigned int count;
  1991. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1992. for (count = 0; count < table->MvddLevelCount; count++) {
  1993. ci_populate_smc_voltage_table(adev,
  1994. &pi->mvdd_voltage_table.entries[count],
  1995. &table->MvddLevel[count]);
  1996. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1997. table->MvddLevel[count].Smio |=
  1998. pi->mvdd_voltage_table.entries[count].smio_low;
  1999. else
  2000. table->MvddLevel[count].Smio = 0;
  2001. }
  2002. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  2003. return 0;
  2004. }
  2005. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  2006. SMU7_Discrete_DpmTable *table)
  2007. {
  2008. int ret;
  2009. ret = ci_populate_smc_vddc_table(adev, table);
  2010. if (ret)
  2011. return ret;
  2012. ret = ci_populate_smc_vddci_table(adev, table);
  2013. if (ret)
  2014. return ret;
  2015. ret = ci_populate_smc_mvdd_table(adev, table);
  2016. if (ret)
  2017. return ret;
  2018. return 0;
  2019. }
  2020. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  2021. SMU7_Discrete_VoltageLevel *voltage)
  2022. {
  2023. struct ci_power_info *pi = ci_get_pi(adev);
  2024. u32 i = 0;
  2025. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2026. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2027. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2028. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2029. break;
  2030. }
  2031. }
  2032. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2033. return -EINVAL;
  2034. }
  2035. return -EINVAL;
  2036. }
  2037. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2038. struct atom_voltage_table_entry *voltage_table,
  2039. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2040. {
  2041. u16 v_index, idx;
  2042. bool voltage_found = false;
  2043. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2044. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2045. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2046. return -EINVAL;
  2047. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2048. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2049. if (voltage_table->value ==
  2050. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2051. voltage_found = true;
  2052. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2053. idx = v_index;
  2054. else
  2055. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2056. *std_voltage_lo_sidd =
  2057. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2058. *std_voltage_hi_sidd =
  2059. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2060. break;
  2061. }
  2062. }
  2063. if (!voltage_found) {
  2064. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2065. if (voltage_table->value <=
  2066. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2067. voltage_found = true;
  2068. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2069. idx = v_index;
  2070. else
  2071. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2072. *std_voltage_lo_sidd =
  2073. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2074. *std_voltage_hi_sidd =
  2075. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2076. break;
  2077. }
  2078. }
  2079. }
  2080. }
  2081. return 0;
  2082. }
  2083. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2084. const struct amdgpu_phase_shedding_limits_table *limits,
  2085. u32 sclk,
  2086. u32 *phase_shedding)
  2087. {
  2088. unsigned int i;
  2089. *phase_shedding = 1;
  2090. for (i = 0; i < limits->count; i++) {
  2091. if (sclk < limits->entries[i].sclk) {
  2092. *phase_shedding = i;
  2093. break;
  2094. }
  2095. }
  2096. }
  2097. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2098. const struct amdgpu_phase_shedding_limits_table *limits,
  2099. u32 mclk,
  2100. u32 *phase_shedding)
  2101. {
  2102. unsigned int i;
  2103. *phase_shedding = 1;
  2104. for (i = 0; i < limits->count; i++) {
  2105. if (mclk < limits->entries[i].mclk) {
  2106. *phase_shedding = i;
  2107. break;
  2108. }
  2109. }
  2110. }
  2111. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2112. {
  2113. struct ci_power_info *pi = ci_get_pi(adev);
  2114. u32 tmp;
  2115. int ret;
  2116. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2117. &tmp, pi->sram_end);
  2118. if (ret)
  2119. return ret;
  2120. tmp &= 0x00FFFFFF;
  2121. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2122. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2123. tmp, pi->sram_end);
  2124. }
  2125. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2126. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2127. u32 clock, u32 *voltage)
  2128. {
  2129. u32 i = 0;
  2130. if (allowed_clock_voltage_table->count == 0)
  2131. return -EINVAL;
  2132. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2133. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2134. *voltage = allowed_clock_voltage_table->entries[i].v;
  2135. return 0;
  2136. }
  2137. }
  2138. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2139. return 0;
  2140. }
  2141. static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
  2142. {
  2143. u32 i;
  2144. u32 tmp;
  2145. u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
  2146. if (sclk < min)
  2147. return 0;
  2148. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2149. tmp = sclk >> i;
  2150. if (tmp >= min || i == 0)
  2151. break;
  2152. }
  2153. return (u8)i;
  2154. }
  2155. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2156. {
  2157. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2158. }
  2159. static int ci_reset_to_default(struct amdgpu_device *adev)
  2160. {
  2161. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2162. 0 : -EINVAL;
  2163. }
  2164. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2165. {
  2166. u32 tmp;
  2167. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2168. if (tmp == MC_CG_ARB_FREQ_F0)
  2169. return 0;
  2170. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2171. }
  2172. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2173. const u32 engine_clock,
  2174. const u32 memory_clock,
  2175. u32 *dram_timimg2)
  2176. {
  2177. bool patch;
  2178. u32 tmp, tmp2;
  2179. tmp = RREG32(mmMC_SEQ_MISC0);
  2180. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2181. if (patch &&
  2182. ((adev->pdev->device == 0x67B0) ||
  2183. (adev->pdev->device == 0x67B1))) {
  2184. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2185. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2186. *dram_timimg2 &= ~0x00ff0000;
  2187. *dram_timimg2 |= tmp2 << 16;
  2188. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2189. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2190. *dram_timimg2 &= ~0x00ff0000;
  2191. *dram_timimg2 |= tmp2 << 16;
  2192. }
  2193. }
  2194. }
  2195. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2196. u32 sclk,
  2197. u32 mclk,
  2198. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2199. {
  2200. u32 dram_timing;
  2201. u32 dram_timing2;
  2202. u32 burst_time;
  2203. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2204. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2205. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2206. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2207. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2208. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2209. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2210. arb_regs->McArbBurstTime = (u8)burst_time;
  2211. return 0;
  2212. }
  2213. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2214. {
  2215. struct ci_power_info *pi = ci_get_pi(adev);
  2216. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2217. u32 i, j;
  2218. int ret = 0;
  2219. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2220. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2221. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2222. ret = ci_populate_memory_timing_parameters(adev,
  2223. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2224. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2225. &arb_regs.entries[i][j]);
  2226. if (ret)
  2227. break;
  2228. }
  2229. }
  2230. if (ret == 0)
  2231. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2232. pi->arb_table_start,
  2233. (u8 *)&arb_regs,
  2234. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2235. pi->sram_end);
  2236. return ret;
  2237. }
  2238. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2239. {
  2240. struct ci_power_info *pi = ci_get_pi(adev);
  2241. if (pi->need_update_smu7_dpm_table == 0)
  2242. return 0;
  2243. return ci_do_program_memory_timing_parameters(adev);
  2244. }
  2245. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2246. struct amdgpu_ps *amdgpu_boot_state)
  2247. {
  2248. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2249. struct ci_power_info *pi = ci_get_pi(adev);
  2250. u32 level = 0;
  2251. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2252. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2253. boot_state->performance_levels[0].sclk) {
  2254. pi->smc_state_table.GraphicsBootLevel = level;
  2255. break;
  2256. }
  2257. }
  2258. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2259. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2260. boot_state->performance_levels[0].mclk) {
  2261. pi->smc_state_table.MemoryBootLevel = level;
  2262. break;
  2263. }
  2264. }
  2265. }
  2266. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2267. {
  2268. u32 i;
  2269. u32 mask_value = 0;
  2270. for (i = dpm_table->count; i > 0; i--) {
  2271. mask_value = mask_value << 1;
  2272. if (dpm_table->dpm_levels[i-1].enabled)
  2273. mask_value |= 0x1;
  2274. else
  2275. mask_value &= 0xFFFFFFFE;
  2276. }
  2277. return mask_value;
  2278. }
  2279. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2280. SMU7_Discrete_DpmTable *table)
  2281. {
  2282. struct ci_power_info *pi = ci_get_pi(adev);
  2283. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2284. u32 i;
  2285. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2286. table->LinkLevel[i].PcieGenSpeed =
  2287. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2288. table->LinkLevel[i].PcieLaneCount =
  2289. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2290. table->LinkLevel[i].EnabledForActivity = 1;
  2291. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2292. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2293. }
  2294. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2295. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2296. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2297. }
  2298. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2299. SMU7_Discrete_DpmTable *table)
  2300. {
  2301. u32 count;
  2302. struct atom_clock_dividers dividers;
  2303. int ret = -EINVAL;
  2304. table->UvdLevelCount =
  2305. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2306. for (count = 0; count < table->UvdLevelCount; count++) {
  2307. table->UvdLevel[count].VclkFrequency =
  2308. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2309. table->UvdLevel[count].DclkFrequency =
  2310. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2311. table->UvdLevel[count].MinVddc =
  2312. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2313. table->UvdLevel[count].MinVddcPhases = 1;
  2314. ret = amdgpu_atombios_get_clock_dividers(adev,
  2315. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2316. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2317. if (ret)
  2318. return ret;
  2319. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2320. ret = amdgpu_atombios_get_clock_dividers(adev,
  2321. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2322. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2323. if (ret)
  2324. return ret;
  2325. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2326. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2327. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2328. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2329. }
  2330. return ret;
  2331. }
  2332. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2333. SMU7_Discrete_DpmTable *table)
  2334. {
  2335. u32 count;
  2336. struct atom_clock_dividers dividers;
  2337. int ret = -EINVAL;
  2338. table->VceLevelCount =
  2339. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2340. for (count = 0; count < table->VceLevelCount; count++) {
  2341. table->VceLevel[count].Frequency =
  2342. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2343. table->VceLevel[count].MinVoltage =
  2344. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2345. table->VceLevel[count].MinPhases = 1;
  2346. ret = amdgpu_atombios_get_clock_dividers(adev,
  2347. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2348. table->VceLevel[count].Frequency, false, &dividers);
  2349. if (ret)
  2350. return ret;
  2351. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2352. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2353. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2354. }
  2355. return ret;
  2356. }
  2357. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2358. SMU7_Discrete_DpmTable *table)
  2359. {
  2360. u32 count;
  2361. struct atom_clock_dividers dividers;
  2362. int ret = -EINVAL;
  2363. table->AcpLevelCount = (u8)
  2364. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2365. for (count = 0; count < table->AcpLevelCount; count++) {
  2366. table->AcpLevel[count].Frequency =
  2367. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2368. table->AcpLevel[count].MinVoltage =
  2369. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2370. table->AcpLevel[count].MinPhases = 1;
  2371. ret = amdgpu_atombios_get_clock_dividers(adev,
  2372. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2373. table->AcpLevel[count].Frequency, false, &dividers);
  2374. if (ret)
  2375. return ret;
  2376. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2377. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2378. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2379. }
  2380. return ret;
  2381. }
  2382. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2383. SMU7_Discrete_DpmTable *table)
  2384. {
  2385. u32 count;
  2386. struct atom_clock_dividers dividers;
  2387. int ret = -EINVAL;
  2388. table->SamuLevelCount =
  2389. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2390. for (count = 0; count < table->SamuLevelCount; count++) {
  2391. table->SamuLevel[count].Frequency =
  2392. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2393. table->SamuLevel[count].MinVoltage =
  2394. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2395. table->SamuLevel[count].MinPhases = 1;
  2396. ret = amdgpu_atombios_get_clock_dividers(adev,
  2397. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2398. table->SamuLevel[count].Frequency, false, &dividers);
  2399. if (ret)
  2400. return ret;
  2401. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2402. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2403. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2404. }
  2405. return ret;
  2406. }
  2407. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2408. u32 memory_clock,
  2409. SMU7_Discrete_MemoryLevel *mclk,
  2410. bool strobe_mode,
  2411. bool dll_state_on)
  2412. {
  2413. struct ci_power_info *pi = ci_get_pi(adev);
  2414. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2415. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2416. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2417. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2418. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2419. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2420. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2421. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2422. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2423. struct atom_mpll_param mpll_param;
  2424. int ret;
  2425. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2426. if (ret)
  2427. return ret;
  2428. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2429. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2430. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2431. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2432. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2433. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2434. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2435. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2436. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2437. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2438. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2439. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2440. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2441. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2442. }
  2443. if (pi->caps_mclk_ss_support) {
  2444. struct amdgpu_atom_ss ss;
  2445. u32 freq_nom;
  2446. u32 tmp;
  2447. u32 reference_clock = adev->clock.mpll.reference_freq;
  2448. if (mpll_param.qdr == 1)
  2449. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2450. else
  2451. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2452. tmp = (freq_nom / reference_clock);
  2453. tmp = tmp * tmp;
  2454. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2455. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2456. u32 clks = reference_clock * 5 / ss.rate;
  2457. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2458. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2459. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2460. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2461. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2462. }
  2463. }
  2464. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2465. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2466. if (dll_state_on)
  2467. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2468. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2469. else
  2470. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2471. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2472. mclk->MclkFrequency = memory_clock;
  2473. mclk->MpllFuncCntl = mpll_func_cntl;
  2474. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2475. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2476. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2477. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2478. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2479. mclk->DllCntl = dll_cntl;
  2480. mclk->MpllSs1 = mpll_ss1;
  2481. mclk->MpllSs2 = mpll_ss2;
  2482. return 0;
  2483. }
  2484. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2485. u32 memory_clock,
  2486. SMU7_Discrete_MemoryLevel *memory_level)
  2487. {
  2488. struct ci_power_info *pi = ci_get_pi(adev);
  2489. int ret;
  2490. bool dll_state_on;
  2491. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2492. ret = ci_get_dependency_volt_by_clk(adev,
  2493. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2494. memory_clock, &memory_level->MinVddc);
  2495. if (ret)
  2496. return ret;
  2497. }
  2498. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2499. ret = ci_get_dependency_volt_by_clk(adev,
  2500. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2501. memory_clock, &memory_level->MinVddci);
  2502. if (ret)
  2503. return ret;
  2504. }
  2505. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2506. ret = ci_get_dependency_volt_by_clk(adev,
  2507. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2508. memory_clock, &memory_level->MinMvdd);
  2509. if (ret)
  2510. return ret;
  2511. }
  2512. memory_level->MinVddcPhases = 1;
  2513. if (pi->vddc_phase_shed_control)
  2514. ci_populate_phase_value_based_on_mclk(adev,
  2515. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2516. memory_clock,
  2517. &memory_level->MinVddcPhases);
  2518. memory_level->EnabledForActivity = 1;
  2519. memory_level->EnabledForThrottle = 1;
  2520. memory_level->UpH = 0;
  2521. memory_level->DownH = 100;
  2522. memory_level->VoltageDownH = 0;
  2523. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2524. memory_level->StutterEnable = false;
  2525. memory_level->StrobeEnable = false;
  2526. memory_level->EdcReadEnable = false;
  2527. memory_level->EdcWriteEnable = false;
  2528. memory_level->RttEnable = false;
  2529. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2530. if (pi->mclk_stutter_mode_threshold &&
  2531. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2532. (!pi->uvd_enabled) &&
  2533. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2534. (adev->pm.dpm.new_active_crtc_count <= 2))
  2535. memory_level->StutterEnable = true;
  2536. if (pi->mclk_strobe_mode_threshold &&
  2537. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2538. memory_level->StrobeEnable = 1;
  2539. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2540. memory_level->StrobeRatio =
  2541. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2542. if (pi->mclk_edc_enable_threshold &&
  2543. (memory_clock > pi->mclk_edc_enable_threshold))
  2544. memory_level->EdcReadEnable = true;
  2545. if (pi->mclk_edc_wr_enable_threshold &&
  2546. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2547. memory_level->EdcWriteEnable = true;
  2548. if (memory_level->StrobeEnable) {
  2549. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2550. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2551. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2552. else
  2553. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2554. } else {
  2555. dll_state_on = pi->dll_default_on;
  2556. }
  2557. } else {
  2558. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2559. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2560. }
  2561. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2562. if (ret)
  2563. return ret;
  2564. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2565. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2566. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2567. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2568. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2569. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2570. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2571. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2572. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2573. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2574. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2575. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2576. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2577. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2578. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2579. return 0;
  2580. }
  2581. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2582. SMU7_Discrete_DpmTable *table)
  2583. {
  2584. struct ci_power_info *pi = ci_get_pi(adev);
  2585. struct atom_clock_dividers dividers;
  2586. SMU7_Discrete_VoltageLevel voltage_level;
  2587. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2588. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2589. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2590. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2591. int ret;
  2592. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2593. if (pi->acpi_vddc)
  2594. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2595. else
  2596. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2597. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2598. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2599. ret = amdgpu_atombios_get_clock_dividers(adev,
  2600. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2601. table->ACPILevel.SclkFrequency, false, &dividers);
  2602. if (ret)
  2603. return ret;
  2604. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2605. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2606. table->ACPILevel.DeepSleepDivId = 0;
  2607. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2608. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2609. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2610. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2611. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2612. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2613. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2614. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2615. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2616. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2617. table->ACPILevel.CcPwrDynRm = 0;
  2618. table->ACPILevel.CcPwrDynRm1 = 0;
  2619. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2620. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2621. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2622. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2623. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2624. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2625. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2626. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2627. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2628. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2629. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2630. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2631. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2632. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2633. if (pi->acpi_vddci)
  2634. table->MemoryACPILevel.MinVddci =
  2635. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2636. else
  2637. table->MemoryACPILevel.MinVddci =
  2638. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2639. }
  2640. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2641. table->MemoryACPILevel.MinMvdd = 0;
  2642. else
  2643. table->MemoryACPILevel.MinMvdd =
  2644. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2645. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2646. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2647. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2648. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2649. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2650. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2651. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2652. table->MemoryACPILevel.MpllAdFuncCntl =
  2653. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2654. table->MemoryACPILevel.MpllDqFuncCntl =
  2655. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2656. table->MemoryACPILevel.MpllFuncCntl =
  2657. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2658. table->MemoryACPILevel.MpllFuncCntl_1 =
  2659. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2660. table->MemoryACPILevel.MpllFuncCntl_2 =
  2661. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2662. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2663. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2664. table->MemoryACPILevel.EnabledForThrottle = 0;
  2665. table->MemoryACPILevel.EnabledForActivity = 0;
  2666. table->MemoryACPILevel.UpH = 0;
  2667. table->MemoryACPILevel.DownH = 100;
  2668. table->MemoryACPILevel.VoltageDownH = 0;
  2669. table->MemoryACPILevel.ActivityLevel =
  2670. cpu_to_be16((u16)pi->mclk_activity_target);
  2671. table->MemoryACPILevel.StutterEnable = false;
  2672. table->MemoryACPILevel.StrobeEnable = false;
  2673. table->MemoryACPILevel.EdcReadEnable = false;
  2674. table->MemoryACPILevel.EdcWriteEnable = false;
  2675. table->MemoryACPILevel.RttEnable = false;
  2676. return 0;
  2677. }
  2678. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2679. {
  2680. struct ci_power_info *pi = ci_get_pi(adev);
  2681. struct ci_ulv_parm *ulv = &pi->ulv;
  2682. if (ulv->supported) {
  2683. if (enable)
  2684. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2685. 0 : -EINVAL;
  2686. else
  2687. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2688. 0 : -EINVAL;
  2689. }
  2690. return 0;
  2691. }
  2692. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2693. SMU7_Discrete_Ulv *state)
  2694. {
  2695. struct ci_power_info *pi = ci_get_pi(adev);
  2696. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2697. state->CcPwrDynRm = 0;
  2698. state->CcPwrDynRm1 = 0;
  2699. if (ulv_voltage == 0) {
  2700. pi->ulv.supported = false;
  2701. return 0;
  2702. }
  2703. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2704. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2705. state->VddcOffset = 0;
  2706. else
  2707. state->VddcOffset =
  2708. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2709. } else {
  2710. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2711. state->VddcOffsetVid = 0;
  2712. else
  2713. state->VddcOffsetVid = (u8)
  2714. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2715. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2716. }
  2717. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2718. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2719. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2720. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2721. return 0;
  2722. }
  2723. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2724. u32 engine_clock,
  2725. SMU7_Discrete_GraphicsLevel *sclk)
  2726. {
  2727. struct ci_power_info *pi = ci_get_pi(adev);
  2728. struct atom_clock_dividers dividers;
  2729. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2730. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2731. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2732. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2733. u32 reference_clock = adev->clock.spll.reference_freq;
  2734. u32 reference_divider;
  2735. u32 fbdiv;
  2736. int ret;
  2737. ret = amdgpu_atombios_get_clock_dividers(adev,
  2738. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2739. engine_clock, false, &dividers);
  2740. if (ret)
  2741. return ret;
  2742. reference_divider = 1 + dividers.ref_div;
  2743. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2744. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2745. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2746. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2747. if (pi->caps_sclk_ss_support) {
  2748. struct amdgpu_atom_ss ss;
  2749. u32 vco_freq = engine_clock * dividers.post_div;
  2750. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2751. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2752. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2753. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2754. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2755. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2756. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2757. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2758. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2759. }
  2760. }
  2761. sclk->SclkFrequency = engine_clock;
  2762. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2763. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2764. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2765. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2766. sclk->SclkDid = (u8)dividers.post_divider;
  2767. return 0;
  2768. }
  2769. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2770. u32 engine_clock,
  2771. u16 sclk_activity_level_t,
  2772. SMU7_Discrete_GraphicsLevel *graphic_level)
  2773. {
  2774. struct ci_power_info *pi = ci_get_pi(adev);
  2775. int ret;
  2776. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2777. if (ret)
  2778. return ret;
  2779. ret = ci_get_dependency_volt_by_clk(adev,
  2780. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2781. engine_clock, &graphic_level->MinVddc);
  2782. if (ret)
  2783. return ret;
  2784. graphic_level->SclkFrequency = engine_clock;
  2785. graphic_level->Flags = 0;
  2786. graphic_level->MinVddcPhases = 1;
  2787. if (pi->vddc_phase_shed_control)
  2788. ci_populate_phase_value_based_on_sclk(adev,
  2789. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2790. engine_clock,
  2791. &graphic_level->MinVddcPhases);
  2792. graphic_level->ActivityLevel = sclk_activity_level_t;
  2793. graphic_level->CcPwrDynRm = 0;
  2794. graphic_level->CcPwrDynRm1 = 0;
  2795. graphic_level->EnabledForThrottle = 1;
  2796. graphic_level->UpH = 0;
  2797. graphic_level->DownH = 0;
  2798. graphic_level->VoltageDownH = 0;
  2799. graphic_level->PowerThrottle = 0;
  2800. if (pi->caps_sclk_ds)
  2801. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
  2802. CISLAND_MINIMUM_ENGINE_CLOCK);
  2803. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2804. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2805. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2806. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2807. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2808. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2809. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2810. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2811. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2812. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2813. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2814. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2815. return 0;
  2816. }
  2817. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2818. {
  2819. struct ci_power_info *pi = ci_get_pi(adev);
  2820. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2821. u32 level_array_address = pi->dpm_table_start +
  2822. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2823. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2824. SMU7_MAX_LEVELS_GRAPHICS;
  2825. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2826. u32 i, ret;
  2827. memset(levels, 0, level_array_size);
  2828. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2829. ret = ci_populate_single_graphic_level(adev,
  2830. dpm_table->sclk_table.dpm_levels[i].value,
  2831. (u16)pi->activity_target[i],
  2832. &pi->smc_state_table.GraphicsLevel[i]);
  2833. if (ret)
  2834. return ret;
  2835. if (i > 1)
  2836. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2837. if (i == (dpm_table->sclk_table.count - 1))
  2838. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2839. PPSMC_DISPLAY_WATERMARK_HIGH;
  2840. }
  2841. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2842. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2843. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2844. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2845. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2846. (u8 *)levels, level_array_size,
  2847. pi->sram_end);
  2848. if (ret)
  2849. return ret;
  2850. return 0;
  2851. }
  2852. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2853. SMU7_Discrete_Ulv *ulv_level)
  2854. {
  2855. return ci_populate_ulv_level(adev, ulv_level);
  2856. }
  2857. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2858. {
  2859. struct ci_power_info *pi = ci_get_pi(adev);
  2860. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2861. u32 level_array_address = pi->dpm_table_start +
  2862. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2863. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2864. SMU7_MAX_LEVELS_MEMORY;
  2865. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2866. u32 i, ret;
  2867. memset(levels, 0, level_array_size);
  2868. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2869. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2870. return -EINVAL;
  2871. ret = ci_populate_single_memory_level(adev,
  2872. dpm_table->mclk_table.dpm_levels[i].value,
  2873. &pi->smc_state_table.MemoryLevel[i]);
  2874. if (ret)
  2875. return ret;
  2876. }
  2877. if ((dpm_table->mclk_table.count >= 2) &&
  2878. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2879. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2880. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2881. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2882. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2883. }
  2884. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2885. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2886. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2887. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2888. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2889. PPSMC_DISPLAY_WATERMARK_HIGH;
  2890. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2891. (u8 *)levels, level_array_size,
  2892. pi->sram_end);
  2893. if (ret)
  2894. return ret;
  2895. return 0;
  2896. }
  2897. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2898. struct ci_single_dpm_table* dpm_table,
  2899. u32 count)
  2900. {
  2901. u32 i;
  2902. dpm_table->count = count;
  2903. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2904. dpm_table->dpm_levels[i].enabled = false;
  2905. }
  2906. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2907. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2908. {
  2909. dpm_table->dpm_levels[index].value = pcie_gen;
  2910. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2911. dpm_table->dpm_levels[index].enabled = true;
  2912. }
  2913. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2914. {
  2915. struct ci_power_info *pi = ci_get_pi(adev);
  2916. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2917. return -EINVAL;
  2918. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2919. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2920. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2921. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2922. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2923. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2924. }
  2925. ci_reset_single_dpm_table(adev,
  2926. &pi->dpm_table.pcie_speed_table,
  2927. SMU7_MAX_LEVELS_LINK);
  2928. if (adev->asic_type == CHIP_BONAIRE)
  2929. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2930. pi->pcie_gen_powersaving.min,
  2931. pi->pcie_lane_powersaving.max);
  2932. else
  2933. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2934. pi->pcie_gen_powersaving.min,
  2935. pi->pcie_lane_powersaving.min);
  2936. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2937. pi->pcie_gen_performance.min,
  2938. pi->pcie_lane_performance.min);
  2939. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2940. pi->pcie_gen_powersaving.min,
  2941. pi->pcie_lane_powersaving.max);
  2942. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2943. pi->pcie_gen_performance.min,
  2944. pi->pcie_lane_performance.max);
  2945. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2946. pi->pcie_gen_powersaving.max,
  2947. pi->pcie_lane_powersaving.max);
  2948. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2949. pi->pcie_gen_performance.max,
  2950. pi->pcie_lane_performance.max);
  2951. pi->dpm_table.pcie_speed_table.count = 6;
  2952. return 0;
  2953. }
  2954. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2955. {
  2956. struct ci_power_info *pi = ci_get_pi(adev);
  2957. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2958. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2959. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2960. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2961. struct amdgpu_cac_leakage_table *std_voltage_table =
  2962. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2963. u32 i;
  2964. if (allowed_sclk_vddc_table == NULL)
  2965. return -EINVAL;
  2966. if (allowed_sclk_vddc_table->count < 1)
  2967. return -EINVAL;
  2968. if (allowed_mclk_table == NULL)
  2969. return -EINVAL;
  2970. if (allowed_mclk_table->count < 1)
  2971. return -EINVAL;
  2972. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2973. ci_reset_single_dpm_table(adev,
  2974. &pi->dpm_table.sclk_table,
  2975. SMU7_MAX_LEVELS_GRAPHICS);
  2976. ci_reset_single_dpm_table(adev,
  2977. &pi->dpm_table.mclk_table,
  2978. SMU7_MAX_LEVELS_MEMORY);
  2979. ci_reset_single_dpm_table(adev,
  2980. &pi->dpm_table.vddc_table,
  2981. SMU7_MAX_LEVELS_VDDC);
  2982. ci_reset_single_dpm_table(adev,
  2983. &pi->dpm_table.vddci_table,
  2984. SMU7_MAX_LEVELS_VDDCI);
  2985. ci_reset_single_dpm_table(adev,
  2986. &pi->dpm_table.mvdd_table,
  2987. SMU7_MAX_LEVELS_MVDD);
  2988. pi->dpm_table.sclk_table.count = 0;
  2989. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2990. if ((i == 0) ||
  2991. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2992. allowed_sclk_vddc_table->entries[i].clk)) {
  2993. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2994. allowed_sclk_vddc_table->entries[i].clk;
  2995. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2996. (i == 0) ? true : false;
  2997. pi->dpm_table.sclk_table.count++;
  2998. }
  2999. }
  3000. pi->dpm_table.mclk_table.count = 0;
  3001. for (i = 0; i < allowed_mclk_table->count; i++) {
  3002. if ((i == 0) ||
  3003. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  3004. allowed_mclk_table->entries[i].clk)) {
  3005. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  3006. allowed_mclk_table->entries[i].clk;
  3007. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  3008. (i == 0) ? true : false;
  3009. pi->dpm_table.mclk_table.count++;
  3010. }
  3011. }
  3012. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3013. pi->dpm_table.vddc_table.dpm_levels[i].value =
  3014. allowed_sclk_vddc_table->entries[i].v;
  3015. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  3016. std_voltage_table->entries[i].leakage;
  3017. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  3018. }
  3019. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  3020. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3021. if (allowed_mclk_table) {
  3022. for (i = 0; i < allowed_mclk_table->count; i++) {
  3023. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3024. allowed_mclk_table->entries[i].v;
  3025. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3026. }
  3027. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3028. }
  3029. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3030. if (allowed_mclk_table) {
  3031. for (i = 0; i < allowed_mclk_table->count; i++) {
  3032. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3033. allowed_mclk_table->entries[i].v;
  3034. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3035. }
  3036. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3037. }
  3038. ci_setup_default_pcie_tables(adev);
  3039. /* save a copy of the default DPM table */
  3040. memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
  3041. sizeof(struct ci_dpm_table));
  3042. return 0;
  3043. }
  3044. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3045. u32 value, u32 *boot_level)
  3046. {
  3047. u32 i;
  3048. int ret = -EINVAL;
  3049. for(i = 0; i < table->count; i++) {
  3050. if (value == table->dpm_levels[i].value) {
  3051. *boot_level = i;
  3052. ret = 0;
  3053. }
  3054. }
  3055. return ret;
  3056. }
  3057. static void ci_save_default_power_profile(struct amdgpu_device *adev)
  3058. {
  3059. struct ci_power_info *pi = ci_get_pi(adev);
  3060. struct SMU7_Discrete_GraphicsLevel *levels =
  3061. pi->smc_state_table.GraphicsLevel;
  3062. uint32_t min_level = 0;
  3063. pi->default_gfx_power_profile.activity_threshold =
  3064. be16_to_cpu(levels[0].ActivityLevel);
  3065. pi->default_gfx_power_profile.up_hyst = levels[0].UpH;
  3066. pi->default_gfx_power_profile.down_hyst = levels[0].DownH;
  3067. pi->default_gfx_power_profile.type = AMD_PP_GFX_PROFILE;
  3068. pi->default_compute_power_profile = pi->default_gfx_power_profile;
  3069. pi->default_compute_power_profile.type = AMD_PP_COMPUTE_PROFILE;
  3070. /* Optimize compute power profile: Use only highest
  3071. * 2 power levels (if more than 2 are available), Hysteresis:
  3072. * 0ms up, 5ms down
  3073. */
  3074. if (pi->smc_state_table.GraphicsDpmLevelCount > 2)
  3075. min_level = pi->smc_state_table.GraphicsDpmLevelCount - 2;
  3076. else if (pi->smc_state_table.GraphicsDpmLevelCount == 2)
  3077. min_level = 1;
  3078. pi->default_compute_power_profile.min_sclk =
  3079. be32_to_cpu(levels[min_level].SclkFrequency);
  3080. pi->default_compute_power_profile.up_hyst = 0;
  3081. pi->default_compute_power_profile.down_hyst = 5;
  3082. pi->gfx_power_profile = pi->default_gfx_power_profile;
  3083. pi->compute_power_profile = pi->default_compute_power_profile;
  3084. }
  3085. static int ci_init_smc_table(struct amdgpu_device *adev)
  3086. {
  3087. struct ci_power_info *pi = ci_get_pi(adev);
  3088. struct ci_ulv_parm *ulv = &pi->ulv;
  3089. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3090. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3091. int ret;
  3092. ret = ci_setup_default_dpm_tables(adev);
  3093. if (ret)
  3094. return ret;
  3095. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3096. ci_populate_smc_voltage_tables(adev, table);
  3097. ci_init_fps_limits(adev);
  3098. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3099. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3100. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3101. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3102. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3103. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3104. if (ulv->supported) {
  3105. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3106. if (ret)
  3107. return ret;
  3108. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3109. }
  3110. ret = ci_populate_all_graphic_levels(adev);
  3111. if (ret)
  3112. return ret;
  3113. ret = ci_populate_all_memory_levels(adev);
  3114. if (ret)
  3115. return ret;
  3116. ci_populate_smc_link_level(adev, table);
  3117. ret = ci_populate_smc_acpi_level(adev, table);
  3118. if (ret)
  3119. return ret;
  3120. ret = ci_populate_smc_vce_level(adev, table);
  3121. if (ret)
  3122. return ret;
  3123. ret = ci_populate_smc_acp_level(adev, table);
  3124. if (ret)
  3125. return ret;
  3126. ret = ci_populate_smc_samu_level(adev, table);
  3127. if (ret)
  3128. return ret;
  3129. ret = ci_do_program_memory_timing_parameters(adev);
  3130. if (ret)
  3131. return ret;
  3132. ret = ci_populate_smc_uvd_level(adev, table);
  3133. if (ret)
  3134. return ret;
  3135. table->UvdBootLevel = 0;
  3136. table->VceBootLevel = 0;
  3137. table->AcpBootLevel = 0;
  3138. table->SamuBootLevel = 0;
  3139. table->GraphicsBootLevel = 0;
  3140. table->MemoryBootLevel = 0;
  3141. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3142. pi->vbios_boot_state.sclk_bootup_value,
  3143. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3144. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3145. pi->vbios_boot_state.mclk_bootup_value,
  3146. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3147. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3148. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3149. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3150. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3151. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3152. if (ret)
  3153. return ret;
  3154. table->UVDInterval = 1;
  3155. table->VCEInterval = 1;
  3156. table->ACPInterval = 1;
  3157. table->SAMUInterval = 1;
  3158. table->GraphicsVoltageChangeEnable = 1;
  3159. table->GraphicsThermThrottleEnable = 1;
  3160. table->GraphicsInterval = 1;
  3161. table->VoltageInterval = 1;
  3162. table->ThermalInterval = 1;
  3163. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3164. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3165. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3166. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3167. table->MemoryVoltageChangeEnable = 1;
  3168. table->MemoryInterval = 1;
  3169. table->VoltageResponseTime = 0;
  3170. table->VddcVddciDelta = 4000;
  3171. table->PhaseResponseTime = 0;
  3172. table->MemoryThermThrottleEnable = 1;
  3173. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3174. table->PCIeGenInterval = 1;
  3175. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3176. table->SVI2Enable = 1;
  3177. else
  3178. table->SVI2Enable = 0;
  3179. table->ThermGpio = 17;
  3180. table->SclkStepSize = 0x4000;
  3181. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3182. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3183. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3184. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3185. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3186. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3187. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3188. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3189. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3190. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3191. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3192. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3193. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3194. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3195. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3196. pi->dpm_table_start +
  3197. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3198. (u8 *)&table->SystemFlags,
  3199. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3200. pi->sram_end);
  3201. if (ret)
  3202. return ret;
  3203. ci_save_default_power_profile(adev);
  3204. return 0;
  3205. }
  3206. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3207. struct ci_single_dpm_table *dpm_table,
  3208. u32 low_limit, u32 high_limit)
  3209. {
  3210. u32 i;
  3211. for (i = 0; i < dpm_table->count; i++) {
  3212. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3213. (dpm_table->dpm_levels[i].value > high_limit))
  3214. dpm_table->dpm_levels[i].enabled = false;
  3215. else
  3216. dpm_table->dpm_levels[i].enabled = true;
  3217. }
  3218. }
  3219. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3220. u32 speed_low, u32 lanes_low,
  3221. u32 speed_high, u32 lanes_high)
  3222. {
  3223. struct ci_power_info *pi = ci_get_pi(adev);
  3224. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3225. u32 i, j;
  3226. for (i = 0; i < pcie_table->count; i++) {
  3227. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3228. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3229. (pcie_table->dpm_levels[i].value > speed_high) ||
  3230. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3231. pcie_table->dpm_levels[i].enabled = false;
  3232. else
  3233. pcie_table->dpm_levels[i].enabled = true;
  3234. }
  3235. for (i = 0; i < pcie_table->count; i++) {
  3236. if (pcie_table->dpm_levels[i].enabled) {
  3237. for (j = i + 1; j < pcie_table->count; j++) {
  3238. if (pcie_table->dpm_levels[j].enabled) {
  3239. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3240. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3241. pcie_table->dpm_levels[j].enabled = false;
  3242. }
  3243. }
  3244. }
  3245. }
  3246. }
  3247. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3248. struct amdgpu_ps *amdgpu_state)
  3249. {
  3250. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3251. struct ci_power_info *pi = ci_get_pi(adev);
  3252. u32 high_limit_count;
  3253. if (state->performance_level_count < 1)
  3254. return -EINVAL;
  3255. if (state->performance_level_count == 1)
  3256. high_limit_count = 0;
  3257. else
  3258. high_limit_count = 1;
  3259. ci_trim_single_dpm_states(adev,
  3260. &pi->dpm_table.sclk_table,
  3261. state->performance_levels[0].sclk,
  3262. state->performance_levels[high_limit_count].sclk);
  3263. ci_trim_single_dpm_states(adev,
  3264. &pi->dpm_table.mclk_table,
  3265. state->performance_levels[0].mclk,
  3266. state->performance_levels[high_limit_count].mclk);
  3267. ci_trim_pcie_dpm_states(adev,
  3268. state->performance_levels[0].pcie_gen,
  3269. state->performance_levels[0].pcie_lane,
  3270. state->performance_levels[high_limit_count].pcie_gen,
  3271. state->performance_levels[high_limit_count].pcie_lane);
  3272. return 0;
  3273. }
  3274. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3275. {
  3276. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3277. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3278. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3279. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3280. u32 requested_voltage = 0;
  3281. u32 i;
  3282. if (disp_voltage_table == NULL)
  3283. return -EINVAL;
  3284. if (!disp_voltage_table->count)
  3285. return -EINVAL;
  3286. for (i = 0; i < disp_voltage_table->count; i++) {
  3287. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3288. requested_voltage = disp_voltage_table->entries[i].v;
  3289. }
  3290. for (i = 0; i < vddc_table->count; i++) {
  3291. if (requested_voltage <= vddc_table->entries[i].v) {
  3292. requested_voltage = vddc_table->entries[i].v;
  3293. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3294. PPSMC_MSG_VddC_Request,
  3295. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3296. 0 : -EINVAL;
  3297. }
  3298. }
  3299. return -EINVAL;
  3300. }
  3301. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3302. {
  3303. struct ci_power_info *pi = ci_get_pi(adev);
  3304. PPSMC_Result result;
  3305. ci_apply_disp_minimum_voltage_request(adev);
  3306. if (!pi->sclk_dpm_key_disabled) {
  3307. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3308. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3309. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3310. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3311. if (result != PPSMC_Result_OK)
  3312. return -EINVAL;
  3313. }
  3314. }
  3315. if (!pi->mclk_dpm_key_disabled) {
  3316. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3317. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3318. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3319. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3320. if (result != PPSMC_Result_OK)
  3321. return -EINVAL;
  3322. }
  3323. }
  3324. #if 0
  3325. if (!pi->pcie_dpm_key_disabled) {
  3326. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3327. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3328. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3329. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3330. if (result != PPSMC_Result_OK)
  3331. return -EINVAL;
  3332. }
  3333. }
  3334. #endif
  3335. return 0;
  3336. }
  3337. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3338. struct amdgpu_ps *amdgpu_state)
  3339. {
  3340. struct ci_power_info *pi = ci_get_pi(adev);
  3341. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3342. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3343. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3344. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3345. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3346. u32 i;
  3347. pi->need_update_smu7_dpm_table = 0;
  3348. for (i = 0; i < sclk_table->count; i++) {
  3349. if (sclk == sclk_table->dpm_levels[i].value)
  3350. break;
  3351. }
  3352. if (i >= sclk_table->count) {
  3353. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3354. } else {
  3355. /* XXX check display min clock requirements */
  3356. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3357. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3358. }
  3359. for (i = 0; i < mclk_table->count; i++) {
  3360. if (mclk == mclk_table->dpm_levels[i].value)
  3361. break;
  3362. }
  3363. if (i >= mclk_table->count)
  3364. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3365. if (adev->pm.dpm.current_active_crtc_count !=
  3366. adev->pm.dpm.new_active_crtc_count)
  3367. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3368. }
  3369. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3370. struct amdgpu_ps *amdgpu_state)
  3371. {
  3372. struct ci_power_info *pi = ci_get_pi(adev);
  3373. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3374. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3375. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3376. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3377. int ret;
  3378. if (!pi->need_update_smu7_dpm_table)
  3379. return 0;
  3380. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3381. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3382. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3383. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3384. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3385. ret = ci_populate_all_graphic_levels(adev);
  3386. if (ret)
  3387. return ret;
  3388. }
  3389. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3390. ret = ci_populate_all_memory_levels(adev);
  3391. if (ret)
  3392. return ret;
  3393. }
  3394. return 0;
  3395. }
  3396. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3397. {
  3398. struct ci_power_info *pi = ci_get_pi(adev);
  3399. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3400. int i;
  3401. if (adev->pm.dpm.ac_power)
  3402. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3403. else
  3404. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3405. if (enable) {
  3406. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3407. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3408. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3409. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3410. if (!pi->caps_uvd_dpm)
  3411. break;
  3412. }
  3413. }
  3414. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3415. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3416. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3417. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3418. pi->uvd_enabled = true;
  3419. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3420. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3421. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3422. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3423. }
  3424. } else {
  3425. if (pi->uvd_enabled) {
  3426. pi->uvd_enabled = false;
  3427. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3428. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3429. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3430. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3431. }
  3432. }
  3433. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3434. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3435. 0 : -EINVAL;
  3436. }
  3437. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3438. {
  3439. struct ci_power_info *pi = ci_get_pi(adev);
  3440. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3441. int i;
  3442. if (adev->pm.dpm.ac_power)
  3443. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3444. else
  3445. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3446. if (enable) {
  3447. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3448. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3449. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3450. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3451. if (!pi->caps_vce_dpm)
  3452. break;
  3453. }
  3454. }
  3455. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3456. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3457. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3458. }
  3459. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3460. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3461. 0 : -EINVAL;
  3462. }
  3463. #if 0
  3464. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3465. {
  3466. struct ci_power_info *pi = ci_get_pi(adev);
  3467. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3468. int i;
  3469. if (adev->pm.dpm.ac_power)
  3470. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3471. else
  3472. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3473. if (enable) {
  3474. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3475. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3476. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3477. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3478. if (!pi->caps_samu_dpm)
  3479. break;
  3480. }
  3481. }
  3482. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3483. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3484. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3485. }
  3486. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3487. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3488. 0 : -EINVAL;
  3489. }
  3490. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3491. {
  3492. struct ci_power_info *pi = ci_get_pi(adev);
  3493. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3494. int i;
  3495. if (adev->pm.dpm.ac_power)
  3496. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3497. else
  3498. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3499. if (enable) {
  3500. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3501. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3502. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3503. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3504. if (!pi->caps_acp_dpm)
  3505. break;
  3506. }
  3507. }
  3508. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3509. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3510. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3511. }
  3512. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3513. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3514. 0 : -EINVAL;
  3515. }
  3516. #endif
  3517. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3518. {
  3519. struct ci_power_info *pi = ci_get_pi(adev);
  3520. u32 tmp;
  3521. int ret = 0;
  3522. if (!gate) {
  3523. /* turn the clocks on when decoding */
  3524. if (pi->caps_uvd_dpm ||
  3525. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3526. pi->smc_state_table.UvdBootLevel = 0;
  3527. else
  3528. pi->smc_state_table.UvdBootLevel =
  3529. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3530. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3531. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3532. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3533. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3534. ret = ci_enable_uvd_dpm(adev, true);
  3535. } else {
  3536. ret = ci_enable_uvd_dpm(adev, false);
  3537. if (ret)
  3538. return ret;
  3539. }
  3540. return ret;
  3541. }
  3542. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3543. {
  3544. u8 i;
  3545. u32 min_evclk = 30000; /* ??? */
  3546. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3547. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3548. for (i = 0; i < table->count; i++) {
  3549. if (table->entries[i].evclk >= min_evclk)
  3550. return i;
  3551. }
  3552. return table->count - 1;
  3553. }
  3554. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3555. struct amdgpu_ps *amdgpu_new_state,
  3556. struct amdgpu_ps *amdgpu_current_state)
  3557. {
  3558. struct ci_power_info *pi = ci_get_pi(adev);
  3559. int ret = 0;
  3560. u32 tmp;
  3561. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3562. if (amdgpu_new_state->evclk) {
  3563. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3564. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3565. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3566. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3567. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3568. ret = ci_enable_vce_dpm(adev, true);
  3569. } else {
  3570. ret = ci_enable_vce_dpm(adev, false);
  3571. if (ret)
  3572. return ret;
  3573. }
  3574. }
  3575. return ret;
  3576. }
  3577. #if 0
  3578. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3579. {
  3580. return ci_enable_samu_dpm(adev, gate);
  3581. }
  3582. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3583. {
  3584. struct ci_power_info *pi = ci_get_pi(adev);
  3585. u32 tmp;
  3586. if (!gate) {
  3587. pi->smc_state_table.AcpBootLevel = 0;
  3588. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3589. tmp &= ~AcpBootLevel_MASK;
  3590. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3591. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3592. }
  3593. return ci_enable_acp_dpm(adev, !gate);
  3594. }
  3595. #endif
  3596. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3597. struct amdgpu_ps *amdgpu_state)
  3598. {
  3599. struct ci_power_info *pi = ci_get_pi(adev);
  3600. int ret;
  3601. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3602. if (ret)
  3603. return ret;
  3604. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3605. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3606. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3607. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3608. pi->last_mclk_dpm_enable_mask =
  3609. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3610. if (pi->uvd_enabled) {
  3611. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3612. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3613. }
  3614. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3615. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3616. return 0;
  3617. }
  3618. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3619. u32 level_mask)
  3620. {
  3621. u32 level = 0;
  3622. while ((level_mask & (1 << level)) == 0)
  3623. level++;
  3624. return level;
  3625. }
  3626. static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
  3627. enum amd_dpm_forced_level level)
  3628. {
  3629. struct ci_power_info *pi = ci_get_pi(adev);
  3630. u32 tmp, levels, i;
  3631. int ret;
  3632. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3633. if ((!pi->pcie_dpm_key_disabled) &&
  3634. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3635. levels = 0;
  3636. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3637. while (tmp >>= 1)
  3638. levels++;
  3639. if (levels) {
  3640. ret = ci_dpm_force_state_pcie(adev, level);
  3641. if (ret)
  3642. return ret;
  3643. for (i = 0; i < adev->usec_timeout; i++) {
  3644. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3645. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3646. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3647. if (tmp == levels)
  3648. break;
  3649. udelay(1);
  3650. }
  3651. }
  3652. }
  3653. if ((!pi->sclk_dpm_key_disabled) &&
  3654. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3655. levels = 0;
  3656. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3657. while (tmp >>= 1)
  3658. levels++;
  3659. if (levels) {
  3660. ret = ci_dpm_force_state_sclk(adev, levels);
  3661. if (ret)
  3662. return ret;
  3663. for (i = 0; i < adev->usec_timeout; i++) {
  3664. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3665. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3666. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3667. if (tmp == levels)
  3668. break;
  3669. udelay(1);
  3670. }
  3671. }
  3672. }
  3673. if ((!pi->mclk_dpm_key_disabled) &&
  3674. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3675. levels = 0;
  3676. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3677. while (tmp >>= 1)
  3678. levels++;
  3679. if (levels) {
  3680. ret = ci_dpm_force_state_mclk(adev, levels);
  3681. if (ret)
  3682. return ret;
  3683. for (i = 0; i < adev->usec_timeout; i++) {
  3684. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3685. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3686. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3687. if (tmp == levels)
  3688. break;
  3689. udelay(1);
  3690. }
  3691. }
  3692. }
  3693. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3694. if ((!pi->sclk_dpm_key_disabled) &&
  3695. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3696. levels = ci_get_lowest_enabled_level(adev,
  3697. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3698. ret = ci_dpm_force_state_sclk(adev, levels);
  3699. if (ret)
  3700. return ret;
  3701. for (i = 0; i < adev->usec_timeout; i++) {
  3702. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3703. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3704. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3705. if (tmp == levels)
  3706. break;
  3707. udelay(1);
  3708. }
  3709. }
  3710. if ((!pi->mclk_dpm_key_disabled) &&
  3711. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3712. levels = ci_get_lowest_enabled_level(adev,
  3713. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3714. ret = ci_dpm_force_state_mclk(adev, levels);
  3715. if (ret)
  3716. return ret;
  3717. for (i = 0; i < adev->usec_timeout; i++) {
  3718. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3719. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3720. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3721. if (tmp == levels)
  3722. break;
  3723. udelay(1);
  3724. }
  3725. }
  3726. if ((!pi->pcie_dpm_key_disabled) &&
  3727. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3728. levels = ci_get_lowest_enabled_level(adev,
  3729. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3730. ret = ci_dpm_force_state_pcie(adev, levels);
  3731. if (ret)
  3732. return ret;
  3733. for (i = 0; i < adev->usec_timeout; i++) {
  3734. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3735. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3736. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3737. if (tmp == levels)
  3738. break;
  3739. udelay(1);
  3740. }
  3741. }
  3742. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3743. if (!pi->pcie_dpm_key_disabled) {
  3744. PPSMC_Result smc_result;
  3745. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3746. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3747. if (smc_result != PPSMC_Result_OK)
  3748. return -EINVAL;
  3749. }
  3750. ret = ci_upload_dpm_level_enable_mask(adev);
  3751. if (ret)
  3752. return ret;
  3753. }
  3754. adev->pm.dpm.forced_level = level;
  3755. return 0;
  3756. }
  3757. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3758. struct ci_mc_reg_table *table)
  3759. {
  3760. u8 i, j, k;
  3761. u32 temp_reg;
  3762. for (i = 0, j = table->last; i < table->last; i++) {
  3763. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3764. return -EINVAL;
  3765. switch(table->mc_reg_address[i].s1) {
  3766. case mmMC_SEQ_MISC1:
  3767. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3768. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3769. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3770. for (k = 0; k < table->num_entries; k++) {
  3771. table->mc_reg_table_entry[k].mc_data[j] =
  3772. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3773. }
  3774. j++;
  3775. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3776. return -EINVAL;
  3777. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3778. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3779. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3780. for (k = 0; k < table->num_entries; k++) {
  3781. table->mc_reg_table_entry[k].mc_data[j] =
  3782. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3783. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3784. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3785. }
  3786. j++;
  3787. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3788. return -EINVAL;
  3789. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3790. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3791. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3792. for (k = 0; k < table->num_entries; k++) {
  3793. table->mc_reg_table_entry[k].mc_data[j] =
  3794. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3795. }
  3796. j++;
  3797. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3798. return -EINVAL;
  3799. }
  3800. break;
  3801. case mmMC_SEQ_RESERVE_M:
  3802. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3803. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3804. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3805. for (k = 0; k < table->num_entries; k++) {
  3806. table->mc_reg_table_entry[k].mc_data[j] =
  3807. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3808. }
  3809. j++;
  3810. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3811. return -EINVAL;
  3812. break;
  3813. default:
  3814. break;
  3815. }
  3816. }
  3817. table->last = j;
  3818. return 0;
  3819. }
  3820. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3821. {
  3822. bool result = true;
  3823. switch(in_reg) {
  3824. case mmMC_SEQ_RAS_TIMING:
  3825. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3826. break;
  3827. case mmMC_SEQ_DLL_STBY:
  3828. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3829. break;
  3830. case mmMC_SEQ_G5PDX_CMD0:
  3831. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3832. break;
  3833. case mmMC_SEQ_G5PDX_CMD1:
  3834. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3835. break;
  3836. case mmMC_SEQ_G5PDX_CTRL:
  3837. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3838. break;
  3839. case mmMC_SEQ_CAS_TIMING:
  3840. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3841. break;
  3842. case mmMC_SEQ_MISC_TIMING:
  3843. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3844. break;
  3845. case mmMC_SEQ_MISC_TIMING2:
  3846. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3847. break;
  3848. case mmMC_SEQ_PMG_DVS_CMD:
  3849. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3850. break;
  3851. case mmMC_SEQ_PMG_DVS_CTL:
  3852. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3853. break;
  3854. case mmMC_SEQ_RD_CTL_D0:
  3855. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3856. break;
  3857. case mmMC_SEQ_RD_CTL_D1:
  3858. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3859. break;
  3860. case mmMC_SEQ_WR_CTL_D0:
  3861. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3862. break;
  3863. case mmMC_SEQ_WR_CTL_D1:
  3864. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3865. break;
  3866. case mmMC_PMG_CMD_EMRS:
  3867. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3868. break;
  3869. case mmMC_PMG_CMD_MRS:
  3870. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3871. break;
  3872. case mmMC_PMG_CMD_MRS1:
  3873. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3874. break;
  3875. case mmMC_SEQ_PMG_TIMING:
  3876. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3877. break;
  3878. case mmMC_PMG_CMD_MRS2:
  3879. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3880. break;
  3881. case mmMC_SEQ_WR_CTL_2:
  3882. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3883. break;
  3884. default:
  3885. result = false;
  3886. break;
  3887. }
  3888. return result;
  3889. }
  3890. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3891. {
  3892. u8 i, j;
  3893. for (i = 0; i < table->last; i++) {
  3894. for (j = 1; j < table->num_entries; j++) {
  3895. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3896. table->mc_reg_table_entry[j].mc_data[i]) {
  3897. table->valid_flag |= 1 << i;
  3898. break;
  3899. }
  3900. }
  3901. }
  3902. }
  3903. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3904. {
  3905. u32 i;
  3906. u16 address;
  3907. for (i = 0; i < table->last; i++) {
  3908. table->mc_reg_address[i].s0 =
  3909. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3910. address : table->mc_reg_address[i].s1;
  3911. }
  3912. }
  3913. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3914. struct ci_mc_reg_table *ci_table)
  3915. {
  3916. u8 i, j;
  3917. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3918. return -EINVAL;
  3919. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3920. return -EINVAL;
  3921. for (i = 0; i < table->last; i++)
  3922. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3923. ci_table->last = table->last;
  3924. for (i = 0; i < table->num_entries; i++) {
  3925. ci_table->mc_reg_table_entry[i].mclk_max =
  3926. table->mc_reg_table_entry[i].mclk_max;
  3927. for (j = 0; j < table->last; j++)
  3928. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3929. table->mc_reg_table_entry[i].mc_data[j];
  3930. }
  3931. ci_table->num_entries = table->num_entries;
  3932. return 0;
  3933. }
  3934. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3935. struct ci_mc_reg_table *table)
  3936. {
  3937. u8 i, k;
  3938. u32 tmp;
  3939. bool patch;
  3940. tmp = RREG32(mmMC_SEQ_MISC0);
  3941. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3942. if (patch &&
  3943. ((adev->pdev->device == 0x67B0) ||
  3944. (adev->pdev->device == 0x67B1))) {
  3945. for (i = 0; i < table->last; i++) {
  3946. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3947. return -EINVAL;
  3948. switch (table->mc_reg_address[i].s1) {
  3949. case mmMC_SEQ_MISC1:
  3950. for (k = 0; k < table->num_entries; k++) {
  3951. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3952. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3953. table->mc_reg_table_entry[k].mc_data[i] =
  3954. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3955. 0x00000007;
  3956. }
  3957. break;
  3958. case mmMC_SEQ_WR_CTL_D0:
  3959. for (k = 0; k < table->num_entries; k++) {
  3960. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3961. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3962. table->mc_reg_table_entry[k].mc_data[i] =
  3963. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3964. 0x0000D0DD;
  3965. }
  3966. break;
  3967. case mmMC_SEQ_WR_CTL_D1:
  3968. for (k = 0; k < table->num_entries; k++) {
  3969. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3970. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3971. table->mc_reg_table_entry[k].mc_data[i] =
  3972. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3973. 0x0000D0DD;
  3974. }
  3975. break;
  3976. case mmMC_SEQ_WR_CTL_2:
  3977. for (k = 0; k < table->num_entries; k++) {
  3978. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3979. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3980. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3981. }
  3982. break;
  3983. case mmMC_SEQ_CAS_TIMING:
  3984. for (k = 0; k < table->num_entries; k++) {
  3985. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3986. table->mc_reg_table_entry[k].mc_data[i] =
  3987. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3988. 0x000C0140;
  3989. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3990. table->mc_reg_table_entry[k].mc_data[i] =
  3991. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3992. 0x000C0150;
  3993. }
  3994. break;
  3995. case mmMC_SEQ_MISC_TIMING:
  3996. for (k = 0; k < table->num_entries; k++) {
  3997. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3998. table->mc_reg_table_entry[k].mc_data[i] =
  3999. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  4000. 0x00000030;
  4001. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  4002. table->mc_reg_table_entry[k].mc_data[i] =
  4003. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  4004. 0x00000035;
  4005. }
  4006. break;
  4007. default:
  4008. break;
  4009. }
  4010. }
  4011. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  4012. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  4013. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  4014. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  4015. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  4016. }
  4017. return 0;
  4018. }
  4019. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  4020. {
  4021. struct ci_power_info *pi = ci_get_pi(adev);
  4022. struct atom_mc_reg_table *table;
  4023. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  4024. u8 module_index = ci_get_memory_module_index(adev);
  4025. int ret;
  4026. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  4027. if (!table)
  4028. return -ENOMEM;
  4029. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  4030. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  4031. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  4032. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  4033. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  4034. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  4035. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  4036. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  4037. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  4038. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  4039. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  4040. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  4041. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4042. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4043. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4044. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4045. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4046. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4047. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4048. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4049. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4050. if (ret)
  4051. goto init_mc_done;
  4052. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4053. if (ret)
  4054. goto init_mc_done;
  4055. ci_set_s0_mc_reg_index(ci_table);
  4056. ret = ci_register_patching_mc_seq(adev, ci_table);
  4057. if (ret)
  4058. goto init_mc_done;
  4059. ret = ci_set_mc_special_registers(adev, ci_table);
  4060. if (ret)
  4061. goto init_mc_done;
  4062. ci_set_valid_flag(ci_table);
  4063. init_mc_done:
  4064. kfree(table);
  4065. return ret;
  4066. }
  4067. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4068. SMU7_Discrete_MCRegisters *mc_reg_table)
  4069. {
  4070. struct ci_power_info *pi = ci_get_pi(adev);
  4071. u32 i, j;
  4072. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4073. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4074. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4075. return -EINVAL;
  4076. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4077. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4078. i++;
  4079. }
  4080. }
  4081. mc_reg_table->last = (u8)i;
  4082. return 0;
  4083. }
  4084. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4085. SMU7_Discrete_MCRegisterSet *data,
  4086. u32 num_entries, u32 valid_flag)
  4087. {
  4088. u32 i, j;
  4089. for (i = 0, j = 0; j < num_entries; j++) {
  4090. if (valid_flag & (1 << j)) {
  4091. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4092. i++;
  4093. }
  4094. }
  4095. }
  4096. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4097. const u32 memory_clock,
  4098. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4099. {
  4100. struct ci_power_info *pi = ci_get_pi(adev);
  4101. u32 i = 0;
  4102. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4103. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4104. break;
  4105. }
  4106. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4107. --i;
  4108. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4109. mc_reg_table_data, pi->mc_reg_table.last,
  4110. pi->mc_reg_table.valid_flag);
  4111. }
  4112. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4113. SMU7_Discrete_MCRegisters *mc_reg_table)
  4114. {
  4115. struct ci_power_info *pi = ci_get_pi(adev);
  4116. u32 i;
  4117. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4118. ci_convert_mc_reg_table_entry_to_smc(adev,
  4119. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4120. &mc_reg_table->data[i]);
  4121. }
  4122. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4123. {
  4124. struct ci_power_info *pi = ci_get_pi(adev);
  4125. int ret;
  4126. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4127. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4128. if (ret)
  4129. return ret;
  4130. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4131. return amdgpu_ci_copy_bytes_to_smc(adev,
  4132. pi->mc_reg_table_start,
  4133. (u8 *)&pi->smc_mc_reg_table,
  4134. sizeof(SMU7_Discrete_MCRegisters),
  4135. pi->sram_end);
  4136. }
  4137. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4138. {
  4139. struct ci_power_info *pi = ci_get_pi(adev);
  4140. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4141. return 0;
  4142. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4143. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4144. return amdgpu_ci_copy_bytes_to_smc(adev,
  4145. pi->mc_reg_table_start +
  4146. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4147. (u8 *)&pi->smc_mc_reg_table.data[0],
  4148. sizeof(SMU7_Discrete_MCRegisterSet) *
  4149. pi->dpm_table.mclk_table.count,
  4150. pi->sram_end);
  4151. }
  4152. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4153. {
  4154. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4155. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4156. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4157. }
  4158. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4159. struct amdgpu_ps *amdgpu_state)
  4160. {
  4161. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4162. int i;
  4163. u16 pcie_speed, max_speed = 0;
  4164. for (i = 0; i < state->performance_level_count; i++) {
  4165. pcie_speed = state->performance_levels[i].pcie_gen;
  4166. if (max_speed < pcie_speed)
  4167. max_speed = pcie_speed;
  4168. }
  4169. return max_speed;
  4170. }
  4171. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4172. {
  4173. u32 speed_cntl = 0;
  4174. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4175. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4176. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4177. return (u16)speed_cntl;
  4178. }
  4179. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4180. {
  4181. u32 link_width = 0;
  4182. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4183. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4184. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4185. switch (link_width) {
  4186. case 1:
  4187. return 1;
  4188. case 2:
  4189. return 2;
  4190. case 3:
  4191. return 4;
  4192. case 4:
  4193. return 8;
  4194. case 0:
  4195. case 6:
  4196. default:
  4197. return 16;
  4198. }
  4199. }
  4200. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4201. struct amdgpu_ps *amdgpu_new_state,
  4202. struct amdgpu_ps *amdgpu_current_state)
  4203. {
  4204. struct ci_power_info *pi = ci_get_pi(adev);
  4205. enum amdgpu_pcie_gen target_link_speed =
  4206. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4207. enum amdgpu_pcie_gen current_link_speed;
  4208. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4209. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4210. else
  4211. current_link_speed = pi->force_pcie_gen;
  4212. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4213. pi->pspp_notify_required = false;
  4214. if (target_link_speed > current_link_speed) {
  4215. switch (target_link_speed) {
  4216. #ifdef CONFIG_ACPI
  4217. case AMDGPU_PCIE_GEN3:
  4218. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4219. break;
  4220. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4221. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4222. break;
  4223. case AMDGPU_PCIE_GEN2:
  4224. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4225. break;
  4226. #endif
  4227. default:
  4228. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4229. break;
  4230. }
  4231. } else {
  4232. if (target_link_speed < current_link_speed)
  4233. pi->pspp_notify_required = true;
  4234. }
  4235. }
  4236. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4237. struct amdgpu_ps *amdgpu_new_state,
  4238. struct amdgpu_ps *amdgpu_current_state)
  4239. {
  4240. struct ci_power_info *pi = ci_get_pi(adev);
  4241. enum amdgpu_pcie_gen target_link_speed =
  4242. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4243. u8 request;
  4244. if (pi->pspp_notify_required) {
  4245. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4246. request = PCIE_PERF_REQ_PECI_GEN3;
  4247. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4248. request = PCIE_PERF_REQ_PECI_GEN2;
  4249. else
  4250. request = PCIE_PERF_REQ_PECI_GEN1;
  4251. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4252. (ci_get_current_pcie_speed(adev) > 0))
  4253. return;
  4254. #ifdef CONFIG_ACPI
  4255. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4256. #endif
  4257. }
  4258. }
  4259. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4260. {
  4261. struct ci_power_info *pi = ci_get_pi(adev);
  4262. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4263. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4264. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4265. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4266. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4267. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4268. if (allowed_sclk_vddc_table == NULL)
  4269. return -EINVAL;
  4270. if (allowed_sclk_vddc_table->count < 1)
  4271. return -EINVAL;
  4272. if (allowed_mclk_vddc_table == NULL)
  4273. return -EINVAL;
  4274. if (allowed_mclk_vddc_table->count < 1)
  4275. return -EINVAL;
  4276. if (allowed_mclk_vddci_table == NULL)
  4277. return -EINVAL;
  4278. if (allowed_mclk_vddci_table->count < 1)
  4279. return -EINVAL;
  4280. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4281. pi->max_vddc_in_pp_table =
  4282. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4283. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4284. pi->max_vddci_in_pp_table =
  4285. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4286. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4287. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4288. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4289. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4290. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4291. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4292. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4293. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4294. return 0;
  4295. }
  4296. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4297. {
  4298. struct ci_power_info *pi = ci_get_pi(adev);
  4299. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4300. u32 leakage_index;
  4301. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4302. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4303. *vddc = leakage_table->actual_voltage[leakage_index];
  4304. break;
  4305. }
  4306. }
  4307. }
  4308. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4309. {
  4310. struct ci_power_info *pi = ci_get_pi(adev);
  4311. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4312. u32 leakage_index;
  4313. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4314. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4315. *vddci = leakage_table->actual_voltage[leakage_index];
  4316. break;
  4317. }
  4318. }
  4319. }
  4320. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4321. struct amdgpu_clock_voltage_dependency_table *table)
  4322. {
  4323. u32 i;
  4324. if (table) {
  4325. for (i = 0; i < table->count; i++)
  4326. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4327. }
  4328. }
  4329. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4330. struct amdgpu_clock_voltage_dependency_table *table)
  4331. {
  4332. u32 i;
  4333. if (table) {
  4334. for (i = 0; i < table->count; i++)
  4335. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4336. }
  4337. }
  4338. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4339. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4340. {
  4341. u32 i;
  4342. if (table) {
  4343. for (i = 0; i < table->count; i++)
  4344. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4345. }
  4346. }
  4347. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4348. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4349. {
  4350. u32 i;
  4351. if (table) {
  4352. for (i = 0; i < table->count; i++)
  4353. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4354. }
  4355. }
  4356. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4357. struct amdgpu_phase_shedding_limits_table *table)
  4358. {
  4359. u32 i;
  4360. if (table) {
  4361. for (i = 0; i < table->count; i++)
  4362. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4363. }
  4364. }
  4365. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4366. struct amdgpu_clock_and_voltage_limits *table)
  4367. {
  4368. if (table) {
  4369. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4370. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4371. }
  4372. }
  4373. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4374. struct amdgpu_cac_leakage_table *table)
  4375. {
  4376. u32 i;
  4377. if (table) {
  4378. for (i = 0; i < table->count; i++)
  4379. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4380. }
  4381. }
  4382. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4383. {
  4384. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4385. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4386. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4387. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4388. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4389. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4390. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4391. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4392. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4393. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4394. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4395. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4396. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4397. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4398. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4399. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4400. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4401. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4402. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4403. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4404. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4405. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4406. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4407. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4408. }
  4409. static void ci_update_current_ps(struct amdgpu_device *adev,
  4410. struct amdgpu_ps *rps)
  4411. {
  4412. struct ci_ps *new_ps = ci_get_ps(rps);
  4413. struct ci_power_info *pi = ci_get_pi(adev);
  4414. pi->current_rps = *rps;
  4415. pi->current_ps = *new_ps;
  4416. pi->current_rps.ps_priv = &pi->current_ps;
  4417. adev->pm.dpm.current_ps = &pi->current_rps;
  4418. }
  4419. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4420. struct amdgpu_ps *rps)
  4421. {
  4422. struct ci_ps *new_ps = ci_get_ps(rps);
  4423. struct ci_power_info *pi = ci_get_pi(adev);
  4424. pi->requested_rps = *rps;
  4425. pi->requested_ps = *new_ps;
  4426. pi->requested_rps.ps_priv = &pi->requested_ps;
  4427. adev->pm.dpm.requested_ps = &pi->requested_rps;
  4428. }
  4429. static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
  4430. {
  4431. struct ci_power_info *pi = ci_get_pi(adev);
  4432. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4433. struct amdgpu_ps *new_ps = &requested_ps;
  4434. ci_update_requested_ps(adev, new_ps);
  4435. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4436. return 0;
  4437. }
  4438. static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
  4439. {
  4440. struct ci_power_info *pi = ci_get_pi(adev);
  4441. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4442. ci_update_current_ps(adev, new_ps);
  4443. }
  4444. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4445. {
  4446. ci_read_clock_registers(adev);
  4447. ci_enable_acpi_power_management(adev);
  4448. ci_init_sclk_t(adev);
  4449. }
  4450. static int ci_dpm_enable(struct amdgpu_device *adev)
  4451. {
  4452. struct ci_power_info *pi = ci_get_pi(adev);
  4453. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4454. int ret;
  4455. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4456. ci_enable_voltage_control(adev);
  4457. ret = ci_construct_voltage_tables(adev);
  4458. if (ret) {
  4459. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4460. return ret;
  4461. }
  4462. }
  4463. if (pi->caps_dynamic_ac_timing) {
  4464. ret = ci_initialize_mc_reg_table(adev);
  4465. if (ret)
  4466. pi->caps_dynamic_ac_timing = false;
  4467. }
  4468. if (pi->dynamic_ss)
  4469. ci_enable_spread_spectrum(adev, true);
  4470. if (pi->thermal_protection)
  4471. ci_enable_thermal_protection(adev, true);
  4472. ci_program_sstp(adev);
  4473. ci_enable_display_gap(adev);
  4474. ci_program_vc(adev);
  4475. ret = ci_upload_firmware(adev);
  4476. if (ret) {
  4477. DRM_ERROR("ci_upload_firmware failed\n");
  4478. return ret;
  4479. }
  4480. ret = ci_process_firmware_header(adev);
  4481. if (ret) {
  4482. DRM_ERROR("ci_process_firmware_header failed\n");
  4483. return ret;
  4484. }
  4485. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4486. if (ret) {
  4487. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4488. return ret;
  4489. }
  4490. ret = ci_init_smc_table(adev);
  4491. if (ret) {
  4492. DRM_ERROR("ci_init_smc_table failed\n");
  4493. return ret;
  4494. }
  4495. ret = ci_init_arb_table_index(adev);
  4496. if (ret) {
  4497. DRM_ERROR("ci_init_arb_table_index failed\n");
  4498. return ret;
  4499. }
  4500. if (pi->caps_dynamic_ac_timing) {
  4501. ret = ci_populate_initial_mc_reg_table(adev);
  4502. if (ret) {
  4503. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4504. return ret;
  4505. }
  4506. }
  4507. ret = ci_populate_pm_base(adev);
  4508. if (ret) {
  4509. DRM_ERROR("ci_populate_pm_base failed\n");
  4510. return ret;
  4511. }
  4512. ci_dpm_start_smc(adev);
  4513. ci_enable_vr_hot_gpio_interrupt(adev);
  4514. ret = ci_notify_smc_display_change(adev, false);
  4515. if (ret) {
  4516. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4517. return ret;
  4518. }
  4519. ci_enable_sclk_control(adev, true);
  4520. ret = ci_enable_ulv(adev, true);
  4521. if (ret) {
  4522. DRM_ERROR("ci_enable_ulv failed\n");
  4523. return ret;
  4524. }
  4525. ret = ci_enable_ds_master_switch(adev, true);
  4526. if (ret) {
  4527. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4528. return ret;
  4529. }
  4530. ret = ci_start_dpm(adev);
  4531. if (ret) {
  4532. DRM_ERROR("ci_start_dpm failed\n");
  4533. return ret;
  4534. }
  4535. ret = ci_enable_didt(adev, true);
  4536. if (ret) {
  4537. DRM_ERROR("ci_enable_didt failed\n");
  4538. return ret;
  4539. }
  4540. ret = ci_enable_smc_cac(adev, true);
  4541. if (ret) {
  4542. DRM_ERROR("ci_enable_smc_cac failed\n");
  4543. return ret;
  4544. }
  4545. ret = ci_enable_power_containment(adev, true);
  4546. if (ret) {
  4547. DRM_ERROR("ci_enable_power_containment failed\n");
  4548. return ret;
  4549. }
  4550. ret = ci_power_control_set_level(adev);
  4551. if (ret) {
  4552. DRM_ERROR("ci_power_control_set_level failed\n");
  4553. return ret;
  4554. }
  4555. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4556. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4557. if (ret) {
  4558. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4559. return ret;
  4560. }
  4561. ci_thermal_start_thermal_controller(adev);
  4562. ci_update_current_ps(adev, boot_ps);
  4563. return 0;
  4564. }
  4565. static void ci_dpm_disable(struct amdgpu_device *adev)
  4566. {
  4567. struct ci_power_info *pi = ci_get_pi(adev);
  4568. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4569. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4570. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4571. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4572. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4573. ci_dpm_powergate_uvd(adev, true);
  4574. if (!amdgpu_ci_is_smc_running(adev))
  4575. return;
  4576. ci_thermal_stop_thermal_controller(adev);
  4577. if (pi->thermal_protection)
  4578. ci_enable_thermal_protection(adev, false);
  4579. ci_enable_power_containment(adev, false);
  4580. ci_enable_smc_cac(adev, false);
  4581. ci_enable_didt(adev, false);
  4582. ci_enable_spread_spectrum(adev, false);
  4583. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4584. ci_stop_dpm(adev);
  4585. ci_enable_ds_master_switch(adev, false);
  4586. ci_enable_ulv(adev, false);
  4587. ci_clear_vc(adev);
  4588. ci_reset_to_default(adev);
  4589. ci_dpm_stop_smc(adev);
  4590. ci_force_switch_to_arb_f0(adev);
  4591. ci_enable_thermal_based_sclk_dpm(adev, false);
  4592. ci_update_current_ps(adev, boot_ps);
  4593. }
  4594. static int ci_dpm_set_power_state(struct amdgpu_device *adev)
  4595. {
  4596. struct ci_power_info *pi = ci_get_pi(adev);
  4597. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4598. struct amdgpu_ps *old_ps = &pi->current_rps;
  4599. int ret;
  4600. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4601. if (pi->pcie_performance_request)
  4602. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4603. ret = ci_freeze_sclk_mclk_dpm(adev);
  4604. if (ret) {
  4605. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4606. return ret;
  4607. }
  4608. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4609. if (ret) {
  4610. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4611. return ret;
  4612. }
  4613. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4614. if (ret) {
  4615. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4616. return ret;
  4617. }
  4618. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4619. if (ret) {
  4620. DRM_ERROR("ci_update_vce_dpm failed\n");
  4621. return ret;
  4622. }
  4623. ret = ci_update_sclk_t(adev);
  4624. if (ret) {
  4625. DRM_ERROR("ci_update_sclk_t failed\n");
  4626. return ret;
  4627. }
  4628. if (pi->caps_dynamic_ac_timing) {
  4629. ret = ci_update_and_upload_mc_reg_table(adev);
  4630. if (ret) {
  4631. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4632. return ret;
  4633. }
  4634. }
  4635. ret = ci_program_memory_timing_parameters(adev);
  4636. if (ret) {
  4637. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4638. return ret;
  4639. }
  4640. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4641. if (ret) {
  4642. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4643. return ret;
  4644. }
  4645. ret = ci_upload_dpm_level_enable_mask(adev);
  4646. if (ret) {
  4647. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4648. return ret;
  4649. }
  4650. if (pi->pcie_performance_request)
  4651. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4652. return 0;
  4653. }
  4654. #if 0
  4655. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4656. {
  4657. ci_set_boot_state(adev);
  4658. }
  4659. #endif
  4660. static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
  4661. {
  4662. ci_program_display_gap(adev);
  4663. }
  4664. union power_info {
  4665. struct _ATOM_POWERPLAY_INFO info;
  4666. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4667. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4668. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4669. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4670. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4671. };
  4672. union pplib_clock_info {
  4673. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4674. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4675. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4676. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4677. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4678. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4679. };
  4680. union pplib_power_state {
  4681. struct _ATOM_PPLIB_STATE v1;
  4682. struct _ATOM_PPLIB_STATE_V2 v2;
  4683. };
  4684. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4685. struct amdgpu_ps *rps,
  4686. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4687. u8 table_rev)
  4688. {
  4689. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4690. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4691. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4692. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4693. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4694. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4695. } else {
  4696. rps->vclk = 0;
  4697. rps->dclk = 0;
  4698. }
  4699. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4700. adev->pm.dpm.boot_ps = rps;
  4701. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4702. adev->pm.dpm.uvd_ps = rps;
  4703. }
  4704. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4705. struct amdgpu_ps *rps, int index,
  4706. union pplib_clock_info *clock_info)
  4707. {
  4708. struct ci_power_info *pi = ci_get_pi(adev);
  4709. struct ci_ps *ps = ci_get_ps(rps);
  4710. struct ci_pl *pl = &ps->performance_levels[index];
  4711. ps->performance_level_count = index + 1;
  4712. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4713. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4714. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4715. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4716. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4717. pi->sys_pcie_mask,
  4718. pi->vbios_boot_state.pcie_gen_bootup_value,
  4719. clock_info->ci.ucPCIEGen);
  4720. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4721. pi->vbios_boot_state.pcie_lane_bootup_value,
  4722. le16_to_cpu(clock_info->ci.usPCIELane));
  4723. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4724. pi->acpi_pcie_gen = pl->pcie_gen;
  4725. }
  4726. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4727. pi->ulv.supported = true;
  4728. pi->ulv.pl = *pl;
  4729. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4730. }
  4731. /* patch up boot state */
  4732. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4733. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4734. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4735. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4736. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4737. }
  4738. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4739. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4740. pi->use_pcie_powersaving_levels = true;
  4741. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4742. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4743. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4744. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4745. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4746. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4747. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4748. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4749. break;
  4750. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4751. pi->use_pcie_performance_levels = true;
  4752. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4753. pi->pcie_gen_performance.max = pl->pcie_gen;
  4754. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4755. pi->pcie_gen_performance.min = pl->pcie_gen;
  4756. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4757. pi->pcie_lane_performance.max = pl->pcie_lane;
  4758. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4759. pi->pcie_lane_performance.min = pl->pcie_lane;
  4760. break;
  4761. default:
  4762. break;
  4763. }
  4764. }
  4765. static int ci_parse_power_table(struct amdgpu_device *adev)
  4766. {
  4767. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4768. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4769. union pplib_power_state *power_state;
  4770. int i, j, k, non_clock_array_index, clock_array_index;
  4771. union pplib_clock_info *clock_info;
  4772. struct _StateArray *state_array;
  4773. struct _ClockInfoArray *clock_info_array;
  4774. struct _NonClockInfoArray *non_clock_info_array;
  4775. union power_info *power_info;
  4776. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4777. u16 data_offset;
  4778. u8 frev, crev;
  4779. u8 *power_state_offset;
  4780. struct ci_ps *ps;
  4781. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4782. &frev, &crev, &data_offset))
  4783. return -EINVAL;
  4784. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4785. amdgpu_add_thermal_controller(adev);
  4786. state_array = (struct _StateArray *)
  4787. (mode_info->atom_context->bios + data_offset +
  4788. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4789. clock_info_array = (struct _ClockInfoArray *)
  4790. (mode_info->atom_context->bios + data_offset +
  4791. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4792. non_clock_info_array = (struct _NonClockInfoArray *)
  4793. (mode_info->atom_context->bios + data_offset +
  4794. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4795. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4796. state_array->ucNumEntries, GFP_KERNEL);
  4797. if (!adev->pm.dpm.ps)
  4798. return -ENOMEM;
  4799. power_state_offset = (u8 *)state_array->states;
  4800. for (i = 0; i < state_array->ucNumEntries; i++) {
  4801. u8 *idx;
  4802. power_state = (union pplib_power_state *)power_state_offset;
  4803. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4804. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4805. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4806. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4807. if (ps == NULL) {
  4808. kfree(adev->pm.dpm.ps);
  4809. return -ENOMEM;
  4810. }
  4811. adev->pm.dpm.ps[i].ps_priv = ps;
  4812. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4813. non_clock_info,
  4814. non_clock_info_array->ucEntrySize);
  4815. k = 0;
  4816. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4817. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4818. clock_array_index = idx[j];
  4819. if (clock_array_index >= clock_info_array->ucNumEntries)
  4820. continue;
  4821. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4822. break;
  4823. clock_info = (union pplib_clock_info *)
  4824. ((u8 *)&clock_info_array->clockInfo[0] +
  4825. (clock_array_index * clock_info_array->ucEntrySize));
  4826. ci_parse_pplib_clock_info(adev,
  4827. &adev->pm.dpm.ps[i], k,
  4828. clock_info);
  4829. k++;
  4830. }
  4831. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4832. }
  4833. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4834. /* fill in the vce power states */
  4835. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  4836. u32 sclk, mclk;
  4837. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4838. clock_info = (union pplib_clock_info *)
  4839. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4840. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4841. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4842. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4843. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4844. adev->pm.dpm.vce_states[i].sclk = sclk;
  4845. adev->pm.dpm.vce_states[i].mclk = mclk;
  4846. }
  4847. return 0;
  4848. }
  4849. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4850. struct ci_vbios_boot_state *boot_state)
  4851. {
  4852. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4853. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4854. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4855. u8 frev, crev;
  4856. u16 data_offset;
  4857. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4858. &frev, &crev, &data_offset)) {
  4859. firmware_info =
  4860. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4861. data_offset);
  4862. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4863. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4864. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4865. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4866. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4867. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4868. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4869. return 0;
  4870. }
  4871. return -EINVAL;
  4872. }
  4873. static void ci_dpm_fini(struct amdgpu_device *adev)
  4874. {
  4875. int i;
  4876. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4877. kfree(adev->pm.dpm.ps[i].ps_priv);
  4878. }
  4879. kfree(adev->pm.dpm.ps);
  4880. kfree(adev->pm.dpm.priv);
  4881. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4882. amdgpu_free_extended_power_table(adev);
  4883. }
  4884. /**
  4885. * ci_dpm_init_microcode - load ucode images from disk
  4886. *
  4887. * @adev: amdgpu_device pointer
  4888. *
  4889. * Use the firmware interface to load the ucode images into
  4890. * the driver (not loaded into hw).
  4891. * Returns 0 on success, error on failure.
  4892. */
  4893. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4894. {
  4895. const char *chip_name;
  4896. char fw_name[30];
  4897. int err;
  4898. DRM_DEBUG("\n");
  4899. switch (adev->asic_type) {
  4900. case CHIP_BONAIRE:
  4901. if ((adev->pdev->revision == 0x80) ||
  4902. (adev->pdev->revision == 0x81) ||
  4903. (adev->pdev->device == 0x665f))
  4904. chip_name = "bonaire_k";
  4905. else
  4906. chip_name = "bonaire";
  4907. break;
  4908. case CHIP_HAWAII:
  4909. if (adev->pdev->revision == 0x80)
  4910. chip_name = "hawaii_k";
  4911. else
  4912. chip_name = "hawaii";
  4913. break;
  4914. case CHIP_KAVERI:
  4915. case CHIP_KABINI:
  4916. case CHIP_MULLINS:
  4917. default: BUG();
  4918. }
  4919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4920. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4921. if (err)
  4922. goto out;
  4923. err = amdgpu_ucode_validate(adev->pm.fw);
  4924. out:
  4925. if (err) {
  4926. pr_err("cik_smc: Failed to load firmware \"%s\"\n", fw_name);
  4927. release_firmware(adev->pm.fw);
  4928. adev->pm.fw = NULL;
  4929. }
  4930. return err;
  4931. }
  4932. static int ci_dpm_init(struct amdgpu_device *adev)
  4933. {
  4934. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4935. SMU7_Discrete_DpmTable *dpm_table;
  4936. struct amdgpu_gpio_rec gpio;
  4937. u16 data_offset, size;
  4938. u8 frev, crev;
  4939. struct ci_power_info *pi;
  4940. int ret;
  4941. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4942. if (pi == NULL)
  4943. return -ENOMEM;
  4944. adev->pm.dpm.priv = pi;
  4945. pi->sys_pcie_mask =
  4946. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4947. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4948. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4949. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4950. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4951. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4952. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4953. pi->pcie_lane_performance.max = 0;
  4954. pi->pcie_lane_performance.min = 16;
  4955. pi->pcie_lane_powersaving.max = 0;
  4956. pi->pcie_lane_powersaving.min = 16;
  4957. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4958. if (ret) {
  4959. ci_dpm_fini(adev);
  4960. return ret;
  4961. }
  4962. ret = amdgpu_get_platform_caps(adev);
  4963. if (ret) {
  4964. ci_dpm_fini(adev);
  4965. return ret;
  4966. }
  4967. ret = amdgpu_parse_extended_power_table(adev);
  4968. if (ret) {
  4969. ci_dpm_fini(adev);
  4970. return ret;
  4971. }
  4972. ret = ci_parse_power_table(adev);
  4973. if (ret) {
  4974. ci_dpm_fini(adev);
  4975. return ret;
  4976. }
  4977. pi->dll_default_on = false;
  4978. pi->sram_end = SMC_RAM_END;
  4979. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4980. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4981. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4982. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4983. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4984. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4985. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4986. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4987. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4988. pi->sclk_dpm_key_disabled = 0;
  4989. pi->mclk_dpm_key_disabled = 0;
  4990. pi->pcie_dpm_key_disabled = 0;
  4991. pi->thermal_sclk_dpm_enabled = 0;
  4992. if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
  4993. pi->caps_sclk_ds = true;
  4994. else
  4995. pi->caps_sclk_ds = false;
  4996. pi->mclk_strobe_mode_threshold = 40000;
  4997. pi->mclk_stutter_mode_threshold = 40000;
  4998. pi->mclk_edc_enable_threshold = 40000;
  4999. pi->mclk_edc_wr_enable_threshold = 40000;
  5000. ci_initialize_powertune_defaults(adev);
  5001. pi->caps_fps = false;
  5002. pi->caps_sclk_throttle_low_notification = false;
  5003. pi->caps_uvd_dpm = true;
  5004. pi->caps_vce_dpm = true;
  5005. ci_get_leakage_voltages(adev);
  5006. ci_patch_dependency_tables_with_leakage(adev);
  5007. ci_set_private_data_variables_based_on_pptable(adev);
  5008. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  5009. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  5010. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  5011. ci_dpm_fini(adev);
  5012. return -ENOMEM;
  5013. }
  5014. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  5015. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  5016. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  5017. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  5018. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  5019. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  5020. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  5021. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  5022. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  5023. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  5024. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  5025. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  5026. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  5027. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  5028. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  5029. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  5030. if (adev->asic_type == CHIP_HAWAII) {
  5031. pi->thermal_temp_setting.temperature_low = 94500;
  5032. pi->thermal_temp_setting.temperature_high = 95000;
  5033. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5034. } else {
  5035. pi->thermal_temp_setting.temperature_low = 99500;
  5036. pi->thermal_temp_setting.temperature_high = 100000;
  5037. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5038. }
  5039. pi->uvd_enabled = false;
  5040. dpm_table = &pi->smc_state_table;
  5041. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5042. if (gpio.valid) {
  5043. dpm_table->VRHotGpio = gpio.shift;
  5044. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5045. } else {
  5046. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5047. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5048. }
  5049. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5050. if (gpio.valid) {
  5051. dpm_table->AcDcGpio = gpio.shift;
  5052. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5053. } else {
  5054. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5055. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5056. }
  5057. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5058. if (gpio.valid) {
  5059. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5060. switch (gpio.shift) {
  5061. case 0:
  5062. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5063. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5064. break;
  5065. case 1:
  5066. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5067. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5068. break;
  5069. case 2:
  5070. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5071. break;
  5072. case 3:
  5073. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5074. break;
  5075. case 4:
  5076. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5077. break;
  5078. default:
  5079. DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
  5080. break;
  5081. }
  5082. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5083. }
  5084. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5085. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5086. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5087. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5088. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5089. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5090. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5091. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5092. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5093. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5094. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5095. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5096. else
  5097. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5098. }
  5099. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5100. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5101. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5102. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5103. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5104. else
  5105. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5106. }
  5107. pi->vddc_phase_shed_control = true;
  5108. #if defined(CONFIG_ACPI)
  5109. pi->pcie_performance_request =
  5110. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5111. #else
  5112. pi->pcie_performance_request = false;
  5113. #endif
  5114. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5115. &frev, &crev, &data_offset)) {
  5116. pi->caps_sclk_ss_support = true;
  5117. pi->caps_mclk_ss_support = true;
  5118. pi->dynamic_ss = true;
  5119. } else {
  5120. pi->caps_sclk_ss_support = false;
  5121. pi->caps_mclk_ss_support = false;
  5122. pi->dynamic_ss = true;
  5123. }
  5124. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5125. pi->thermal_protection = true;
  5126. else
  5127. pi->thermal_protection = false;
  5128. pi->caps_dynamic_ac_timing = true;
  5129. pi->uvd_power_gated = true;
  5130. /* make sure dc limits are valid */
  5131. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5132. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5133. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5134. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5135. pi->fan_ctrl_is_in_default_mode = true;
  5136. return 0;
  5137. }
  5138. static void
  5139. ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  5140. struct seq_file *m)
  5141. {
  5142. struct ci_power_info *pi = ci_get_pi(adev);
  5143. struct amdgpu_ps *rps = &pi->current_rps;
  5144. u32 sclk = ci_get_average_sclk_freq(adev);
  5145. u32 mclk = ci_get_average_mclk_freq(adev);
  5146. u32 activity_percent = 50;
  5147. int ret;
  5148. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5149. &activity_percent);
  5150. if (ret == 0) {
  5151. activity_percent += 0x80;
  5152. activity_percent >>= 8;
  5153. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5154. }
  5155. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  5156. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5157. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5158. sclk, mclk);
  5159. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5160. }
  5161. static void ci_dpm_print_power_state(struct amdgpu_device *adev,
  5162. struct amdgpu_ps *rps)
  5163. {
  5164. struct ci_ps *ps = ci_get_ps(rps);
  5165. struct ci_pl *pl;
  5166. int i;
  5167. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5168. amdgpu_dpm_print_cap_info(rps->caps);
  5169. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5170. for (i = 0; i < ps->performance_level_count; i++) {
  5171. pl = &ps->performance_levels[i];
  5172. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5173. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5174. }
  5175. amdgpu_dpm_print_ps_status(adev, rps);
  5176. }
  5177. static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
  5178. const struct ci_pl *ci_cpl2)
  5179. {
  5180. return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
  5181. (ci_cpl1->sclk == ci_cpl2->sclk) &&
  5182. (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
  5183. (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
  5184. }
  5185. static int ci_check_state_equal(struct amdgpu_device *adev,
  5186. struct amdgpu_ps *cps,
  5187. struct amdgpu_ps *rps,
  5188. bool *equal)
  5189. {
  5190. struct ci_ps *ci_cps;
  5191. struct ci_ps *ci_rps;
  5192. int i;
  5193. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  5194. return -EINVAL;
  5195. ci_cps = ci_get_ps(cps);
  5196. ci_rps = ci_get_ps(rps);
  5197. if (ci_cps == NULL) {
  5198. *equal = false;
  5199. return 0;
  5200. }
  5201. if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
  5202. *equal = false;
  5203. return 0;
  5204. }
  5205. for (i = 0; i < ci_cps->performance_level_count; i++) {
  5206. if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
  5207. &(ci_rps->performance_levels[i]))) {
  5208. *equal = false;
  5209. return 0;
  5210. }
  5211. }
  5212. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  5213. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  5214. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  5215. return 0;
  5216. }
  5217. static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  5218. {
  5219. struct ci_power_info *pi = ci_get_pi(adev);
  5220. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5221. if (low)
  5222. return requested_state->performance_levels[0].sclk;
  5223. else
  5224. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5225. }
  5226. static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  5227. {
  5228. struct ci_power_info *pi = ci_get_pi(adev);
  5229. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5230. if (low)
  5231. return requested_state->performance_levels[0].mclk;
  5232. else
  5233. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5234. }
  5235. /* get temperature in millidegrees */
  5236. static int ci_dpm_get_temp(struct amdgpu_device *adev)
  5237. {
  5238. u32 temp;
  5239. int actual_temp = 0;
  5240. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5241. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5242. if (temp & 0x200)
  5243. actual_temp = 255;
  5244. else
  5245. actual_temp = temp & 0x1ff;
  5246. actual_temp = actual_temp * 1000;
  5247. return actual_temp;
  5248. }
  5249. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5250. {
  5251. int ret;
  5252. ret = ci_thermal_enable_alert(adev, false);
  5253. if (ret)
  5254. return ret;
  5255. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5256. CISLANDS_TEMP_RANGE_MAX);
  5257. if (ret)
  5258. return ret;
  5259. ret = ci_thermal_enable_alert(adev, true);
  5260. if (ret)
  5261. return ret;
  5262. return ret;
  5263. }
  5264. static int ci_dpm_early_init(void *handle)
  5265. {
  5266. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5267. ci_dpm_set_dpm_funcs(adev);
  5268. ci_dpm_set_irq_funcs(adev);
  5269. return 0;
  5270. }
  5271. static int ci_dpm_late_init(void *handle)
  5272. {
  5273. int ret;
  5274. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5275. if (!amdgpu_dpm)
  5276. return 0;
  5277. /* init the sysfs and debugfs files late */
  5278. ret = amdgpu_pm_sysfs_init(adev);
  5279. if (ret)
  5280. return ret;
  5281. ret = ci_set_temperature_range(adev);
  5282. if (ret)
  5283. return ret;
  5284. return 0;
  5285. }
  5286. static int ci_dpm_sw_init(void *handle)
  5287. {
  5288. int ret;
  5289. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5290. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230,
  5291. &adev->pm.dpm.thermal.irq);
  5292. if (ret)
  5293. return ret;
  5294. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231,
  5295. &adev->pm.dpm.thermal.irq);
  5296. if (ret)
  5297. return ret;
  5298. /* default to balanced state */
  5299. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5300. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5301. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  5302. adev->pm.default_sclk = adev->clock.default_sclk;
  5303. adev->pm.default_mclk = adev->clock.default_mclk;
  5304. adev->pm.current_sclk = adev->clock.default_sclk;
  5305. adev->pm.current_mclk = adev->clock.default_mclk;
  5306. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5307. ret = ci_dpm_init_microcode(adev);
  5308. if (ret)
  5309. return ret;
  5310. if (amdgpu_dpm == 0)
  5311. return 0;
  5312. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5313. mutex_lock(&adev->pm.mutex);
  5314. ret = ci_dpm_init(adev);
  5315. if (ret)
  5316. goto dpm_failed;
  5317. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5318. if (amdgpu_dpm == 1)
  5319. amdgpu_pm_print_power_states(adev);
  5320. mutex_unlock(&adev->pm.mutex);
  5321. DRM_INFO("amdgpu: dpm initialized\n");
  5322. return 0;
  5323. dpm_failed:
  5324. ci_dpm_fini(adev);
  5325. mutex_unlock(&adev->pm.mutex);
  5326. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5327. return ret;
  5328. }
  5329. static int ci_dpm_sw_fini(void *handle)
  5330. {
  5331. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5332. flush_work(&adev->pm.dpm.thermal.work);
  5333. mutex_lock(&adev->pm.mutex);
  5334. amdgpu_pm_sysfs_fini(adev);
  5335. ci_dpm_fini(adev);
  5336. mutex_unlock(&adev->pm.mutex);
  5337. release_firmware(adev->pm.fw);
  5338. adev->pm.fw = NULL;
  5339. return 0;
  5340. }
  5341. static int ci_dpm_hw_init(void *handle)
  5342. {
  5343. int ret;
  5344. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5345. if (!amdgpu_dpm) {
  5346. ret = ci_upload_firmware(adev);
  5347. if (ret) {
  5348. DRM_ERROR("ci_upload_firmware failed\n");
  5349. return ret;
  5350. }
  5351. ci_dpm_start_smc(adev);
  5352. return 0;
  5353. }
  5354. mutex_lock(&adev->pm.mutex);
  5355. ci_dpm_setup_asic(adev);
  5356. ret = ci_dpm_enable(adev);
  5357. if (ret)
  5358. adev->pm.dpm_enabled = false;
  5359. else
  5360. adev->pm.dpm_enabled = true;
  5361. mutex_unlock(&adev->pm.mutex);
  5362. return ret;
  5363. }
  5364. static int ci_dpm_hw_fini(void *handle)
  5365. {
  5366. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5367. if (adev->pm.dpm_enabled) {
  5368. mutex_lock(&adev->pm.mutex);
  5369. ci_dpm_disable(adev);
  5370. mutex_unlock(&adev->pm.mutex);
  5371. } else {
  5372. ci_dpm_stop_smc(adev);
  5373. }
  5374. return 0;
  5375. }
  5376. static int ci_dpm_suspend(void *handle)
  5377. {
  5378. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5379. if (adev->pm.dpm_enabled) {
  5380. mutex_lock(&adev->pm.mutex);
  5381. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5382. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  5383. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5384. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  5385. adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
  5386. adev->pm.dpm.last_state = adev->pm.dpm.state;
  5387. adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5388. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5389. mutex_unlock(&adev->pm.mutex);
  5390. amdgpu_pm_compute_clocks(adev);
  5391. }
  5392. return 0;
  5393. }
  5394. static int ci_dpm_resume(void *handle)
  5395. {
  5396. int ret;
  5397. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5398. if (adev->pm.dpm_enabled) {
  5399. /* asic init will reset to the boot state */
  5400. mutex_lock(&adev->pm.mutex);
  5401. ci_dpm_setup_asic(adev);
  5402. ret = ci_dpm_enable(adev);
  5403. if (ret)
  5404. adev->pm.dpm_enabled = false;
  5405. else
  5406. adev->pm.dpm_enabled = true;
  5407. adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
  5408. adev->pm.dpm.state = adev->pm.dpm.last_state;
  5409. mutex_unlock(&adev->pm.mutex);
  5410. if (adev->pm.dpm_enabled)
  5411. amdgpu_pm_compute_clocks(adev);
  5412. }
  5413. return 0;
  5414. }
  5415. static bool ci_dpm_is_idle(void *handle)
  5416. {
  5417. /* XXX */
  5418. return true;
  5419. }
  5420. static int ci_dpm_wait_for_idle(void *handle)
  5421. {
  5422. /* XXX */
  5423. return 0;
  5424. }
  5425. static int ci_dpm_soft_reset(void *handle)
  5426. {
  5427. return 0;
  5428. }
  5429. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5430. struct amdgpu_irq_src *source,
  5431. unsigned type,
  5432. enum amdgpu_interrupt_state state)
  5433. {
  5434. u32 cg_thermal_int;
  5435. switch (type) {
  5436. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5437. switch (state) {
  5438. case AMDGPU_IRQ_STATE_DISABLE:
  5439. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5440. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5441. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5442. break;
  5443. case AMDGPU_IRQ_STATE_ENABLE:
  5444. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5445. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5446. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5447. break;
  5448. default:
  5449. break;
  5450. }
  5451. break;
  5452. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5453. switch (state) {
  5454. case AMDGPU_IRQ_STATE_DISABLE:
  5455. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5456. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5457. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5458. break;
  5459. case AMDGPU_IRQ_STATE_ENABLE:
  5460. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5461. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5462. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5463. break;
  5464. default:
  5465. break;
  5466. }
  5467. break;
  5468. default:
  5469. break;
  5470. }
  5471. return 0;
  5472. }
  5473. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5474. struct amdgpu_irq_src *source,
  5475. struct amdgpu_iv_entry *entry)
  5476. {
  5477. bool queue_thermal = false;
  5478. if (entry == NULL)
  5479. return -EINVAL;
  5480. switch (entry->src_id) {
  5481. case 230: /* thermal low to high */
  5482. DRM_DEBUG("IH: thermal low to high\n");
  5483. adev->pm.dpm.thermal.high_to_low = false;
  5484. queue_thermal = true;
  5485. break;
  5486. case 231: /* thermal high to low */
  5487. DRM_DEBUG("IH: thermal high to low\n");
  5488. adev->pm.dpm.thermal.high_to_low = true;
  5489. queue_thermal = true;
  5490. break;
  5491. default:
  5492. break;
  5493. }
  5494. if (queue_thermal)
  5495. schedule_work(&adev->pm.dpm.thermal.work);
  5496. return 0;
  5497. }
  5498. static int ci_dpm_set_clockgating_state(void *handle,
  5499. enum amd_clockgating_state state)
  5500. {
  5501. return 0;
  5502. }
  5503. static int ci_dpm_set_powergating_state(void *handle,
  5504. enum amd_powergating_state state)
  5505. {
  5506. return 0;
  5507. }
  5508. static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
  5509. enum pp_clock_type type, char *buf)
  5510. {
  5511. struct ci_power_info *pi = ci_get_pi(adev);
  5512. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  5513. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  5514. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  5515. int i, now, size = 0;
  5516. uint32_t clock, pcie_speed;
  5517. switch (type) {
  5518. case PP_SCLK:
  5519. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
  5520. clock = RREG32(mmSMC_MSG_ARG_0);
  5521. for (i = 0; i < sclk_table->count; i++) {
  5522. if (clock > sclk_table->dpm_levels[i].value)
  5523. continue;
  5524. break;
  5525. }
  5526. now = i;
  5527. for (i = 0; i < sclk_table->count; i++)
  5528. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5529. i, sclk_table->dpm_levels[i].value / 100,
  5530. (i == now) ? "*" : "");
  5531. break;
  5532. case PP_MCLK:
  5533. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
  5534. clock = RREG32(mmSMC_MSG_ARG_0);
  5535. for (i = 0; i < mclk_table->count; i++) {
  5536. if (clock > mclk_table->dpm_levels[i].value)
  5537. continue;
  5538. break;
  5539. }
  5540. now = i;
  5541. for (i = 0; i < mclk_table->count; i++)
  5542. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5543. i, mclk_table->dpm_levels[i].value / 100,
  5544. (i == now) ? "*" : "");
  5545. break;
  5546. case PP_PCIE:
  5547. pcie_speed = ci_get_current_pcie_speed(adev);
  5548. for (i = 0; i < pcie_table->count; i++) {
  5549. if (pcie_speed != pcie_table->dpm_levels[i].value)
  5550. continue;
  5551. break;
  5552. }
  5553. now = i;
  5554. for (i = 0; i < pcie_table->count; i++)
  5555. size += sprintf(buf + size, "%d: %s %s\n", i,
  5556. (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
  5557. (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
  5558. (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
  5559. (i == now) ? "*" : "");
  5560. break;
  5561. default:
  5562. break;
  5563. }
  5564. return size;
  5565. }
  5566. static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
  5567. enum pp_clock_type type, uint32_t mask)
  5568. {
  5569. struct ci_power_info *pi = ci_get_pi(adev);
  5570. if (adev->pm.dpm.forced_level & (AMD_DPM_FORCED_LEVEL_AUTO |
  5571. AMD_DPM_FORCED_LEVEL_LOW |
  5572. AMD_DPM_FORCED_LEVEL_HIGH))
  5573. return -EINVAL;
  5574. switch (type) {
  5575. case PP_SCLK:
  5576. if (!pi->sclk_dpm_key_disabled)
  5577. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5578. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5579. pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
  5580. break;
  5581. case PP_MCLK:
  5582. if (!pi->mclk_dpm_key_disabled)
  5583. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5584. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5585. pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
  5586. break;
  5587. case PP_PCIE:
  5588. {
  5589. uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  5590. uint32_t level = 0;
  5591. while (tmp >>= 1)
  5592. level++;
  5593. if (!pi->pcie_dpm_key_disabled)
  5594. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5595. PPSMC_MSG_PCIeDPM_ForceLevel,
  5596. level);
  5597. break;
  5598. }
  5599. default:
  5600. break;
  5601. }
  5602. return 0;
  5603. }
  5604. static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
  5605. {
  5606. struct ci_power_info *pi = ci_get_pi(adev);
  5607. struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
  5608. struct ci_single_dpm_table *golden_sclk_table =
  5609. &(pi->golden_dpm_table.sclk_table);
  5610. int value;
  5611. value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
  5612. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
  5613. 100 /
  5614. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5615. return value;
  5616. }
  5617. static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
  5618. {
  5619. struct ci_power_info *pi = ci_get_pi(adev);
  5620. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5621. struct ci_single_dpm_table *golden_sclk_table =
  5622. &(pi->golden_dpm_table.sclk_table);
  5623. if (value > 20)
  5624. value = 20;
  5625. ps->performance_levels[ps->performance_level_count - 1].sclk =
  5626. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
  5627. value / 100 +
  5628. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5629. return 0;
  5630. }
  5631. static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
  5632. {
  5633. struct ci_power_info *pi = ci_get_pi(adev);
  5634. struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
  5635. struct ci_single_dpm_table *golden_mclk_table =
  5636. &(pi->golden_dpm_table.mclk_table);
  5637. int value;
  5638. value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
  5639. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
  5640. 100 /
  5641. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5642. return value;
  5643. }
  5644. static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
  5645. {
  5646. struct ci_power_info *pi = ci_get_pi(adev);
  5647. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5648. struct ci_single_dpm_table *golden_mclk_table =
  5649. &(pi->golden_dpm_table.mclk_table);
  5650. if (value > 20)
  5651. value = 20;
  5652. ps->performance_levels[ps->performance_level_count - 1].mclk =
  5653. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
  5654. value / 100 +
  5655. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5656. return 0;
  5657. }
  5658. static int ci_dpm_get_power_profile_state(struct amdgpu_device *adev,
  5659. struct amd_pp_profile *query)
  5660. {
  5661. struct ci_power_info *pi = ci_get_pi(adev);
  5662. if (!pi || !query)
  5663. return -EINVAL;
  5664. if (query->type == AMD_PP_GFX_PROFILE)
  5665. memcpy(query, &pi->gfx_power_profile,
  5666. sizeof(struct amd_pp_profile));
  5667. else if (query->type == AMD_PP_COMPUTE_PROFILE)
  5668. memcpy(query, &pi->compute_power_profile,
  5669. sizeof(struct amd_pp_profile));
  5670. else
  5671. return -EINVAL;
  5672. return 0;
  5673. }
  5674. static int ci_populate_requested_graphic_levels(struct amdgpu_device *adev,
  5675. struct amd_pp_profile *request)
  5676. {
  5677. struct ci_power_info *pi = ci_get_pi(adev);
  5678. struct ci_dpm_table *dpm_table = &(pi->dpm_table);
  5679. struct SMU7_Discrete_GraphicsLevel *levels =
  5680. pi->smc_state_table.GraphicsLevel;
  5681. uint32_t array = pi->dpm_table_start +
  5682. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  5683. uint32_t array_size = sizeof(struct SMU7_Discrete_GraphicsLevel) *
  5684. SMU7_MAX_LEVELS_GRAPHICS;
  5685. uint32_t i;
  5686. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  5687. levels[i].ActivityLevel =
  5688. cpu_to_be16(request->activity_threshold);
  5689. levels[i].EnabledForActivity = 1;
  5690. levels[i].UpH = request->up_hyst;
  5691. levels[i].DownH = request->down_hyst;
  5692. }
  5693. return amdgpu_ci_copy_bytes_to_smc(adev, array, (uint8_t *)levels,
  5694. array_size, pi->sram_end);
  5695. }
  5696. static void ci_find_min_clock_masks(struct amdgpu_device *adev,
  5697. uint32_t *sclk_mask, uint32_t *mclk_mask,
  5698. uint32_t min_sclk, uint32_t min_mclk)
  5699. {
  5700. struct ci_power_info *pi = ci_get_pi(adev);
  5701. struct ci_dpm_table *dpm_table = &(pi->dpm_table);
  5702. uint32_t i;
  5703. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  5704. if (dpm_table->sclk_table.dpm_levels[i].enabled &&
  5705. dpm_table->sclk_table.dpm_levels[i].value >= min_sclk)
  5706. *sclk_mask |= 1 << i;
  5707. }
  5708. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  5709. if (dpm_table->mclk_table.dpm_levels[i].enabled &&
  5710. dpm_table->mclk_table.dpm_levels[i].value >= min_mclk)
  5711. *mclk_mask |= 1 << i;
  5712. }
  5713. }
  5714. static int ci_set_power_profile_state(struct amdgpu_device *adev,
  5715. struct amd_pp_profile *request)
  5716. {
  5717. struct ci_power_info *pi = ci_get_pi(adev);
  5718. int tmp_result, result = 0;
  5719. uint32_t sclk_mask = 0, mclk_mask = 0;
  5720. tmp_result = ci_freeze_sclk_mclk_dpm(adev);
  5721. if (tmp_result) {
  5722. DRM_ERROR("Failed to freeze SCLK MCLK DPM!");
  5723. result = tmp_result;
  5724. }
  5725. tmp_result = ci_populate_requested_graphic_levels(adev,
  5726. request);
  5727. if (tmp_result) {
  5728. DRM_ERROR("Failed to populate requested graphic levels!");
  5729. result = tmp_result;
  5730. }
  5731. tmp_result = ci_unfreeze_sclk_mclk_dpm(adev);
  5732. if (tmp_result) {
  5733. DRM_ERROR("Failed to unfreeze SCLK MCLK DPM!");
  5734. result = tmp_result;
  5735. }
  5736. ci_find_min_clock_masks(adev, &sclk_mask, &mclk_mask,
  5737. request->min_sclk, request->min_mclk);
  5738. if (sclk_mask) {
  5739. if (!pi->sclk_dpm_key_disabled)
  5740. amdgpu_ci_send_msg_to_smc_with_parameter(
  5741. adev,
  5742. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5743. pi->dpm_level_enable_mask.
  5744. sclk_dpm_enable_mask &
  5745. sclk_mask);
  5746. }
  5747. if (mclk_mask) {
  5748. if (!pi->mclk_dpm_key_disabled)
  5749. amdgpu_ci_send_msg_to_smc_with_parameter(
  5750. adev,
  5751. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5752. pi->dpm_level_enable_mask.
  5753. mclk_dpm_enable_mask &
  5754. mclk_mask);
  5755. }
  5756. return result;
  5757. }
  5758. static int ci_dpm_set_power_profile_state(struct amdgpu_device *adev,
  5759. struct amd_pp_profile *request)
  5760. {
  5761. struct ci_power_info *pi = ci_get_pi(adev);
  5762. int ret = -1;
  5763. if (!pi || !request)
  5764. return -EINVAL;
  5765. if (adev->pm.dpm.forced_level !=
  5766. AMD_DPM_FORCED_LEVEL_AUTO)
  5767. return -EINVAL;
  5768. if (request->min_sclk ||
  5769. request->min_mclk ||
  5770. request->activity_threshold ||
  5771. request->up_hyst ||
  5772. request->down_hyst) {
  5773. if (request->type == AMD_PP_GFX_PROFILE)
  5774. memcpy(&pi->gfx_power_profile, request,
  5775. sizeof(struct amd_pp_profile));
  5776. else if (request->type == AMD_PP_COMPUTE_PROFILE)
  5777. memcpy(&pi->compute_power_profile, request,
  5778. sizeof(struct amd_pp_profile));
  5779. else
  5780. return -EINVAL;
  5781. if (request->type == pi->current_power_profile)
  5782. ret = ci_set_power_profile_state(
  5783. adev,
  5784. request);
  5785. } else {
  5786. /* set power profile if it exists */
  5787. switch (request->type) {
  5788. case AMD_PP_GFX_PROFILE:
  5789. ret = ci_set_power_profile_state(
  5790. adev,
  5791. &pi->gfx_power_profile);
  5792. break;
  5793. case AMD_PP_COMPUTE_PROFILE:
  5794. ret = ci_set_power_profile_state(
  5795. adev,
  5796. &pi->compute_power_profile);
  5797. break;
  5798. default:
  5799. return -EINVAL;
  5800. }
  5801. }
  5802. if (!ret)
  5803. pi->current_power_profile = request->type;
  5804. return 0;
  5805. }
  5806. static int ci_dpm_reset_power_profile_state(struct amdgpu_device *adev,
  5807. struct amd_pp_profile *request)
  5808. {
  5809. struct ci_power_info *pi = ci_get_pi(adev);
  5810. if (!pi || !request)
  5811. return -EINVAL;
  5812. if (request->type == AMD_PP_GFX_PROFILE) {
  5813. pi->gfx_power_profile = pi->default_gfx_power_profile;
  5814. return ci_dpm_set_power_profile_state(adev,
  5815. &pi->gfx_power_profile);
  5816. } else if (request->type == AMD_PP_COMPUTE_PROFILE) {
  5817. pi->compute_power_profile =
  5818. pi->default_compute_power_profile;
  5819. return ci_dpm_set_power_profile_state(adev,
  5820. &pi->compute_power_profile);
  5821. } else
  5822. return -EINVAL;
  5823. }
  5824. static int ci_dpm_switch_power_profile(struct amdgpu_device *adev,
  5825. enum amd_pp_profile_type type)
  5826. {
  5827. struct ci_power_info *pi = ci_get_pi(adev);
  5828. struct amd_pp_profile request = {0};
  5829. if (!pi)
  5830. return -EINVAL;
  5831. if (pi->current_power_profile != type) {
  5832. request.type = type;
  5833. return ci_dpm_set_power_profile_state(adev, &request);
  5834. }
  5835. return 0;
  5836. }
  5837. static int ci_dpm_read_sensor(struct amdgpu_device *adev, int idx,
  5838. void *value, int *size)
  5839. {
  5840. u32 activity_percent = 50;
  5841. int ret;
  5842. /* size must be at least 4 bytes for all sensors */
  5843. if (*size < 4)
  5844. return -EINVAL;
  5845. switch (idx) {
  5846. case AMDGPU_PP_SENSOR_GFX_SCLK:
  5847. *((uint32_t *)value) = ci_get_average_sclk_freq(adev);
  5848. *size = 4;
  5849. return 0;
  5850. case AMDGPU_PP_SENSOR_GFX_MCLK:
  5851. *((uint32_t *)value) = ci_get_average_mclk_freq(adev);
  5852. *size = 4;
  5853. return 0;
  5854. case AMDGPU_PP_SENSOR_GPU_TEMP:
  5855. *((uint32_t *)value) = ci_dpm_get_temp(adev);
  5856. *size = 4;
  5857. return 0;
  5858. case AMDGPU_PP_SENSOR_GPU_LOAD:
  5859. ret = ci_read_smc_soft_register(adev,
  5860. offsetof(SMU7_SoftRegisters,
  5861. AverageGraphicsA),
  5862. &activity_percent);
  5863. if (ret == 0) {
  5864. activity_percent += 0x80;
  5865. activity_percent >>= 8;
  5866. activity_percent =
  5867. activity_percent > 100 ? 100 : activity_percent;
  5868. }
  5869. *((uint32_t *)value) = activity_percent;
  5870. *size = 4;
  5871. return 0;
  5872. default:
  5873. return -EINVAL;
  5874. }
  5875. }
  5876. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5877. .name = "ci_dpm",
  5878. .early_init = ci_dpm_early_init,
  5879. .late_init = ci_dpm_late_init,
  5880. .sw_init = ci_dpm_sw_init,
  5881. .sw_fini = ci_dpm_sw_fini,
  5882. .hw_init = ci_dpm_hw_init,
  5883. .hw_fini = ci_dpm_hw_fini,
  5884. .suspend = ci_dpm_suspend,
  5885. .resume = ci_dpm_resume,
  5886. .is_idle = ci_dpm_is_idle,
  5887. .wait_for_idle = ci_dpm_wait_for_idle,
  5888. .soft_reset = ci_dpm_soft_reset,
  5889. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5890. .set_powergating_state = ci_dpm_set_powergating_state,
  5891. };
  5892. static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
  5893. .get_temperature = &ci_dpm_get_temp,
  5894. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5895. .set_power_state = &ci_dpm_set_power_state,
  5896. .post_set_power_state = &ci_dpm_post_set_power_state,
  5897. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5898. .get_sclk = &ci_dpm_get_sclk,
  5899. .get_mclk = &ci_dpm_get_mclk,
  5900. .print_power_state = &ci_dpm_print_power_state,
  5901. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5902. .force_performance_level = &ci_dpm_force_performance_level,
  5903. .vblank_too_short = &ci_dpm_vblank_too_short,
  5904. .powergate_uvd = &ci_dpm_powergate_uvd,
  5905. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5906. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5907. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5908. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5909. .print_clock_levels = ci_dpm_print_clock_levels,
  5910. .force_clock_level = ci_dpm_force_clock_level,
  5911. .get_sclk_od = ci_dpm_get_sclk_od,
  5912. .set_sclk_od = ci_dpm_set_sclk_od,
  5913. .get_mclk_od = ci_dpm_get_mclk_od,
  5914. .set_mclk_od = ci_dpm_set_mclk_od,
  5915. .check_state_equal = ci_check_state_equal,
  5916. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  5917. .get_power_profile_state = ci_dpm_get_power_profile_state,
  5918. .set_power_profile_state = ci_dpm_set_power_profile_state,
  5919. .reset_power_profile_state = ci_dpm_reset_power_profile_state,
  5920. .switch_power_profile = ci_dpm_switch_power_profile,
  5921. .read_sensor = ci_dpm_read_sensor,
  5922. };
  5923. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  5924. {
  5925. if (adev->pm.funcs == NULL)
  5926. adev->pm.funcs = &ci_dpm_funcs;
  5927. }
  5928. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5929. .set = ci_dpm_set_interrupt_state,
  5930. .process = ci_dpm_process_interrupt,
  5931. };
  5932. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5933. {
  5934. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5935. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5936. }