hns_roce_hw_v2.c 154 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/acpi.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <net/addrconf.h>
  38. #include <rdma/ib_umem.h>
  39. #include "hnae3.h"
  40. #include "hns_roce_common.h"
  41. #include "hns_roce_device.h"
  42. #include "hns_roce_cmd.h"
  43. #include "hns_roce_hem.h"
  44. #include "hns_roce_hw_v2.h"
  45. static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
  46. struct ib_sge *sg)
  47. {
  48. dseg->lkey = cpu_to_le32(sg->lkey);
  49. dseg->addr = cpu_to_le64(sg->addr);
  50. dseg->len = cpu_to_le32(sg->length);
  51. }
  52. static void set_extend_sge(struct hns_roce_qp *qp, struct ib_send_wr *wr,
  53. unsigned int *sge_ind)
  54. {
  55. struct hns_roce_v2_wqe_data_seg *dseg;
  56. struct ib_sge *sg;
  57. int num_in_wqe = 0;
  58. int extend_sge_num;
  59. int fi_sge_num;
  60. int se_sge_num;
  61. int shift;
  62. int i;
  63. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC)
  64. num_in_wqe = HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE;
  65. extend_sge_num = wr->num_sge - num_in_wqe;
  66. sg = wr->sg_list + num_in_wqe;
  67. shift = qp->hr_buf.page_shift;
  68. /*
  69. * Check whether wr->num_sge sges are in the same page. If not, we
  70. * should calculate how many sges in the first page and the second
  71. * page.
  72. */
  73. dseg = get_send_extend_sge(qp, (*sge_ind) & (qp->sge.sge_cnt - 1));
  74. fi_sge_num = (round_up((uintptr_t)dseg, 1 << shift) -
  75. (uintptr_t)dseg) /
  76. sizeof(struct hns_roce_v2_wqe_data_seg);
  77. if (extend_sge_num > fi_sge_num) {
  78. se_sge_num = extend_sge_num - fi_sge_num;
  79. for (i = 0; i < fi_sge_num; i++) {
  80. set_data_seg_v2(dseg++, sg + i);
  81. (*sge_ind)++;
  82. }
  83. dseg = get_send_extend_sge(qp,
  84. (*sge_ind) & (qp->sge.sge_cnt - 1));
  85. for (i = 0; i < se_sge_num; i++) {
  86. set_data_seg_v2(dseg++, sg + fi_sge_num + i);
  87. (*sge_ind)++;
  88. }
  89. } else {
  90. for (i = 0; i < extend_sge_num; i++) {
  91. set_data_seg_v2(dseg++, sg + i);
  92. (*sge_ind)++;
  93. }
  94. }
  95. }
  96. static int set_rwqe_data_seg(struct ib_qp *ibqp, struct ib_send_wr *wr,
  97. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
  98. void *wqe, unsigned int *sge_ind,
  99. struct ib_send_wr **bad_wr)
  100. {
  101. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  102. struct hns_roce_v2_wqe_data_seg *dseg = wqe;
  103. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  104. int i;
  105. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  106. if (le32_to_cpu(rc_sq_wqe->msg_len) >
  107. hr_dev->caps.max_sq_inline) {
  108. *bad_wr = wr;
  109. dev_err(hr_dev->dev, "inline len(1-%d)=%d, illegal",
  110. rc_sq_wqe->msg_len, hr_dev->caps.max_sq_inline);
  111. return -EINVAL;
  112. }
  113. if (wr->opcode == IB_WR_RDMA_READ) {
  114. dev_err(hr_dev->dev, "Not support inline data!\n");
  115. return -EINVAL;
  116. }
  117. for (i = 0; i < wr->num_sge; i++) {
  118. memcpy(wqe, ((void *)wr->sg_list[i].addr),
  119. wr->sg_list[i].length);
  120. wqe += wr->sg_list[i].length;
  121. }
  122. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S,
  123. 1);
  124. } else {
  125. if (wr->num_sge <= HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) {
  126. for (i = 0; i < wr->num_sge; i++) {
  127. if (likely(wr->sg_list[i].length)) {
  128. set_data_seg_v2(dseg, wr->sg_list + i);
  129. dseg++;
  130. }
  131. }
  132. } else {
  133. roce_set_field(rc_sq_wqe->byte_20,
  134. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  135. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  136. (*sge_ind) & (qp->sge.sge_cnt - 1));
  137. for (i = 0; i < HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE; i++) {
  138. if (likely(wr->sg_list[i].length)) {
  139. set_data_seg_v2(dseg, wr->sg_list + i);
  140. dseg++;
  141. }
  142. }
  143. set_extend_sge(qp, wr, sge_ind);
  144. }
  145. roce_set_field(rc_sq_wqe->byte_16,
  146. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  147. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, wr->num_sge);
  148. }
  149. return 0;
  150. }
  151. static int hns_roce_v2_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  152. struct ib_send_wr **bad_wr)
  153. {
  154. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  155. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  156. struct hns_roce_v2_ud_send_wqe *ud_sq_wqe;
  157. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe;
  158. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  159. struct hns_roce_v2_wqe_data_seg *dseg;
  160. struct device *dev = hr_dev->dev;
  161. struct hns_roce_v2_db sq_db;
  162. unsigned int sge_ind = 0;
  163. unsigned int owner_bit;
  164. unsigned long flags;
  165. unsigned int ind;
  166. void *wqe = NULL;
  167. bool loopback;
  168. u32 tmp_len;
  169. int ret = 0;
  170. u8 *smac;
  171. int nreq;
  172. int i;
  173. if (unlikely(ibqp->qp_type != IB_QPT_RC &&
  174. ibqp->qp_type != IB_QPT_GSI &&
  175. ibqp->qp_type != IB_QPT_UD)) {
  176. dev_err(dev, "Not supported QP(0x%x)type!\n", ibqp->qp_type);
  177. *bad_wr = wr;
  178. return -EOPNOTSUPP;
  179. }
  180. if (unlikely(qp->state == IB_QPS_RESET || qp->state == IB_QPS_INIT ||
  181. qp->state == IB_QPS_RTR)) {
  182. dev_err(dev, "Post WQE fail, QP state %d err!\n", qp->state);
  183. *bad_wr = wr;
  184. return -EINVAL;
  185. }
  186. spin_lock_irqsave(&qp->sq.lock, flags);
  187. ind = qp->sq_next_wqe;
  188. sge_ind = qp->next_sge;
  189. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  190. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  191. ret = -ENOMEM;
  192. *bad_wr = wr;
  193. goto out;
  194. }
  195. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  196. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  197. wr->num_sge, qp->sq.max_gs);
  198. ret = -EINVAL;
  199. *bad_wr = wr;
  200. goto out;
  201. }
  202. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  203. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  204. wr->wr_id;
  205. owner_bit =
  206. ~(((qp->sq.head + nreq) >> ilog2(qp->sq.wqe_cnt)) & 0x1);
  207. tmp_len = 0;
  208. /* Corresponding to the QP type, wqe process separately */
  209. if (ibqp->qp_type == IB_QPT_GSI) {
  210. ud_sq_wqe = wqe;
  211. memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
  212. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
  213. V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
  214. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
  215. V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
  216. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
  217. V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
  218. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
  219. V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
  220. roce_set_field(ud_sq_wqe->byte_48,
  221. V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
  222. V2_UD_SEND_WQE_BYTE_48_DMAC_4_S,
  223. ah->av.mac[4]);
  224. roce_set_field(ud_sq_wqe->byte_48,
  225. V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
  226. V2_UD_SEND_WQE_BYTE_48_DMAC_5_S,
  227. ah->av.mac[5]);
  228. /* MAC loopback */
  229. smac = (u8 *)hr_dev->dev_addr[qp->port];
  230. loopback = ether_addr_equal_unaligned(ah->av.mac,
  231. smac) ? 1 : 0;
  232. roce_set_bit(ud_sq_wqe->byte_40,
  233. V2_UD_SEND_WQE_BYTE_40_LBI_S, loopback);
  234. roce_set_field(ud_sq_wqe->byte_4,
  235. V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
  236. V2_UD_SEND_WQE_BYTE_4_OPCODE_S,
  237. HNS_ROCE_V2_WQE_OP_SEND);
  238. for (i = 0; i < wr->num_sge; i++)
  239. tmp_len += wr->sg_list[i].length;
  240. ud_sq_wqe->msg_len =
  241. cpu_to_le32(le32_to_cpu(ud_sq_wqe->msg_len) + tmp_len);
  242. switch (wr->opcode) {
  243. case IB_WR_SEND_WITH_IMM:
  244. case IB_WR_RDMA_WRITE_WITH_IMM:
  245. ud_sq_wqe->immtdata = wr->ex.imm_data;
  246. break;
  247. default:
  248. ud_sq_wqe->immtdata = 0;
  249. break;
  250. }
  251. /* Set sig attr */
  252. roce_set_bit(ud_sq_wqe->byte_4,
  253. V2_UD_SEND_WQE_BYTE_4_CQE_S,
  254. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  255. /* Set se attr */
  256. roce_set_bit(ud_sq_wqe->byte_4,
  257. V2_UD_SEND_WQE_BYTE_4_SE_S,
  258. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  259. roce_set_bit(ud_sq_wqe->byte_4,
  260. V2_UD_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  261. roce_set_field(ud_sq_wqe->byte_16,
  262. V2_UD_SEND_WQE_BYTE_16_PD_M,
  263. V2_UD_SEND_WQE_BYTE_16_PD_S,
  264. to_hr_pd(ibqp->pd)->pdn);
  265. roce_set_field(ud_sq_wqe->byte_16,
  266. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
  267. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S,
  268. wr->num_sge);
  269. roce_set_field(ud_sq_wqe->byte_20,
  270. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  271. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  272. sge_ind & (qp->sge.sge_cnt - 1));
  273. roce_set_field(ud_sq_wqe->byte_24,
  274. V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
  275. V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, 0);
  276. ud_sq_wqe->qkey =
  277. cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
  278. qp->qkey : ud_wr(wr)->remote_qkey);
  279. roce_set_field(ud_sq_wqe->byte_32,
  280. V2_UD_SEND_WQE_BYTE_32_DQPN_M,
  281. V2_UD_SEND_WQE_BYTE_32_DQPN_S,
  282. ud_wr(wr)->remote_qpn);
  283. roce_set_field(ud_sq_wqe->byte_36,
  284. V2_UD_SEND_WQE_BYTE_36_VLAN_M,
  285. V2_UD_SEND_WQE_BYTE_36_VLAN_S,
  286. le16_to_cpu(ah->av.vlan));
  287. roce_set_field(ud_sq_wqe->byte_36,
  288. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
  289. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S,
  290. ah->av.hop_limit);
  291. roce_set_field(ud_sq_wqe->byte_36,
  292. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  293. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  294. 0);
  295. roce_set_field(ud_sq_wqe->byte_36,
  296. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  297. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  298. 0);
  299. roce_set_field(ud_sq_wqe->byte_40,
  300. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
  301. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S, 0);
  302. roce_set_field(ud_sq_wqe->byte_40,
  303. V2_UD_SEND_WQE_BYTE_40_SL_M,
  304. V2_UD_SEND_WQE_BYTE_40_SL_S,
  305. le32_to_cpu(ah->av.sl_tclass_flowlabel) >>
  306. HNS_ROCE_SL_SHIFT);
  307. roce_set_field(ud_sq_wqe->byte_40,
  308. V2_UD_SEND_WQE_BYTE_40_PORTN_M,
  309. V2_UD_SEND_WQE_BYTE_40_PORTN_S,
  310. qp->port);
  311. roce_set_field(ud_sq_wqe->byte_48,
  312. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
  313. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S,
  314. hns_get_gid_index(hr_dev, qp->phy_port,
  315. ah->av.gid_index));
  316. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0],
  317. GID_LEN_V2);
  318. set_extend_sge(qp, wr, &sge_ind);
  319. ind++;
  320. } else if (ibqp->qp_type == IB_QPT_RC) {
  321. rc_sq_wqe = wqe;
  322. memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
  323. for (i = 0; i < wr->num_sge; i++)
  324. tmp_len += wr->sg_list[i].length;
  325. rc_sq_wqe->msg_len =
  326. cpu_to_le32(le32_to_cpu(rc_sq_wqe->msg_len) + tmp_len);
  327. switch (wr->opcode) {
  328. case IB_WR_SEND_WITH_IMM:
  329. case IB_WR_RDMA_WRITE_WITH_IMM:
  330. rc_sq_wqe->immtdata = wr->ex.imm_data;
  331. break;
  332. case IB_WR_SEND_WITH_INV:
  333. rc_sq_wqe->inv_key =
  334. cpu_to_le32(wr->ex.invalidate_rkey);
  335. break;
  336. default:
  337. rc_sq_wqe->immtdata = 0;
  338. break;
  339. }
  340. roce_set_bit(rc_sq_wqe->byte_4,
  341. V2_RC_SEND_WQE_BYTE_4_FENCE_S,
  342. (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
  343. roce_set_bit(rc_sq_wqe->byte_4,
  344. V2_RC_SEND_WQE_BYTE_4_SE_S,
  345. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  346. roce_set_bit(rc_sq_wqe->byte_4,
  347. V2_RC_SEND_WQE_BYTE_4_CQE_S,
  348. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  349. roce_set_bit(rc_sq_wqe->byte_4,
  350. V2_RC_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  351. switch (wr->opcode) {
  352. case IB_WR_RDMA_READ:
  353. roce_set_field(rc_sq_wqe->byte_4,
  354. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  355. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  356. HNS_ROCE_V2_WQE_OP_RDMA_READ);
  357. rc_sq_wqe->rkey =
  358. cpu_to_le32(rdma_wr(wr)->rkey);
  359. rc_sq_wqe->va =
  360. cpu_to_le64(rdma_wr(wr)->remote_addr);
  361. break;
  362. case IB_WR_RDMA_WRITE:
  363. roce_set_field(rc_sq_wqe->byte_4,
  364. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  365. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  366. HNS_ROCE_V2_WQE_OP_RDMA_WRITE);
  367. rc_sq_wqe->rkey =
  368. cpu_to_le32(rdma_wr(wr)->rkey);
  369. rc_sq_wqe->va =
  370. cpu_to_le64(rdma_wr(wr)->remote_addr);
  371. break;
  372. case IB_WR_RDMA_WRITE_WITH_IMM:
  373. roce_set_field(rc_sq_wqe->byte_4,
  374. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  375. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  376. HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM);
  377. rc_sq_wqe->rkey =
  378. cpu_to_le32(rdma_wr(wr)->rkey);
  379. rc_sq_wqe->va =
  380. cpu_to_le64(rdma_wr(wr)->remote_addr);
  381. break;
  382. case IB_WR_SEND:
  383. roce_set_field(rc_sq_wqe->byte_4,
  384. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  385. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  386. HNS_ROCE_V2_WQE_OP_SEND);
  387. break;
  388. case IB_WR_SEND_WITH_INV:
  389. roce_set_field(rc_sq_wqe->byte_4,
  390. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  391. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  392. HNS_ROCE_V2_WQE_OP_SEND_WITH_INV);
  393. break;
  394. case IB_WR_SEND_WITH_IMM:
  395. roce_set_field(rc_sq_wqe->byte_4,
  396. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  397. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  398. HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM);
  399. break;
  400. case IB_WR_LOCAL_INV:
  401. roce_set_field(rc_sq_wqe->byte_4,
  402. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  403. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  404. HNS_ROCE_V2_WQE_OP_LOCAL_INV);
  405. break;
  406. case IB_WR_ATOMIC_CMP_AND_SWP:
  407. roce_set_field(rc_sq_wqe->byte_4,
  408. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  409. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  410. HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP);
  411. break;
  412. case IB_WR_ATOMIC_FETCH_AND_ADD:
  413. roce_set_field(rc_sq_wqe->byte_4,
  414. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  415. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  416. HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD);
  417. break;
  418. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  419. roce_set_field(rc_sq_wqe->byte_4,
  420. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  421. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  422. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP);
  423. break;
  424. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  425. roce_set_field(rc_sq_wqe->byte_4,
  426. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  427. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  428. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD);
  429. break;
  430. default:
  431. roce_set_field(rc_sq_wqe->byte_4,
  432. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  433. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  434. HNS_ROCE_V2_WQE_OP_MASK);
  435. break;
  436. }
  437. wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
  438. dseg = wqe;
  439. ret = set_rwqe_data_seg(ibqp, wr, rc_sq_wqe, wqe,
  440. &sge_ind, bad_wr);
  441. if (ret)
  442. goto out;
  443. ind++;
  444. } else {
  445. dev_err(dev, "Illegal qp_type(0x%x)\n", ibqp->qp_type);
  446. spin_unlock_irqrestore(&qp->sq.lock, flags);
  447. *bad_wr = wr;
  448. return -EOPNOTSUPP;
  449. }
  450. }
  451. out:
  452. if (likely(nreq)) {
  453. qp->sq.head += nreq;
  454. /* Memory barrier */
  455. wmb();
  456. sq_db.byte_4 = 0;
  457. sq_db.parameter = 0;
  458. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  459. V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
  460. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  461. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
  462. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_IDX_M,
  463. V2_DB_PARAMETER_IDX_S,
  464. qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
  465. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
  466. V2_DB_PARAMETER_SL_S, qp->sl);
  467. hns_roce_write64_k((__le32 *)&sq_db, qp->sq.db_reg_l);
  468. qp->sq_next_wqe = ind;
  469. qp->next_sge = sge_ind;
  470. }
  471. spin_unlock_irqrestore(&qp->sq.lock, flags);
  472. return ret;
  473. }
  474. static int hns_roce_v2_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  475. struct ib_recv_wr **bad_wr)
  476. {
  477. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  478. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  479. struct hns_roce_v2_wqe_data_seg *dseg;
  480. struct hns_roce_rinl_sge *sge_list;
  481. struct device *dev = hr_dev->dev;
  482. unsigned long flags;
  483. void *wqe = NULL;
  484. int ret = 0;
  485. int nreq;
  486. int ind;
  487. int i;
  488. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  489. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  490. if (hr_qp->state == IB_QPS_RESET) {
  491. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  492. *bad_wr = wr;
  493. return -EINVAL;
  494. }
  495. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  496. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  497. hr_qp->ibqp.recv_cq)) {
  498. ret = -ENOMEM;
  499. *bad_wr = wr;
  500. goto out;
  501. }
  502. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  503. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  504. wr->num_sge, hr_qp->rq.max_gs);
  505. ret = -EINVAL;
  506. *bad_wr = wr;
  507. goto out;
  508. }
  509. wqe = get_recv_wqe(hr_qp, ind);
  510. dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
  511. for (i = 0; i < wr->num_sge; i++) {
  512. if (!wr->sg_list[i].length)
  513. continue;
  514. set_data_seg_v2(dseg, wr->sg_list + i);
  515. dseg++;
  516. }
  517. if (i < hr_qp->rq.max_gs) {
  518. dseg->lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
  519. dseg->addr = 0;
  520. }
  521. /* rq support inline data */
  522. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  523. sge_list = hr_qp->rq_inl_buf.wqe_list[ind].sg_list;
  524. hr_qp->rq_inl_buf.wqe_list[ind].sge_cnt =
  525. (u32)wr->num_sge;
  526. for (i = 0; i < wr->num_sge; i++) {
  527. sge_list[i].addr =
  528. (void *)(u64)wr->sg_list[i].addr;
  529. sge_list[i].len = wr->sg_list[i].length;
  530. }
  531. }
  532. hr_qp->rq.wrid[ind] = wr->wr_id;
  533. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  534. }
  535. out:
  536. if (likely(nreq)) {
  537. hr_qp->rq.head += nreq;
  538. /* Memory barrier */
  539. wmb();
  540. *hr_qp->rdb.db_record = hr_qp->rq.head & 0xffff;
  541. }
  542. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  543. return ret;
  544. }
  545. static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
  546. {
  547. int ntu = ring->next_to_use;
  548. int ntc = ring->next_to_clean;
  549. int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
  550. return ring->desc_num - used - 1;
  551. }
  552. static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
  553. struct hns_roce_v2_cmq_ring *ring)
  554. {
  555. int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
  556. ring->desc = kzalloc(size, GFP_KERNEL);
  557. if (!ring->desc)
  558. return -ENOMEM;
  559. ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
  560. DMA_BIDIRECTIONAL);
  561. if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
  562. ring->desc_dma_addr = 0;
  563. kfree(ring->desc);
  564. ring->desc = NULL;
  565. return -ENOMEM;
  566. }
  567. return 0;
  568. }
  569. static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
  570. struct hns_roce_v2_cmq_ring *ring)
  571. {
  572. dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
  573. ring->desc_num * sizeof(struct hns_roce_cmq_desc),
  574. DMA_BIDIRECTIONAL);
  575. ring->desc_dma_addr = 0;
  576. kfree(ring->desc);
  577. }
  578. static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
  579. {
  580. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  581. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  582. &priv->cmq.csq : &priv->cmq.crq;
  583. ring->flag = ring_type;
  584. ring->next_to_clean = 0;
  585. ring->next_to_use = 0;
  586. return hns_roce_alloc_cmq_desc(hr_dev, ring);
  587. }
  588. static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
  589. {
  590. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  591. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  592. &priv->cmq.csq : &priv->cmq.crq;
  593. dma_addr_t dma = ring->desc_dma_addr;
  594. if (ring_type == TYPE_CSQ) {
  595. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
  596. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
  597. upper_32_bits(dma));
  598. roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
  599. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  600. HNS_ROCE_CMQ_ENABLE);
  601. roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
  602. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
  603. } else {
  604. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
  605. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
  606. upper_32_bits(dma));
  607. roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
  608. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  609. HNS_ROCE_CMQ_ENABLE);
  610. roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
  611. roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
  612. }
  613. }
  614. static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
  615. {
  616. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  617. int ret;
  618. /* Setup the queue entries for command queue */
  619. priv->cmq.csq.desc_num = 1024;
  620. priv->cmq.crq.desc_num = 1024;
  621. /* Setup the lock for command queue */
  622. spin_lock_init(&priv->cmq.csq.lock);
  623. spin_lock_init(&priv->cmq.crq.lock);
  624. /* Setup Tx write back timeout */
  625. priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
  626. /* Init CSQ */
  627. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
  628. if (ret) {
  629. dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
  630. return ret;
  631. }
  632. /* Init CRQ */
  633. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
  634. if (ret) {
  635. dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
  636. goto err_crq;
  637. }
  638. /* Init CSQ REG */
  639. hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
  640. /* Init CRQ REG */
  641. hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
  642. return 0;
  643. err_crq:
  644. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  645. return ret;
  646. }
  647. static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
  648. {
  649. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  650. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  651. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
  652. }
  653. static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
  654. enum hns_roce_opcode_type opcode,
  655. bool is_read)
  656. {
  657. memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
  658. desc->opcode = cpu_to_le16(opcode);
  659. desc->flag =
  660. cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
  661. if (is_read)
  662. desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
  663. else
  664. desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
  665. }
  666. static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
  667. {
  668. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  669. u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  670. return head == priv->cmq.csq.next_to_use;
  671. }
  672. static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
  673. {
  674. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  675. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  676. struct hns_roce_cmq_desc *desc;
  677. u16 ntc = csq->next_to_clean;
  678. u32 head;
  679. int clean = 0;
  680. desc = &csq->desc[ntc];
  681. head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  682. while (head != ntc) {
  683. memset(desc, 0, sizeof(*desc));
  684. ntc++;
  685. if (ntc == csq->desc_num)
  686. ntc = 0;
  687. desc = &csq->desc[ntc];
  688. clean++;
  689. }
  690. csq->next_to_clean = ntc;
  691. return clean;
  692. }
  693. static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
  694. struct hns_roce_cmq_desc *desc, int num)
  695. {
  696. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  697. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  698. struct hns_roce_cmq_desc *desc_to_use;
  699. bool complete = false;
  700. u32 timeout = 0;
  701. int handle = 0;
  702. u16 desc_ret;
  703. int ret = 0;
  704. int ntc;
  705. if (hr_dev->is_reset)
  706. return 0;
  707. spin_lock_bh(&csq->lock);
  708. if (num > hns_roce_cmq_space(csq)) {
  709. spin_unlock_bh(&csq->lock);
  710. return -EBUSY;
  711. }
  712. /*
  713. * Record the location of desc in the cmq for this time
  714. * which will be use for hardware to write back
  715. */
  716. ntc = csq->next_to_use;
  717. while (handle < num) {
  718. desc_to_use = &csq->desc[csq->next_to_use];
  719. *desc_to_use = desc[handle];
  720. dev_dbg(hr_dev->dev, "set cmq desc:\n");
  721. csq->next_to_use++;
  722. if (csq->next_to_use == csq->desc_num)
  723. csq->next_to_use = 0;
  724. handle++;
  725. }
  726. /* Write to hardware */
  727. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
  728. /*
  729. * If the command is sync, wait for the firmware to write back,
  730. * if multi descriptors to be sent, use the first one to check
  731. */
  732. if ((desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
  733. do {
  734. if (hns_roce_cmq_csq_done(hr_dev))
  735. break;
  736. udelay(1);
  737. timeout++;
  738. } while (timeout < priv->cmq.tx_timeout);
  739. }
  740. if (hns_roce_cmq_csq_done(hr_dev)) {
  741. complete = true;
  742. handle = 0;
  743. while (handle < num) {
  744. /* get the result of hardware write back */
  745. desc_to_use = &csq->desc[ntc];
  746. desc[handle] = *desc_to_use;
  747. dev_dbg(hr_dev->dev, "Get cmq desc:\n");
  748. desc_ret = desc[handle].retval;
  749. if (desc_ret == CMD_EXEC_SUCCESS)
  750. ret = 0;
  751. else
  752. ret = -EIO;
  753. priv->cmq.last_status = desc_ret;
  754. ntc++;
  755. handle++;
  756. if (ntc == csq->desc_num)
  757. ntc = 0;
  758. }
  759. }
  760. if (!complete)
  761. ret = -EAGAIN;
  762. /* clean the command send queue */
  763. handle = hns_roce_cmq_csq_clean(hr_dev);
  764. if (handle != num)
  765. dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
  766. handle, num);
  767. spin_unlock_bh(&csq->lock);
  768. return ret;
  769. }
  770. static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
  771. {
  772. struct hns_roce_query_version *resp;
  773. struct hns_roce_cmq_desc desc;
  774. int ret;
  775. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
  776. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  777. if (ret)
  778. return ret;
  779. resp = (struct hns_roce_query_version *)desc.data;
  780. hr_dev->hw_rev = le32_to_cpu(resp->rocee_hw_version);
  781. hr_dev->vendor_id = le32_to_cpu(resp->rocee_vendor_id);
  782. return 0;
  783. }
  784. static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
  785. {
  786. struct hns_roce_cfg_global_param *req;
  787. struct hns_roce_cmq_desc desc;
  788. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
  789. false);
  790. req = (struct hns_roce_cfg_global_param *)desc.data;
  791. memset(req, 0, sizeof(*req));
  792. roce_set_field(req->time_cfg_udp_port,
  793. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
  794. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
  795. roce_set_field(req->time_cfg_udp_port,
  796. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
  797. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
  798. return hns_roce_cmq_send(hr_dev, &desc, 1);
  799. }
  800. static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
  801. {
  802. struct hns_roce_cmq_desc desc[2];
  803. struct hns_roce_pf_res_a *req_a;
  804. struct hns_roce_pf_res_b *req_b;
  805. int ret;
  806. int i;
  807. for (i = 0; i < 2; i++) {
  808. hns_roce_cmq_setup_basic_desc(&desc[i],
  809. HNS_ROCE_OPC_QUERY_PF_RES, true);
  810. if (i == 0)
  811. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  812. else
  813. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  814. }
  815. ret = hns_roce_cmq_send(hr_dev, desc, 2);
  816. if (ret)
  817. return ret;
  818. req_a = (struct hns_roce_pf_res_a *)desc[0].data;
  819. req_b = (struct hns_roce_pf_res_b *)desc[1].data;
  820. hr_dev->caps.qpc_bt_num = roce_get_field(req_a->qpc_bt_idx_num,
  821. PF_RES_DATA_1_PF_QPC_BT_NUM_M,
  822. PF_RES_DATA_1_PF_QPC_BT_NUM_S);
  823. hr_dev->caps.srqc_bt_num = roce_get_field(req_a->srqc_bt_idx_num,
  824. PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
  825. PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
  826. hr_dev->caps.cqc_bt_num = roce_get_field(req_a->cqc_bt_idx_num,
  827. PF_RES_DATA_3_PF_CQC_BT_NUM_M,
  828. PF_RES_DATA_3_PF_CQC_BT_NUM_S);
  829. hr_dev->caps.mpt_bt_num = roce_get_field(req_a->mpt_bt_idx_num,
  830. PF_RES_DATA_4_PF_MPT_BT_NUM_M,
  831. PF_RES_DATA_4_PF_MPT_BT_NUM_S);
  832. hr_dev->caps.sl_num = roce_get_field(req_b->qid_idx_sl_num,
  833. PF_RES_DATA_3_PF_SL_NUM_M,
  834. PF_RES_DATA_3_PF_SL_NUM_S);
  835. return 0;
  836. }
  837. static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
  838. {
  839. struct hns_roce_cmq_desc desc[2];
  840. struct hns_roce_vf_res_a *req_a;
  841. struct hns_roce_vf_res_b *req_b;
  842. int i;
  843. req_a = (struct hns_roce_vf_res_a *)desc[0].data;
  844. req_b = (struct hns_roce_vf_res_b *)desc[1].data;
  845. memset(req_a, 0, sizeof(*req_a));
  846. memset(req_b, 0, sizeof(*req_b));
  847. for (i = 0; i < 2; i++) {
  848. hns_roce_cmq_setup_basic_desc(&desc[i],
  849. HNS_ROCE_OPC_ALLOC_VF_RES, false);
  850. if (i == 0)
  851. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  852. else
  853. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  854. if (i == 0) {
  855. roce_set_field(req_a->vf_qpc_bt_idx_num,
  856. VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
  857. VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
  858. roce_set_field(req_a->vf_qpc_bt_idx_num,
  859. VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
  860. VF_RES_A_DATA_1_VF_QPC_BT_NUM_S,
  861. HNS_ROCE_VF_QPC_BT_NUM);
  862. roce_set_field(req_a->vf_srqc_bt_idx_num,
  863. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
  864. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
  865. roce_set_field(req_a->vf_srqc_bt_idx_num,
  866. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
  867. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
  868. HNS_ROCE_VF_SRQC_BT_NUM);
  869. roce_set_field(req_a->vf_cqc_bt_idx_num,
  870. VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
  871. VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
  872. roce_set_field(req_a->vf_cqc_bt_idx_num,
  873. VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
  874. VF_RES_A_DATA_3_VF_CQC_BT_NUM_S,
  875. HNS_ROCE_VF_CQC_BT_NUM);
  876. roce_set_field(req_a->vf_mpt_bt_idx_num,
  877. VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
  878. VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
  879. roce_set_field(req_a->vf_mpt_bt_idx_num,
  880. VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
  881. VF_RES_A_DATA_4_VF_MPT_BT_NUM_S,
  882. HNS_ROCE_VF_MPT_BT_NUM);
  883. roce_set_field(req_a->vf_eqc_bt_idx_num,
  884. VF_RES_A_DATA_5_VF_EQC_IDX_M,
  885. VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
  886. roce_set_field(req_a->vf_eqc_bt_idx_num,
  887. VF_RES_A_DATA_5_VF_EQC_NUM_M,
  888. VF_RES_A_DATA_5_VF_EQC_NUM_S,
  889. HNS_ROCE_VF_EQC_NUM);
  890. } else {
  891. roce_set_field(req_b->vf_smac_idx_num,
  892. VF_RES_B_DATA_1_VF_SMAC_IDX_M,
  893. VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
  894. roce_set_field(req_b->vf_smac_idx_num,
  895. VF_RES_B_DATA_1_VF_SMAC_NUM_M,
  896. VF_RES_B_DATA_1_VF_SMAC_NUM_S,
  897. HNS_ROCE_VF_SMAC_NUM);
  898. roce_set_field(req_b->vf_sgid_idx_num,
  899. VF_RES_B_DATA_2_VF_SGID_IDX_M,
  900. VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
  901. roce_set_field(req_b->vf_sgid_idx_num,
  902. VF_RES_B_DATA_2_VF_SGID_NUM_M,
  903. VF_RES_B_DATA_2_VF_SGID_NUM_S,
  904. HNS_ROCE_VF_SGID_NUM);
  905. roce_set_field(req_b->vf_qid_idx_sl_num,
  906. VF_RES_B_DATA_3_VF_QID_IDX_M,
  907. VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
  908. roce_set_field(req_b->vf_qid_idx_sl_num,
  909. VF_RES_B_DATA_3_VF_SL_NUM_M,
  910. VF_RES_B_DATA_3_VF_SL_NUM_S,
  911. HNS_ROCE_VF_SL_NUM);
  912. }
  913. }
  914. return hns_roce_cmq_send(hr_dev, desc, 2);
  915. }
  916. static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
  917. {
  918. u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
  919. u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
  920. u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
  921. u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
  922. struct hns_roce_cfg_bt_attr *req;
  923. struct hns_roce_cmq_desc desc;
  924. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
  925. req = (struct hns_roce_cfg_bt_attr *)desc.data;
  926. memset(req, 0, sizeof(*req));
  927. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
  928. CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
  929. hr_dev->caps.qpc_ba_pg_sz + PG_SHIFT_OFFSET);
  930. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
  931. CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
  932. hr_dev->caps.qpc_buf_pg_sz + PG_SHIFT_OFFSET);
  933. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
  934. CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
  935. qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
  936. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
  937. CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
  938. hr_dev->caps.srqc_ba_pg_sz + PG_SHIFT_OFFSET);
  939. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
  940. CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
  941. hr_dev->caps.srqc_buf_pg_sz + PG_SHIFT_OFFSET);
  942. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
  943. CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
  944. srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
  945. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
  946. CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
  947. hr_dev->caps.cqc_ba_pg_sz + PG_SHIFT_OFFSET);
  948. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
  949. CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
  950. hr_dev->caps.cqc_buf_pg_sz + PG_SHIFT_OFFSET);
  951. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
  952. CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
  953. cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
  954. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
  955. CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
  956. hr_dev->caps.mpt_ba_pg_sz + PG_SHIFT_OFFSET);
  957. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
  958. CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
  959. hr_dev->caps.mpt_buf_pg_sz + PG_SHIFT_OFFSET);
  960. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
  961. CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
  962. mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
  963. return hns_roce_cmq_send(hr_dev, &desc, 1);
  964. }
  965. static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
  966. {
  967. struct hns_roce_caps *caps = &hr_dev->caps;
  968. int ret;
  969. ret = hns_roce_cmq_query_hw_info(hr_dev);
  970. if (ret) {
  971. dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
  972. ret);
  973. return ret;
  974. }
  975. ret = hns_roce_config_global_param(hr_dev);
  976. if (ret) {
  977. dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
  978. ret);
  979. return ret;
  980. }
  981. /* Get pf resource owned by every pf */
  982. ret = hns_roce_query_pf_resource(hr_dev);
  983. if (ret) {
  984. dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
  985. ret);
  986. return ret;
  987. }
  988. ret = hns_roce_alloc_vf_resource(hr_dev);
  989. if (ret) {
  990. dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
  991. ret);
  992. return ret;
  993. }
  994. hr_dev->vendor_part_id = 0;
  995. hr_dev->sys_image_guid = 0;
  996. caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
  997. caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
  998. caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
  999. caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
  1000. caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
  1001. caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
  1002. caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
  1003. caps->num_uars = HNS_ROCE_V2_UAR_NUM;
  1004. caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
  1005. caps->num_aeq_vectors = HNS_ROCE_V2_AEQE_VEC_NUM;
  1006. caps->num_comp_vectors = HNS_ROCE_V2_COMP_VEC_NUM;
  1007. caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
  1008. caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
  1009. caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
  1010. caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
  1011. caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
  1012. caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
  1013. caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
  1014. caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
  1015. caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
  1016. caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
  1017. caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
  1018. caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
  1019. caps->trrl_entry_sz = HNS_ROCE_V2_TRRL_ENTRY_SZ;
  1020. caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
  1021. caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
  1022. caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
  1023. caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
  1024. caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
  1025. caps->reserved_lkey = 0;
  1026. caps->reserved_pds = 0;
  1027. caps->reserved_mrws = 1;
  1028. caps->reserved_uars = 0;
  1029. caps->reserved_cqs = 0;
  1030. caps->qpc_ba_pg_sz = 0;
  1031. caps->qpc_buf_pg_sz = 0;
  1032. caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1033. caps->srqc_ba_pg_sz = 0;
  1034. caps->srqc_buf_pg_sz = 0;
  1035. caps->srqc_hop_num = HNS_ROCE_HOP_NUM_0;
  1036. caps->cqc_ba_pg_sz = 0;
  1037. caps->cqc_buf_pg_sz = 0;
  1038. caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1039. caps->mpt_ba_pg_sz = 0;
  1040. caps->mpt_buf_pg_sz = 0;
  1041. caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1042. caps->pbl_ba_pg_sz = 0;
  1043. caps->pbl_buf_pg_sz = 0;
  1044. caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
  1045. caps->mtt_ba_pg_sz = 0;
  1046. caps->mtt_buf_pg_sz = 0;
  1047. caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
  1048. caps->cqe_ba_pg_sz = 0;
  1049. caps->cqe_buf_pg_sz = 0;
  1050. caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
  1051. caps->eqe_ba_pg_sz = 0;
  1052. caps->eqe_buf_pg_sz = 0;
  1053. caps->eqe_hop_num = HNS_ROCE_EQE_HOP_NUM;
  1054. caps->tsq_buf_pg_sz = 0;
  1055. caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
  1056. caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
  1057. HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
  1058. HNS_ROCE_CAP_FLAG_RQ_INLINE |
  1059. HNS_ROCE_CAP_FLAG_RECORD_DB;
  1060. caps->pkey_table_len[0] = 1;
  1061. caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
  1062. caps->ceqe_depth = HNS_ROCE_V2_COMP_EQE_NUM;
  1063. caps->aeqe_depth = HNS_ROCE_V2_ASYNC_EQE_NUM;
  1064. caps->local_ca_ack_delay = 0;
  1065. caps->max_mtu = IB_MTU_4096;
  1066. ret = hns_roce_v2_set_bt(hr_dev);
  1067. if (ret)
  1068. dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
  1069. ret);
  1070. return ret;
  1071. }
  1072. static int hns_roce_config_link_table(struct hns_roce_dev *hr_dev,
  1073. enum hns_roce_link_table_type type)
  1074. {
  1075. struct hns_roce_cmq_desc desc[2];
  1076. struct hns_roce_cfg_llm_a *req_a =
  1077. (struct hns_roce_cfg_llm_a *)desc[0].data;
  1078. struct hns_roce_cfg_llm_b *req_b =
  1079. (struct hns_roce_cfg_llm_b *)desc[1].data;
  1080. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1081. struct hns_roce_link_table *link_tbl;
  1082. struct hns_roce_link_table_entry *entry;
  1083. enum hns_roce_opcode_type opcode;
  1084. u32 page_num;
  1085. int i;
  1086. switch (type) {
  1087. case TSQ_LINK_TABLE:
  1088. link_tbl = &priv->tsq;
  1089. opcode = HNS_ROCE_OPC_CFG_EXT_LLM;
  1090. break;
  1091. case TPQ_LINK_TABLE:
  1092. link_tbl = &priv->tpq;
  1093. opcode = HNS_ROCE_OPC_CFG_TMOUT_LLM;
  1094. break;
  1095. default:
  1096. return -EINVAL;
  1097. }
  1098. page_num = link_tbl->npages;
  1099. entry = link_tbl->table.buf;
  1100. memset(req_a, 0, sizeof(*req_a));
  1101. memset(req_b, 0, sizeof(*req_b));
  1102. for (i = 0; i < 2; i++) {
  1103. hns_roce_cmq_setup_basic_desc(&desc[i], opcode, false);
  1104. if (i == 0)
  1105. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1106. else
  1107. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1108. if (i == 0) {
  1109. req_a->base_addr_l = link_tbl->table.map & 0xffffffff;
  1110. req_a->base_addr_h = (link_tbl->table.map >> 32) &
  1111. 0xffffffff;
  1112. roce_set_field(req_a->depth_pgsz_init_en,
  1113. CFG_LLM_QUE_DEPTH_M,
  1114. CFG_LLM_QUE_DEPTH_S,
  1115. link_tbl->npages);
  1116. roce_set_field(req_a->depth_pgsz_init_en,
  1117. CFG_LLM_QUE_PGSZ_M,
  1118. CFG_LLM_QUE_PGSZ_S,
  1119. link_tbl->pg_sz);
  1120. req_a->head_ba_l = entry[0].blk_ba0;
  1121. req_a->head_ba_h_nxtptr = entry[0].blk_ba1_nxt_ptr;
  1122. roce_set_field(req_a->head_ptr,
  1123. CFG_LLM_HEAD_PTR_M,
  1124. CFG_LLM_HEAD_PTR_S, 0);
  1125. } else {
  1126. req_b->tail_ba_l = entry[page_num - 1].blk_ba0;
  1127. roce_set_field(req_b->tail_ba_h,
  1128. CFG_LLM_TAIL_BA_H_M,
  1129. CFG_LLM_TAIL_BA_H_S,
  1130. entry[page_num - 1].blk_ba1_nxt_ptr &
  1131. HNS_ROCE_LINK_TABLE_BA1_M);
  1132. roce_set_field(req_b->tail_ptr,
  1133. CFG_LLM_TAIL_PTR_M,
  1134. CFG_LLM_TAIL_PTR_S,
  1135. (entry[page_num - 2].blk_ba1_nxt_ptr &
  1136. HNS_ROCE_LINK_TABLE_NXT_PTR_M) >>
  1137. HNS_ROCE_LINK_TABLE_NXT_PTR_S);
  1138. }
  1139. }
  1140. roce_set_field(req_a->depth_pgsz_init_en,
  1141. CFG_LLM_INIT_EN_M, CFG_LLM_INIT_EN_S, 1);
  1142. return hns_roce_cmq_send(hr_dev, desc, 2);
  1143. }
  1144. static int hns_roce_init_link_table(struct hns_roce_dev *hr_dev,
  1145. enum hns_roce_link_table_type type)
  1146. {
  1147. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1148. struct hns_roce_link_table *link_tbl;
  1149. struct hns_roce_link_table_entry *entry;
  1150. struct device *dev = hr_dev->dev;
  1151. u32 buf_chk_sz;
  1152. dma_addr_t t;
  1153. int func_num = 1;
  1154. int pg_num_a;
  1155. int pg_num_b;
  1156. int pg_num;
  1157. int size;
  1158. int i;
  1159. switch (type) {
  1160. case TSQ_LINK_TABLE:
  1161. link_tbl = &priv->tsq;
  1162. buf_chk_sz = 1 << (hr_dev->caps.tsq_buf_pg_sz + PAGE_SHIFT);
  1163. pg_num_a = hr_dev->caps.num_qps * 8 / buf_chk_sz;
  1164. pg_num_b = hr_dev->caps.sl_num * 4 + 2;
  1165. break;
  1166. case TPQ_LINK_TABLE:
  1167. link_tbl = &priv->tpq;
  1168. buf_chk_sz = 1 << (hr_dev->caps.tpq_buf_pg_sz + PAGE_SHIFT);
  1169. pg_num_a = hr_dev->caps.num_cqs * 4 / buf_chk_sz;
  1170. pg_num_b = 2 * 4 * func_num + 2;
  1171. break;
  1172. default:
  1173. return -EINVAL;
  1174. }
  1175. pg_num = max(pg_num_a, pg_num_b);
  1176. size = pg_num * sizeof(struct hns_roce_link_table_entry);
  1177. link_tbl->table.buf = dma_alloc_coherent(dev, size,
  1178. &link_tbl->table.map,
  1179. GFP_KERNEL);
  1180. if (!link_tbl->table.buf)
  1181. goto out;
  1182. link_tbl->pg_list = kcalloc(pg_num, sizeof(*link_tbl->pg_list),
  1183. GFP_KERNEL);
  1184. if (!link_tbl->pg_list)
  1185. goto err_kcalloc_failed;
  1186. entry = link_tbl->table.buf;
  1187. for (i = 0; i < pg_num; ++i) {
  1188. link_tbl->pg_list[i].buf = dma_alloc_coherent(dev, buf_chk_sz,
  1189. &t, GFP_KERNEL);
  1190. if (!link_tbl->pg_list[i].buf)
  1191. goto err_alloc_buf_failed;
  1192. link_tbl->pg_list[i].map = t;
  1193. memset(link_tbl->pg_list[i].buf, 0, buf_chk_sz);
  1194. entry[i].blk_ba0 = (t >> 12) & 0xffffffff;
  1195. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1196. HNS_ROCE_LINK_TABLE_BA1_M,
  1197. HNS_ROCE_LINK_TABLE_BA1_S,
  1198. t >> 44);
  1199. if (i < (pg_num - 1))
  1200. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1201. HNS_ROCE_LINK_TABLE_NXT_PTR_M,
  1202. HNS_ROCE_LINK_TABLE_NXT_PTR_S,
  1203. i + 1);
  1204. }
  1205. link_tbl->npages = pg_num;
  1206. link_tbl->pg_sz = buf_chk_sz;
  1207. return hns_roce_config_link_table(hr_dev, type);
  1208. err_alloc_buf_failed:
  1209. for (i -= 1; i >= 0; i--)
  1210. dma_free_coherent(dev, buf_chk_sz,
  1211. link_tbl->pg_list[i].buf,
  1212. link_tbl->pg_list[i].map);
  1213. kfree(link_tbl->pg_list);
  1214. err_kcalloc_failed:
  1215. dma_free_coherent(dev, size, link_tbl->table.buf,
  1216. link_tbl->table.map);
  1217. out:
  1218. return -ENOMEM;
  1219. }
  1220. static void hns_roce_free_link_table(struct hns_roce_dev *hr_dev,
  1221. struct hns_roce_link_table *link_tbl)
  1222. {
  1223. struct device *dev = hr_dev->dev;
  1224. int size;
  1225. int i;
  1226. size = link_tbl->npages * sizeof(struct hns_roce_link_table_entry);
  1227. for (i = 0; i < link_tbl->npages; ++i)
  1228. if (link_tbl->pg_list[i].buf)
  1229. dma_free_coherent(dev, link_tbl->pg_sz,
  1230. link_tbl->pg_list[i].buf,
  1231. link_tbl->pg_list[i].map);
  1232. kfree(link_tbl->pg_list);
  1233. dma_free_coherent(dev, size, link_tbl->table.buf,
  1234. link_tbl->table.map);
  1235. }
  1236. static int hns_roce_v2_init(struct hns_roce_dev *hr_dev)
  1237. {
  1238. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1239. int ret;
  1240. /* TSQ includes SQ doorbell and ack doorbell */
  1241. ret = hns_roce_init_link_table(hr_dev, TSQ_LINK_TABLE);
  1242. if (ret) {
  1243. dev_err(hr_dev->dev, "TSQ init failed, ret = %d.\n", ret);
  1244. return ret;
  1245. }
  1246. ret = hns_roce_init_link_table(hr_dev, TPQ_LINK_TABLE);
  1247. if (ret) {
  1248. dev_err(hr_dev->dev, "TPQ init failed, ret = %d.\n", ret);
  1249. goto err_tpq_init_failed;
  1250. }
  1251. return 0;
  1252. err_tpq_init_failed:
  1253. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1254. return ret;
  1255. }
  1256. static void hns_roce_v2_exit(struct hns_roce_dev *hr_dev)
  1257. {
  1258. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1259. hns_roce_free_link_table(hr_dev, &priv->tpq);
  1260. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1261. }
  1262. static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
  1263. {
  1264. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1265. return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
  1266. }
  1267. static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
  1268. {
  1269. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1270. return status & HNS_ROCE_HW_MB_STATUS_MASK;
  1271. }
  1272. static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
  1273. u64 out_param, u32 in_modifier, u8 op_modifier,
  1274. u16 op, u16 token, int event)
  1275. {
  1276. struct device *dev = hr_dev->dev;
  1277. u32 __iomem *hcr = (u32 __iomem *)(hr_dev->reg_base +
  1278. ROCEE_VF_MB_CFG0_REG);
  1279. unsigned long end;
  1280. u32 val0 = 0;
  1281. u32 val1 = 0;
  1282. end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
  1283. while (hns_roce_v2_cmd_pending(hr_dev)) {
  1284. if (time_after(jiffies, end)) {
  1285. dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
  1286. (int)end);
  1287. return -EAGAIN;
  1288. }
  1289. cond_resched();
  1290. }
  1291. roce_set_field(val0, HNS_ROCE_VF_MB4_TAG_MASK,
  1292. HNS_ROCE_VF_MB4_TAG_SHIFT, in_modifier);
  1293. roce_set_field(val0, HNS_ROCE_VF_MB4_CMD_MASK,
  1294. HNS_ROCE_VF_MB4_CMD_SHIFT, op);
  1295. roce_set_field(val1, HNS_ROCE_VF_MB5_EVENT_MASK,
  1296. HNS_ROCE_VF_MB5_EVENT_SHIFT, event);
  1297. roce_set_field(val1, HNS_ROCE_VF_MB5_TOKEN_MASK,
  1298. HNS_ROCE_VF_MB5_TOKEN_SHIFT, token);
  1299. writeq(in_param, hcr + 0);
  1300. writeq(out_param, hcr + 2);
  1301. /* Memory barrier */
  1302. wmb();
  1303. writel(val0, hcr + 4);
  1304. writel(val1, hcr + 5);
  1305. mmiowb();
  1306. return 0;
  1307. }
  1308. static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
  1309. unsigned long timeout)
  1310. {
  1311. struct device *dev = hr_dev->dev;
  1312. unsigned long end = 0;
  1313. u32 status;
  1314. end = msecs_to_jiffies(timeout) + jiffies;
  1315. while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
  1316. cond_resched();
  1317. if (hns_roce_v2_cmd_pending(hr_dev)) {
  1318. dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
  1319. return -ETIMEDOUT;
  1320. }
  1321. status = hns_roce_v2_cmd_complete(hr_dev);
  1322. if (status != 0x1) {
  1323. dev_err(dev, "mailbox status 0x%x!\n", status);
  1324. return -EBUSY;
  1325. }
  1326. return 0;
  1327. }
  1328. static int hns_roce_config_sgid_table(struct hns_roce_dev *hr_dev,
  1329. int gid_index, const union ib_gid *gid,
  1330. enum hns_roce_sgid_type sgid_type)
  1331. {
  1332. struct hns_roce_cmq_desc desc;
  1333. struct hns_roce_cfg_sgid_tb *sgid_tb =
  1334. (struct hns_roce_cfg_sgid_tb *)desc.data;
  1335. u32 *p;
  1336. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SGID_TB, false);
  1337. roce_set_field(sgid_tb->table_idx_rsv,
  1338. CFG_SGID_TB_TABLE_IDX_M,
  1339. CFG_SGID_TB_TABLE_IDX_S, gid_index);
  1340. roce_set_field(sgid_tb->vf_sgid_type_rsv,
  1341. CFG_SGID_TB_VF_SGID_TYPE_M,
  1342. CFG_SGID_TB_VF_SGID_TYPE_S, sgid_type);
  1343. p = (u32 *)&gid->raw[0];
  1344. sgid_tb->vf_sgid_l = cpu_to_le32(*p);
  1345. p = (u32 *)&gid->raw[4];
  1346. sgid_tb->vf_sgid_ml = cpu_to_le32(*p);
  1347. p = (u32 *)&gid->raw[8];
  1348. sgid_tb->vf_sgid_mh = cpu_to_le32(*p);
  1349. p = (u32 *)&gid->raw[0xc];
  1350. sgid_tb->vf_sgid_h = cpu_to_le32(*p);
  1351. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1352. }
  1353. static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
  1354. int gid_index, const union ib_gid *gid,
  1355. const struct ib_gid_attr *attr)
  1356. {
  1357. enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1358. int ret;
  1359. if (!gid || !attr)
  1360. return -EINVAL;
  1361. if (attr->gid_type == IB_GID_TYPE_ROCE)
  1362. sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1363. if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
  1364. if (ipv6_addr_v4mapped((void *)gid))
  1365. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
  1366. else
  1367. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
  1368. }
  1369. ret = hns_roce_config_sgid_table(hr_dev, gid_index, gid, sgid_type);
  1370. if (ret)
  1371. dev_err(hr_dev->dev, "Configure sgid table failed(%d)!\n", ret);
  1372. return ret;
  1373. }
  1374. static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
  1375. u8 *addr)
  1376. {
  1377. struct hns_roce_cmq_desc desc;
  1378. struct hns_roce_cfg_smac_tb *smac_tb =
  1379. (struct hns_roce_cfg_smac_tb *)desc.data;
  1380. u16 reg_smac_h;
  1381. u32 reg_smac_l;
  1382. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SMAC_TB, false);
  1383. reg_smac_l = *(u32 *)(&addr[0]);
  1384. reg_smac_h = *(u16 *)(&addr[4]);
  1385. memset(smac_tb, 0, sizeof(*smac_tb));
  1386. roce_set_field(smac_tb->tb_idx_rsv,
  1387. CFG_SMAC_TB_IDX_M,
  1388. CFG_SMAC_TB_IDX_S, phy_port);
  1389. roce_set_field(smac_tb->vf_smac_h_rsv,
  1390. CFG_SMAC_TB_VF_SMAC_H_M,
  1391. CFG_SMAC_TB_VF_SMAC_H_S, reg_smac_h);
  1392. smac_tb->vf_smac_l = reg_smac_l;
  1393. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1394. }
  1395. static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1396. unsigned long mtpt_idx)
  1397. {
  1398. struct hns_roce_v2_mpt_entry *mpt_entry;
  1399. struct scatterlist *sg;
  1400. u64 page_addr;
  1401. u64 *pages;
  1402. int i, j;
  1403. int len;
  1404. int entry;
  1405. mpt_entry = mb_buf;
  1406. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1407. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1408. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
  1409. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1410. V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
  1411. HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
  1412. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1413. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1414. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
  1415. mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
  1416. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1417. V2_MPT_BYTE_4_PD_S, mr->pd);
  1418. mpt_entry->byte_4_pd_hop_st = cpu_to_le32(mpt_entry->byte_4_pd_hop_st);
  1419. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
  1420. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1421. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 0);
  1422. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
  1423. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1424. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S, 0);
  1425. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1426. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1427. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1428. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1429. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1430. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1431. mpt_entry->byte_8_mw_cnt_en = cpu_to_le32(mpt_entry->byte_8_mw_cnt_en);
  1432. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
  1433. mr->type == MR_TYPE_MR ? 0 : 1);
  1434. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_INNER_PA_VLD_S,
  1435. 1);
  1436. mpt_entry->byte_12_mw_pa = cpu_to_le32(mpt_entry->byte_12_mw_pa);
  1437. mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
  1438. mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
  1439. mpt_entry->lkey = cpu_to_le32(mr->key);
  1440. mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
  1441. mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
  1442. if (mr->type == MR_TYPE_DMA)
  1443. return 0;
  1444. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1445. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1446. roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
  1447. V2_MPT_BYTE_48_PBL_BA_H_S,
  1448. upper_32_bits(mr->pbl_ba >> 3));
  1449. mpt_entry->byte_48_mode_ba = cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1450. pages = (u64 *)__get_free_page(GFP_KERNEL);
  1451. if (!pages)
  1452. return -ENOMEM;
  1453. i = 0;
  1454. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1455. len = sg_dma_len(sg) >> PAGE_SHIFT;
  1456. for (j = 0; j < len; ++j) {
  1457. page_addr = sg_dma_address(sg) +
  1458. (j << mr->umem->page_shift);
  1459. pages[i] = page_addr >> 6;
  1460. /* Record the first 2 entry directly to MTPT table */
  1461. if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
  1462. goto found;
  1463. i++;
  1464. }
  1465. }
  1466. found:
  1467. mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
  1468. roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
  1469. V2_MPT_BYTE_56_PA0_H_S,
  1470. upper_32_bits(pages[0]));
  1471. mpt_entry->byte_56_pa0_h = cpu_to_le32(mpt_entry->byte_56_pa0_h);
  1472. mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
  1473. roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
  1474. V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
  1475. free_page((unsigned long)pages);
  1476. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1477. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1478. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
  1479. mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  1480. mpt_entry->byte_64_buf_pa1 = cpu_to_le32(mpt_entry->byte_64_buf_pa1);
  1481. return 0;
  1482. }
  1483. static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
  1484. struct hns_roce_mr *mr, int flags,
  1485. u32 pdn, int mr_access_flags, u64 iova,
  1486. u64 size, void *mb_buf)
  1487. {
  1488. struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
  1489. if (flags & IB_MR_REREG_PD) {
  1490. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1491. V2_MPT_BYTE_4_PD_S, pdn);
  1492. mr->pd = pdn;
  1493. }
  1494. if (flags & IB_MR_REREG_ACCESS) {
  1495. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1496. V2_MPT_BYTE_8_BIND_EN_S,
  1497. (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
  1498. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1499. V2_MPT_BYTE_8_ATOMIC_EN_S,
  1500. (mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0));
  1501. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1502. (mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1503. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1504. (mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1505. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1506. (mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1507. }
  1508. if (flags & IB_MR_REREG_TRANS) {
  1509. mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
  1510. mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
  1511. mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
  1512. mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
  1513. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1514. mpt_entry->pbl_ba_l =
  1515. cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1516. roce_set_field(mpt_entry->byte_48_mode_ba,
  1517. V2_MPT_BYTE_48_PBL_BA_H_M,
  1518. V2_MPT_BYTE_48_PBL_BA_H_S,
  1519. upper_32_bits(mr->pbl_ba >> 3));
  1520. mpt_entry->byte_48_mode_ba =
  1521. cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1522. mr->iova = iova;
  1523. mr->size = size;
  1524. }
  1525. return 0;
  1526. }
  1527. static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1528. {
  1529. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1530. n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
  1531. }
  1532. static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1533. {
  1534. struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
  1535. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1536. return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
  1537. !!(n & (hr_cq->ib_cq.cqe + 1))) ? cqe : NULL;
  1538. }
  1539. static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
  1540. {
  1541. return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
  1542. }
  1543. static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1544. {
  1545. *hr_cq->set_ci_db = cons_index & 0xffffff;
  1546. }
  1547. static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1548. struct hns_roce_srq *srq)
  1549. {
  1550. struct hns_roce_v2_cqe *cqe, *dest;
  1551. u32 prod_index;
  1552. int nfreed = 0;
  1553. u8 owner_bit;
  1554. for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
  1555. ++prod_index) {
  1556. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1557. break;
  1558. }
  1559. /*
  1560. * Now backwards through the CQ, removing CQ entries
  1561. * that match our QP by overwriting them with next entries.
  1562. */
  1563. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1564. cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1565. if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1566. V2_CQE_BYTE_16_LCL_QPN_S) &
  1567. HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
  1568. /* In v1 engine, not support SRQ */
  1569. ++nfreed;
  1570. } else if (nfreed) {
  1571. dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
  1572. hr_cq->ib_cq.cqe);
  1573. owner_bit = roce_get_bit(dest->byte_4,
  1574. V2_CQE_BYTE_4_OWNER_S);
  1575. memcpy(dest, cqe, sizeof(*cqe));
  1576. roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
  1577. owner_bit);
  1578. }
  1579. }
  1580. if (nfreed) {
  1581. hr_cq->cons_index += nfreed;
  1582. /*
  1583. * Make sure update of buffer contents is done before
  1584. * updating consumer index.
  1585. */
  1586. wmb();
  1587. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1588. }
  1589. }
  1590. static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1591. struct hns_roce_srq *srq)
  1592. {
  1593. spin_lock_irq(&hr_cq->lock);
  1594. __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
  1595. spin_unlock_irq(&hr_cq->lock);
  1596. }
  1597. static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
  1598. struct hns_roce_cq *hr_cq, void *mb_buf,
  1599. u64 *mtts, dma_addr_t dma_handle, int nent,
  1600. u32 vector)
  1601. {
  1602. struct hns_roce_v2_cq_context *cq_context;
  1603. cq_context = mb_buf;
  1604. memset(cq_context, 0, sizeof(*cq_context));
  1605. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
  1606. V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
  1607. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
  1608. V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
  1609. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
  1610. V2_CQC_BYTE_4_SHIFT_S, ilog2((unsigned int)nent));
  1611. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
  1612. V2_CQC_BYTE_4_CEQN_S, vector);
  1613. cq_context->byte_4_pg_ceqn = cpu_to_le32(cq_context->byte_4_pg_ceqn);
  1614. roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
  1615. V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
  1616. cq_context->cqe_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  1617. cq_context->cqe_cur_blk_addr =
  1618. cpu_to_le32(cq_context->cqe_cur_blk_addr);
  1619. roce_set_field(cq_context->byte_16_hop_addr,
  1620. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
  1621. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
  1622. cpu_to_le32((mtts[0]) >> (32 + PAGE_ADDR_SHIFT)));
  1623. roce_set_field(cq_context->byte_16_hop_addr,
  1624. V2_CQC_BYTE_16_CQE_HOP_NUM_M,
  1625. V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
  1626. HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
  1627. cq_context->cqe_nxt_blk_addr = (u32)(mtts[1] >> PAGE_ADDR_SHIFT);
  1628. roce_set_field(cq_context->byte_24_pgsz_addr,
  1629. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
  1630. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
  1631. cpu_to_le32((mtts[1]) >> (32 + PAGE_ADDR_SHIFT)));
  1632. roce_set_field(cq_context->byte_24_pgsz_addr,
  1633. V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
  1634. V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
  1635. hr_dev->caps.cqe_ba_pg_sz + PG_SHIFT_OFFSET);
  1636. roce_set_field(cq_context->byte_24_pgsz_addr,
  1637. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
  1638. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
  1639. hr_dev->caps.cqe_buf_pg_sz + PG_SHIFT_OFFSET);
  1640. cq_context->cqe_ba = (u32)(dma_handle >> 3);
  1641. roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
  1642. V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
  1643. if (hr_cq->db_en)
  1644. roce_set_bit(cq_context->byte_44_db_record,
  1645. V2_CQC_BYTE_44_DB_RECORD_EN_S, 1);
  1646. roce_set_field(cq_context->byte_44_db_record,
  1647. V2_CQC_BYTE_44_DB_RECORD_ADDR_M,
  1648. V2_CQC_BYTE_44_DB_RECORD_ADDR_S,
  1649. ((u32)hr_cq->db.dma) >> 1);
  1650. cq_context->db_record_addr = hr_cq->db.dma >> 32;
  1651. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1652. V2_CQC_BYTE_56_CQ_MAX_CNT_M,
  1653. V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  1654. HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
  1655. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1656. V2_CQC_BYTE_56_CQ_PERIOD_M,
  1657. V2_CQC_BYTE_56_CQ_PERIOD_S,
  1658. HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
  1659. }
  1660. static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
  1661. enum ib_cq_notify_flags flags)
  1662. {
  1663. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1664. u32 notification_flag;
  1665. u32 doorbell[2];
  1666. doorbell[0] = 0;
  1667. doorbell[1] = 0;
  1668. notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  1669. V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
  1670. /*
  1671. * flags = 0; Notification Flag = 1, next
  1672. * flags = 1; Notification Flag = 0, solocited
  1673. */
  1674. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
  1675. hr_cq->cqn);
  1676. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
  1677. HNS_ROCE_V2_CQ_DB_NTR);
  1678. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1679. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1680. hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
  1681. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
  1682. V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
  1683. roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
  1684. notification_flag);
  1685. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1686. return 0;
  1687. }
  1688. static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
  1689. struct hns_roce_qp **cur_qp,
  1690. struct ib_wc *wc)
  1691. {
  1692. struct hns_roce_rinl_sge *sge_list;
  1693. u32 wr_num, wr_cnt, sge_num;
  1694. u32 sge_cnt, data_len, size;
  1695. void *wqe_buf;
  1696. wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
  1697. V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
  1698. wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
  1699. sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
  1700. sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
  1701. wqe_buf = get_recv_wqe(*cur_qp, wr_cnt);
  1702. data_len = wc->byte_len;
  1703. for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
  1704. size = min(sge_list[sge_cnt].len, data_len);
  1705. memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
  1706. data_len -= size;
  1707. wqe_buf += size;
  1708. }
  1709. if (data_len) {
  1710. wc->status = IB_WC_LOC_LEN_ERR;
  1711. return -EAGAIN;
  1712. }
  1713. return 0;
  1714. }
  1715. static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
  1716. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1717. {
  1718. struct hns_roce_dev *hr_dev;
  1719. struct hns_roce_v2_cqe *cqe;
  1720. struct hns_roce_qp *hr_qp;
  1721. struct hns_roce_wq *wq;
  1722. int is_send;
  1723. u16 wqe_ctr;
  1724. u32 opcode;
  1725. u32 status;
  1726. int qpn;
  1727. int ret;
  1728. /* Find cqe according to consumer index */
  1729. cqe = next_cqe_sw_v2(hr_cq);
  1730. if (!cqe)
  1731. return -EAGAIN;
  1732. ++hr_cq->cons_index;
  1733. /* Memory barrier */
  1734. rmb();
  1735. /* 0->SQ, 1->RQ */
  1736. is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
  1737. qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1738. V2_CQE_BYTE_16_LCL_QPN_S);
  1739. if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1740. hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1741. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1742. if (unlikely(!hr_qp)) {
  1743. dev_err(hr_dev->dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1744. hr_cq->cqn, (qpn & HNS_ROCE_V2_CQE_QPN_MASK));
  1745. return -EINVAL;
  1746. }
  1747. *cur_qp = hr_qp;
  1748. }
  1749. wc->qp = &(*cur_qp)->ibqp;
  1750. wc->vendor_err = 0;
  1751. status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
  1752. V2_CQE_BYTE_4_STATUS_S);
  1753. switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
  1754. case HNS_ROCE_CQE_V2_SUCCESS:
  1755. wc->status = IB_WC_SUCCESS;
  1756. break;
  1757. case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
  1758. wc->status = IB_WC_LOC_LEN_ERR;
  1759. break;
  1760. case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
  1761. wc->status = IB_WC_LOC_QP_OP_ERR;
  1762. break;
  1763. case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
  1764. wc->status = IB_WC_LOC_PROT_ERR;
  1765. break;
  1766. case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
  1767. wc->status = IB_WC_WR_FLUSH_ERR;
  1768. break;
  1769. case HNS_ROCE_CQE_V2_MW_BIND_ERR:
  1770. wc->status = IB_WC_MW_BIND_ERR;
  1771. break;
  1772. case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
  1773. wc->status = IB_WC_BAD_RESP_ERR;
  1774. break;
  1775. case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
  1776. wc->status = IB_WC_LOC_ACCESS_ERR;
  1777. break;
  1778. case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
  1779. wc->status = IB_WC_REM_INV_REQ_ERR;
  1780. break;
  1781. case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
  1782. wc->status = IB_WC_REM_ACCESS_ERR;
  1783. break;
  1784. case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
  1785. wc->status = IB_WC_REM_OP_ERR;
  1786. break;
  1787. case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
  1788. wc->status = IB_WC_RETRY_EXC_ERR;
  1789. break;
  1790. case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
  1791. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1792. break;
  1793. case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
  1794. wc->status = IB_WC_REM_ABORT_ERR;
  1795. break;
  1796. default:
  1797. wc->status = IB_WC_GENERAL_ERR;
  1798. break;
  1799. }
  1800. /* CQE status error, directly return */
  1801. if (wc->status != IB_WC_SUCCESS)
  1802. return 0;
  1803. if (is_send) {
  1804. wc->wc_flags = 0;
  1805. /* SQ corresponding to CQE */
  1806. switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1807. V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
  1808. case HNS_ROCE_SQ_OPCODE_SEND:
  1809. wc->opcode = IB_WC_SEND;
  1810. break;
  1811. case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
  1812. wc->opcode = IB_WC_SEND;
  1813. break;
  1814. case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
  1815. wc->opcode = IB_WC_SEND;
  1816. wc->wc_flags |= IB_WC_WITH_IMM;
  1817. break;
  1818. case HNS_ROCE_SQ_OPCODE_RDMA_READ:
  1819. wc->opcode = IB_WC_RDMA_READ;
  1820. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1821. break;
  1822. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
  1823. wc->opcode = IB_WC_RDMA_WRITE;
  1824. break;
  1825. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
  1826. wc->opcode = IB_WC_RDMA_WRITE;
  1827. wc->wc_flags |= IB_WC_WITH_IMM;
  1828. break;
  1829. case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
  1830. wc->opcode = IB_WC_LOCAL_INV;
  1831. wc->wc_flags |= IB_WC_WITH_INVALIDATE;
  1832. break;
  1833. case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
  1834. wc->opcode = IB_WC_COMP_SWAP;
  1835. wc->byte_len = 8;
  1836. break;
  1837. case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
  1838. wc->opcode = IB_WC_FETCH_ADD;
  1839. wc->byte_len = 8;
  1840. break;
  1841. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
  1842. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  1843. wc->byte_len = 8;
  1844. break;
  1845. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
  1846. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  1847. wc->byte_len = 8;
  1848. break;
  1849. case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
  1850. wc->opcode = IB_WC_REG_MR;
  1851. break;
  1852. case HNS_ROCE_SQ_OPCODE_BIND_MW:
  1853. wc->opcode = IB_WC_REG_MR;
  1854. break;
  1855. default:
  1856. wc->status = IB_WC_GENERAL_ERR;
  1857. break;
  1858. }
  1859. wq = &(*cur_qp)->sq;
  1860. if ((*cur_qp)->sq_signal_bits) {
  1861. /*
  1862. * If sg_signal_bit is 1,
  1863. * firstly tail pointer updated to wqe
  1864. * which current cqe correspond to
  1865. */
  1866. wqe_ctr = (u16)roce_get_field(cqe->byte_4,
  1867. V2_CQE_BYTE_4_WQE_INDX_M,
  1868. V2_CQE_BYTE_4_WQE_INDX_S);
  1869. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1870. (wq->wqe_cnt - 1);
  1871. }
  1872. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1873. ++wq->tail;
  1874. } else {
  1875. /* RQ correspond to CQE */
  1876. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1877. opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1878. V2_CQE_BYTE_4_OPCODE_S);
  1879. switch (opcode & 0x1f) {
  1880. case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
  1881. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1882. wc->wc_flags = IB_WC_WITH_IMM;
  1883. wc->ex.imm_data = cqe->immtdata;
  1884. break;
  1885. case HNS_ROCE_V2_OPCODE_SEND:
  1886. wc->opcode = IB_WC_RECV;
  1887. wc->wc_flags = 0;
  1888. break;
  1889. case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
  1890. wc->opcode = IB_WC_RECV;
  1891. wc->wc_flags = IB_WC_WITH_IMM;
  1892. wc->ex.imm_data = cqe->immtdata;
  1893. break;
  1894. case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
  1895. wc->opcode = IB_WC_RECV;
  1896. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  1897. wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
  1898. break;
  1899. default:
  1900. wc->status = IB_WC_GENERAL_ERR;
  1901. break;
  1902. }
  1903. if ((wc->qp->qp_type == IB_QPT_RC ||
  1904. wc->qp->qp_type == IB_QPT_UC) &&
  1905. (opcode == HNS_ROCE_V2_OPCODE_SEND ||
  1906. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
  1907. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
  1908. (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
  1909. ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
  1910. if (ret)
  1911. return -EAGAIN;
  1912. }
  1913. /* Update tail pointer, record wr_id */
  1914. wq = &(*cur_qp)->rq;
  1915. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1916. ++wq->tail;
  1917. wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
  1918. V2_CQE_BYTE_32_SL_S);
  1919. wc->src_qp = (u8)roce_get_field(cqe->byte_32,
  1920. V2_CQE_BYTE_32_RMT_QPN_M,
  1921. V2_CQE_BYTE_32_RMT_QPN_S);
  1922. wc->wc_flags |= (roce_get_bit(cqe->byte_32,
  1923. V2_CQE_BYTE_32_GRH_S) ?
  1924. IB_WC_GRH : 0);
  1925. wc->port_num = roce_get_field(cqe->byte_32,
  1926. V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
  1927. wc->pkey_index = 0;
  1928. memcpy(wc->smac, cqe->smac, 4);
  1929. wc->smac[4] = roce_get_field(cqe->byte_28,
  1930. V2_CQE_BYTE_28_SMAC_4_M,
  1931. V2_CQE_BYTE_28_SMAC_4_S);
  1932. wc->smac[5] = roce_get_field(cqe->byte_28,
  1933. V2_CQE_BYTE_28_SMAC_5_M,
  1934. V2_CQE_BYTE_28_SMAC_5_S);
  1935. wc->vlan_id = 0xffff;
  1936. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  1937. wc->network_hdr_type = roce_get_field(cqe->byte_28,
  1938. V2_CQE_BYTE_28_PORT_TYPE_M,
  1939. V2_CQE_BYTE_28_PORT_TYPE_S);
  1940. }
  1941. return 0;
  1942. }
  1943. static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
  1944. struct ib_wc *wc)
  1945. {
  1946. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1947. struct hns_roce_qp *cur_qp = NULL;
  1948. unsigned long flags;
  1949. int npolled;
  1950. spin_lock_irqsave(&hr_cq->lock, flags);
  1951. for (npolled = 0; npolled < num_entries; ++npolled) {
  1952. if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
  1953. break;
  1954. }
  1955. if (npolled) {
  1956. /* Memory barrier */
  1957. wmb();
  1958. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1959. }
  1960. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1961. return npolled;
  1962. }
  1963. static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
  1964. struct hns_roce_hem_table *table, int obj,
  1965. int step_idx)
  1966. {
  1967. struct device *dev = hr_dev->dev;
  1968. struct hns_roce_cmd_mailbox *mailbox;
  1969. struct hns_roce_hem_iter iter;
  1970. struct hns_roce_hem_mhop mhop;
  1971. struct hns_roce_hem *hem;
  1972. unsigned long mhop_obj = obj;
  1973. int i, j, k;
  1974. int ret = 0;
  1975. u64 hem_idx = 0;
  1976. u64 l1_idx = 0;
  1977. u64 bt_ba = 0;
  1978. u32 chunk_ba_num;
  1979. u32 hop_num;
  1980. u16 op = 0xff;
  1981. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1982. return 0;
  1983. hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
  1984. i = mhop.l0_idx;
  1985. j = mhop.l1_idx;
  1986. k = mhop.l2_idx;
  1987. hop_num = mhop.hop_num;
  1988. chunk_ba_num = mhop.bt_chunk_size / 8;
  1989. if (hop_num == 2) {
  1990. hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
  1991. k;
  1992. l1_idx = i * chunk_ba_num + j;
  1993. } else if (hop_num == 1) {
  1994. hem_idx = i * chunk_ba_num + j;
  1995. } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
  1996. hem_idx = i;
  1997. }
  1998. switch (table->type) {
  1999. case HEM_TYPE_QPC:
  2000. op = HNS_ROCE_CMD_WRITE_QPC_BT0;
  2001. break;
  2002. case HEM_TYPE_MTPT:
  2003. op = HNS_ROCE_CMD_WRITE_MPT_BT0;
  2004. break;
  2005. case HEM_TYPE_CQC:
  2006. op = HNS_ROCE_CMD_WRITE_CQC_BT0;
  2007. break;
  2008. case HEM_TYPE_SRQC:
  2009. op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
  2010. break;
  2011. default:
  2012. dev_warn(dev, "Table %d not to be written by mailbox!\n",
  2013. table->type);
  2014. return 0;
  2015. }
  2016. op += step_idx;
  2017. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2018. if (IS_ERR(mailbox))
  2019. return PTR_ERR(mailbox);
  2020. if (check_whether_last_step(hop_num, step_idx)) {
  2021. hem = table->hem[hem_idx];
  2022. for (hns_roce_hem_first(hem, &iter);
  2023. !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
  2024. bt_ba = hns_roce_hem_addr(&iter);
  2025. /* configure the ba, tag, and op */
  2026. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
  2027. obj, 0, op,
  2028. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2029. }
  2030. } else {
  2031. if (step_idx == 0)
  2032. bt_ba = table->bt_l0_dma_addr[i];
  2033. else if (step_idx == 1 && hop_num == 2)
  2034. bt_ba = table->bt_l1_dma_addr[l1_idx];
  2035. /* configure the ba, tag, and op */
  2036. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
  2037. 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
  2038. }
  2039. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2040. return ret;
  2041. }
  2042. static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
  2043. struct hns_roce_hem_table *table, int obj,
  2044. int step_idx)
  2045. {
  2046. struct device *dev = hr_dev->dev;
  2047. struct hns_roce_cmd_mailbox *mailbox;
  2048. int ret = 0;
  2049. u16 op = 0xff;
  2050. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  2051. return 0;
  2052. switch (table->type) {
  2053. case HEM_TYPE_QPC:
  2054. op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
  2055. break;
  2056. case HEM_TYPE_MTPT:
  2057. op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
  2058. break;
  2059. case HEM_TYPE_CQC:
  2060. op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
  2061. break;
  2062. case HEM_TYPE_SRQC:
  2063. op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
  2064. break;
  2065. default:
  2066. dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
  2067. table->type);
  2068. return 0;
  2069. }
  2070. op += step_idx;
  2071. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2072. if (IS_ERR(mailbox))
  2073. return PTR_ERR(mailbox);
  2074. /* configure the tag and op */
  2075. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
  2076. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2077. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2078. return ret;
  2079. }
  2080. static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
  2081. struct hns_roce_mtt *mtt,
  2082. enum ib_qp_state cur_state,
  2083. enum ib_qp_state new_state,
  2084. struct hns_roce_v2_qp_context *context,
  2085. struct hns_roce_qp *hr_qp)
  2086. {
  2087. struct hns_roce_cmd_mailbox *mailbox;
  2088. int ret;
  2089. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2090. if (IS_ERR(mailbox))
  2091. return PTR_ERR(mailbox);
  2092. memcpy(mailbox->buf, context, sizeof(*context) * 2);
  2093. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  2094. HNS_ROCE_CMD_MODIFY_QPC,
  2095. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2096. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2097. return ret;
  2098. }
  2099. static void set_access_flags(struct hns_roce_qp *hr_qp,
  2100. struct hns_roce_v2_qp_context *context,
  2101. struct hns_roce_v2_qp_context *qpc_mask,
  2102. const struct ib_qp_attr *attr, int attr_mask)
  2103. {
  2104. u8 dest_rd_atomic;
  2105. u32 access_flags;
  2106. dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
  2107. attr->max_dest_rd_atomic : hr_qp->resp_depth;
  2108. access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2109. attr->qp_access_flags : hr_qp->atomic_rd_en;
  2110. if (!dest_rd_atomic)
  2111. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2112. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2113. !!(access_flags & IB_ACCESS_REMOTE_READ));
  2114. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
  2115. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2116. !!(access_flags & IB_ACCESS_REMOTE_WRITE));
  2117. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
  2118. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2119. !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2120. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
  2121. }
  2122. static void modify_qp_reset_to_init(struct ib_qp *ibqp,
  2123. const struct ib_qp_attr *attr,
  2124. int attr_mask,
  2125. struct hns_roce_v2_qp_context *context,
  2126. struct hns_roce_v2_qp_context *qpc_mask)
  2127. {
  2128. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2129. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2130. /*
  2131. * In v2 engine, software pass context and context mask to hardware
  2132. * when modifying qp. If software need modify some fields in context,
  2133. * we should set all bits of the relevant fields in context mask to
  2134. * 0 at the same time, else set them to 0x1.
  2135. */
  2136. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2137. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2138. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2139. V2_QPC_BYTE_4_TST_S, 0);
  2140. if (ibqp->qp_type == IB_QPT_GSI)
  2141. roce_set_field(context->byte_4_sqpn_tst,
  2142. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2143. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2144. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2145. else
  2146. roce_set_field(context->byte_4_sqpn_tst,
  2147. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2148. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2149. hr_qp->sq.max_gs > 2 ?
  2150. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2151. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2152. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2153. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2154. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2155. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2156. V2_QPC_BYTE_4_SQPN_S, 0);
  2157. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2158. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2159. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2160. V2_QPC_BYTE_16_PD_S, 0);
  2161. roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2162. V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
  2163. roce_set_field(qpc_mask->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2164. V2_QPC_BYTE_20_RQWS_S, 0);
  2165. roce_set_field(context->byte_20_smac_sgid_idx,
  2166. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2167. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2168. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2169. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2170. roce_set_field(context->byte_20_smac_sgid_idx,
  2171. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2172. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2173. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2174. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2175. /* No VLAN need to set 0xFFF */
  2176. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  2177. V2_QPC_BYTE_24_VLAN_IDX_S, 0xfff);
  2178. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  2179. V2_QPC_BYTE_24_VLAN_IDX_S, 0);
  2180. /*
  2181. * Set some fields in context to zero, Because the default values
  2182. * of all fields in context are zero, we need not set them to 0 again.
  2183. * but we should set the relevant fields of context mask to 0.
  2184. */
  2185. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_TX_ERR_S, 0);
  2186. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_RX_ERR_S, 0);
  2187. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_TX_ERR_S, 0);
  2188. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_RX_ERR_S, 0);
  2189. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_MAPID_M,
  2190. V2_QPC_BYTE_60_MAPID_S, 0);
  2191. roce_set_bit(qpc_mask->byte_60_qpst_mapid,
  2192. V2_QPC_BYTE_60_INNER_MAP_IND_S, 0);
  2193. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_MAP_IND_S,
  2194. 0);
  2195. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_RQ_MAP_IND_S,
  2196. 0);
  2197. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_EXT_MAP_IND_S,
  2198. 0);
  2199. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_RLS_IND_S,
  2200. 0);
  2201. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_EXT_IND_S,
  2202. 0);
  2203. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CNP_TX_FLAG_S, 0);
  2204. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CE_FLAG_S, 0);
  2205. if (attr_mask & IB_QP_QKEY) {
  2206. context->qkey_xrcd = attr->qkey;
  2207. qpc_mask->qkey_xrcd = 0;
  2208. hr_qp->qkey = attr->qkey;
  2209. }
  2210. if (hr_qp->rdb_en) {
  2211. roce_set_bit(context->byte_68_rq_db,
  2212. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 1);
  2213. roce_set_bit(qpc_mask->byte_68_rq_db,
  2214. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 0);
  2215. }
  2216. roce_set_field(context->byte_68_rq_db,
  2217. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2218. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S,
  2219. ((u32)hr_qp->rdb.dma) >> 1);
  2220. roce_set_field(qpc_mask->byte_68_rq_db,
  2221. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2222. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S, 0);
  2223. context->rq_db_record_addr = hr_qp->rdb.dma >> 32;
  2224. qpc_mask->rq_db_record_addr = 0;
  2225. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S,
  2226. (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) ? 1 : 0);
  2227. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 0);
  2228. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2229. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2230. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2231. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2232. if (ibqp->srq) {
  2233. roce_set_field(context->byte_76_srqn_op_en,
  2234. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2235. to_hr_srq(ibqp->srq)->srqn);
  2236. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2237. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2238. roce_set_bit(context->byte_76_srqn_op_en,
  2239. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2240. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2241. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2242. }
  2243. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2244. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2245. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2246. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2247. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2248. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2249. roce_set_field(qpc_mask->byte_92_srq_info, V2_QPC_BYTE_92_SRQ_INFO_M,
  2250. V2_QPC_BYTE_92_SRQ_INFO_S, 0);
  2251. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2252. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2253. roce_set_field(qpc_mask->byte_104_rq_sge,
  2254. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M,
  2255. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S, 0);
  2256. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2257. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2258. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2259. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2260. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2261. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2262. V2_QPC_BYTE_108_RX_REQ_RNR_S, 0);
  2263. qpc_mask->rq_rnr_timer = 0;
  2264. qpc_mask->rx_msg_len = 0;
  2265. qpc_mask->rx_rkey_pkt_info = 0;
  2266. qpc_mask->rx_va = 0;
  2267. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2268. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2269. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2270. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2271. roce_set_bit(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RSVD_RAQ_MAP_S, 0);
  2272. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M,
  2273. V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S, 0);
  2274. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M,
  2275. V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S, 0);
  2276. roce_set_field(qpc_mask->byte_144_raq,
  2277. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M,
  2278. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S, 0);
  2279. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_RTY_INI_IND_S,
  2280. 0);
  2281. roce_set_field(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_CREDIT_M,
  2282. V2_QPC_BYTE_144_RAQ_CREDIT_S, 0);
  2283. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RESP_RTY_FLG_S, 0);
  2284. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RQ_MSN_M,
  2285. V2_QPC_BYTE_148_RQ_MSN_S, 0);
  2286. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RAQ_SYNDROME_M,
  2287. V2_QPC_BYTE_148_RAQ_SYNDROME_S, 0);
  2288. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2289. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2290. roce_set_field(qpc_mask->byte_152_raq,
  2291. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M,
  2292. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S, 0);
  2293. roce_set_field(qpc_mask->byte_156_raq, V2_QPC_BYTE_156_RAQ_USE_PKTN_M,
  2294. V2_QPC_BYTE_156_RAQ_USE_PKTN_S, 0);
  2295. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2296. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  2297. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  2298. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2299. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M,
  2300. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S, 0);
  2301. roce_set_field(context->byte_168_irrl_idx,
  2302. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2303. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2304. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2305. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2306. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2307. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2308. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2309. V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S, 0);
  2310. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2311. V2_QPC_BYTE_168_SQ_INVLD_FLG_S, 0);
  2312. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2313. V2_QPC_BYTE_168_IRRL_IDX_LSB_M,
  2314. V2_QPC_BYTE_168_IRRL_IDX_LSB_S, 0);
  2315. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2316. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
  2317. roce_set_field(qpc_mask->byte_172_sq_psn,
  2318. V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2319. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
  2320. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_MSG_RNR_FLG_S,
  2321. 0);
  2322. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2323. V2_QPC_BYTE_176_MSG_USE_PKTN_M,
  2324. V2_QPC_BYTE_176_MSG_USE_PKTN_S, 0);
  2325. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2326. V2_QPC_BYTE_176_IRRL_HEAD_PRE_M,
  2327. V2_QPC_BYTE_176_IRRL_HEAD_PRE_S, 0);
  2328. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2329. V2_QPC_BYTE_184_IRRL_IDX_MSB_M,
  2330. V2_QPC_BYTE_184_IRRL_IDX_MSB_S, 0);
  2331. qpc_mask->cur_sge_offset = 0;
  2332. roce_set_field(qpc_mask->byte_192_ext_sge,
  2333. V2_QPC_BYTE_192_CUR_SGE_IDX_M,
  2334. V2_QPC_BYTE_192_CUR_SGE_IDX_S, 0);
  2335. roce_set_field(qpc_mask->byte_192_ext_sge,
  2336. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M,
  2337. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S, 0);
  2338. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2339. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2340. roce_set_field(qpc_mask->byte_200_sq_max, V2_QPC_BYTE_200_SQ_MAX_IDX_M,
  2341. V2_QPC_BYTE_200_SQ_MAX_IDX_S, 0);
  2342. roce_set_field(qpc_mask->byte_200_sq_max,
  2343. V2_QPC_BYTE_200_LCL_OPERATED_CNT_M,
  2344. V2_QPC_BYTE_200_LCL_OPERATED_CNT_S, 0);
  2345. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RNR_FLG_S, 0);
  2346. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RTY_FLG_S, 0);
  2347. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2348. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2349. qpc_mask->sq_timer = 0;
  2350. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2351. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2352. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2353. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2354. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2355. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2356. qpc_mask->irrl_cur_sge_offset = 0;
  2357. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2358. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2359. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2360. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2361. V2_QPC_BYTE_240_IRRL_TAIL_RD_M,
  2362. V2_QPC_BYTE_240_IRRL_TAIL_RD_S, 0);
  2363. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2364. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2365. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2366. roce_set_field(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_M,
  2367. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2368. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_ACK_PSN_ERR_S,
  2369. 0);
  2370. roce_set_field(qpc_mask->byte_248_ack_psn,
  2371. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2372. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2373. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_VLD_S,
  2374. 0);
  2375. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2376. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2377. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_CQ_ERR_IND_S,
  2378. 0);
  2379. hr_qp->access_flags = attr->qp_access_flags;
  2380. hr_qp->pkey_index = attr->pkey_index;
  2381. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2382. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2383. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2384. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2385. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_ERR_TYPE_M,
  2386. V2_QPC_BYTE_252_ERR_TYPE_S, 0);
  2387. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2388. V2_QPC_BYTE_256_RQ_CQE_IDX_M,
  2389. V2_QPC_BYTE_256_RQ_CQE_IDX_S, 0);
  2390. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2391. V2_QPC_BYTE_256_SQ_FLUSH_IDX_M,
  2392. V2_QPC_BYTE_256_SQ_FLUSH_IDX_S, 0);
  2393. }
  2394. static void modify_qp_init_to_init(struct ib_qp *ibqp,
  2395. const struct ib_qp_attr *attr, int attr_mask,
  2396. struct hns_roce_v2_qp_context *context,
  2397. struct hns_roce_v2_qp_context *qpc_mask)
  2398. {
  2399. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2400. /*
  2401. * In v2 engine, software pass context and context mask to hardware
  2402. * when modifying qp. If software need modify some fields in context,
  2403. * we should set all bits of the relevant fields in context mask to
  2404. * 0 at the same time, else set them to 0x1.
  2405. */
  2406. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2407. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2408. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2409. V2_QPC_BYTE_4_TST_S, 0);
  2410. if (ibqp->qp_type == IB_QPT_GSI)
  2411. roce_set_field(context->byte_4_sqpn_tst,
  2412. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2413. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2414. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2415. else
  2416. roce_set_field(context->byte_4_sqpn_tst,
  2417. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2418. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  2419. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2420. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2421. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2422. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2423. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2424. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2425. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2426. 0);
  2427. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2428. !!(attr->qp_access_flags &
  2429. IB_ACCESS_REMOTE_WRITE));
  2430. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2431. 0);
  2432. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2433. !!(attr->qp_access_flags &
  2434. IB_ACCESS_REMOTE_ATOMIC));
  2435. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2436. 0);
  2437. } else {
  2438. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2439. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
  2440. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2441. 0);
  2442. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2443. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
  2444. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2445. 0);
  2446. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2447. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2448. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2449. 0);
  2450. }
  2451. roce_set_field(context->byte_20_smac_sgid_idx,
  2452. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2453. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2454. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2455. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2456. roce_set_field(context->byte_20_smac_sgid_idx,
  2457. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2458. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2459. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2460. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2461. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2462. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2463. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2464. V2_QPC_BYTE_16_PD_S, 0);
  2465. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2466. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2467. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2468. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2469. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2470. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2471. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2472. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2473. if (ibqp->srq) {
  2474. roce_set_bit(context->byte_76_srqn_op_en,
  2475. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2476. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2477. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2478. roce_set_field(context->byte_76_srqn_op_en,
  2479. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2480. to_hr_srq(ibqp->srq)->srqn);
  2481. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2482. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2483. }
  2484. if (attr_mask & IB_QP_QKEY) {
  2485. context->qkey_xrcd = attr->qkey;
  2486. qpc_mask->qkey_xrcd = 0;
  2487. }
  2488. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2489. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2490. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2491. V2_QPC_BYTE_4_SQPN_S, 0);
  2492. if (attr_mask & IB_QP_DEST_QPN) {
  2493. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2494. V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
  2495. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2496. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2497. }
  2498. roce_set_field(context->byte_168_irrl_idx,
  2499. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2500. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  2501. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2502. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2503. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  2504. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  2505. }
  2506. static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
  2507. const struct ib_qp_attr *attr, int attr_mask,
  2508. struct hns_roce_v2_qp_context *context,
  2509. struct hns_roce_v2_qp_context *qpc_mask)
  2510. {
  2511. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  2512. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2513. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2514. struct device *dev = hr_dev->dev;
  2515. dma_addr_t dma_handle_3;
  2516. dma_addr_t dma_handle_2;
  2517. dma_addr_t dma_handle;
  2518. u32 page_size;
  2519. u8 port_num;
  2520. u64 *mtts_3;
  2521. u64 *mtts_2;
  2522. u64 *mtts;
  2523. u8 *dmac;
  2524. u8 *smac;
  2525. int port;
  2526. /* Search qp buf's mtts */
  2527. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2528. hr_qp->mtt.first_seg, &dma_handle);
  2529. if (!mtts) {
  2530. dev_err(dev, "qp buf pa find failed\n");
  2531. return -EINVAL;
  2532. }
  2533. /* Search IRRL's mtts */
  2534. mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
  2535. hr_qp->qpn, &dma_handle_2);
  2536. if (!mtts_2) {
  2537. dev_err(dev, "qp irrl_table find failed\n");
  2538. return -EINVAL;
  2539. }
  2540. /* Search TRRL's mtts */
  2541. mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
  2542. hr_qp->qpn, &dma_handle_3);
  2543. if (!mtts_3) {
  2544. dev_err(dev, "qp trrl_table find failed\n");
  2545. return -EINVAL;
  2546. }
  2547. if (attr_mask & IB_QP_ALT_PATH) {
  2548. dev_err(dev, "INIT2RTR attr_mask (0x%x) error\n", attr_mask);
  2549. return -EINVAL;
  2550. }
  2551. dmac = (u8 *)attr->ah_attr.roce.dmac;
  2552. context->wqe_sge_ba = (u32)(dma_handle >> 3);
  2553. qpc_mask->wqe_sge_ba = 0;
  2554. /*
  2555. * In v2 engine, software pass context and context mask to hardware
  2556. * when modifying qp. If software need modify some fields in context,
  2557. * we should set all bits of the relevant fields in context mask to
  2558. * 0 at the same time, else set them to 0x1.
  2559. */
  2560. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2561. V2_QPC_BYTE_12_WQE_SGE_BA_S, dma_handle >> (32 + 3));
  2562. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2563. V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
  2564. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2565. V2_QPC_BYTE_12_SQ_HOP_NUM_S,
  2566. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2567. 0 : hr_dev->caps.mtt_hop_num);
  2568. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2569. V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
  2570. roce_set_field(context->byte_20_smac_sgid_idx,
  2571. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2572. V2_QPC_BYTE_20_SGE_HOP_NUM_S,
  2573. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2574. hr_dev->caps.mtt_hop_num : 0);
  2575. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2576. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2577. V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
  2578. roce_set_field(context->byte_20_smac_sgid_idx,
  2579. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2580. V2_QPC_BYTE_20_RQ_HOP_NUM_S,
  2581. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2582. 0 : hr_dev->caps.mtt_hop_num);
  2583. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2584. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2585. V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
  2586. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2587. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2588. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
  2589. hr_dev->caps.mtt_ba_pg_sz + PG_SHIFT_OFFSET);
  2590. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2591. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2592. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
  2593. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2594. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2595. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
  2596. hr_dev->caps.mtt_buf_pg_sz + PG_SHIFT_OFFSET);
  2597. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2598. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2599. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
  2600. roce_set_field(context->byte_80_rnr_rx_cqn,
  2601. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2602. V2_QPC_BYTE_80_MIN_RNR_TIME_S, attr->min_rnr_timer);
  2603. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
  2604. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2605. V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
  2606. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2607. context->rq_cur_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size]
  2608. >> PAGE_ADDR_SHIFT);
  2609. qpc_mask->rq_cur_blk_addr = 0;
  2610. roce_set_field(context->byte_92_srq_info,
  2611. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2612. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
  2613. mtts[hr_qp->rq.offset / page_size]
  2614. >> (32 + PAGE_ADDR_SHIFT));
  2615. roce_set_field(qpc_mask->byte_92_srq_info,
  2616. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2617. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
  2618. context->rq_nxt_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size + 1]
  2619. >> PAGE_ADDR_SHIFT);
  2620. qpc_mask->rq_nxt_blk_addr = 0;
  2621. roce_set_field(context->byte_104_rq_sge,
  2622. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2623. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
  2624. mtts[hr_qp->rq.offset / page_size + 1]
  2625. >> (32 + PAGE_ADDR_SHIFT));
  2626. roce_set_field(qpc_mask->byte_104_rq_sge,
  2627. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2628. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
  2629. roce_set_field(context->byte_108_rx_reqepsn,
  2630. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2631. V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
  2632. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2633. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2634. V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
  2635. roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2636. V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
  2637. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2638. V2_QPC_BYTE_132_TRRL_BA_S, 0);
  2639. context->trrl_ba = (u32)(dma_handle_3 >> (16 + 4));
  2640. qpc_mask->trrl_ba = 0;
  2641. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2642. V2_QPC_BYTE_140_TRRL_BA_S,
  2643. (u32)(dma_handle_3 >> (32 + 16 + 4)));
  2644. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2645. V2_QPC_BYTE_140_TRRL_BA_S, 0);
  2646. context->irrl_ba = (u32)(dma_handle_2 >> 6);
  2647. qpc_mask->irrl_ba = 0;
  2648. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2649. V2_QPC_BYTE_208_IRRL_BA_S,
  2650. dma_handle_2 >> (32 + 6));
  2651. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2652. V2_QPC_BYTE_208_IRRL_BA_S, 0);
  2653. roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
  2654. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
  2655. roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2656. hr_qp->sq_signal_bits);
  2657. roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2658. 0);
  2659. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
  2660. smac = (u8 *)hr_dev->dev_addr[port];
  2661. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2662. if (ether_addr_equal_unaligned(dmac, smac) ||
  2663. hr_dev->loop_idc == 0x1) {
  2664. roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
  2665. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
  2666. }
  2667. if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
  2668. attr->max_dest_rd_atomic) {
  2669. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2670. V2_QPC_BYTE_140_RR_MAX_S,
  2671. fls(attr->max_dest_rd_atomic - 1));
  2672. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2673. V2_QPC_BYTE_140_RR_MAX_S, 0);
  2674. }
  2675. if (attr_mask & IB_QP_DEST_QPN) {
  2676. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2677. V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
  2678. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2679. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2680. }
  2681. /* Configure GID index */
  2682. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2683. roce_set_field(context->byte_20_smac_sgid_idx,
  2684. V2_QPC_BYTE_20_SGID_IDX_M,
  2685. V2_QPC_BYTE_20_SGID_IDX_S,
  2686. hns_get_gid_index(hr_dev, port_num - 1,
  2687. grh->sgid_index));
  2688. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2689. V2_QPC_BYTE_20_SGID_IDX_M,
  2690. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  2691. memcpy(&(context->dmac), dmac, 4);
  2692. roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2693. V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
  2694. qpc_mask->dmac = 0;
  2695. roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2696. V2_QPC_BYTE_52_DMAC_S, 0);
  2697. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2698. V2_QPC_BYTE_56_LP_PKTN_INI_S, 4);
  2699. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2700. V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
  2701. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2702. V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
  2703. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2704. V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
  2705. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2706. V2_QPC_BYTE_28_FL_S, grh->flow_label);
  2707. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2708. V2_QPC_BYTE_28_FL_S, 0);
  2709. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2710. V2_QPC_BYTE_24_TC_S, grh->traffic_class);
  2711. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2712. V2_QPC_BYTE_24_TC_S, 0);
  2713. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
  2714. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2715. V2_QPC_BYTE_24_MTU_S, IB_MTU_4096);
  2716. else if (attr_mask & IB_QP_PATH_MTU)
  2717. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2718. V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
  2719. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2720. V2_QPC_BYTE_24_MTU_S, 0);
  2721. memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
  2722. memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
  2723. roce_set_field(context->byte_84_rq_ci_pi,
  2724. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2725. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
  2726. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2727. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2728. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2729. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2730. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2731. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2732. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2733. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2734. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2735. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2736. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2737. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2738. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2739. context->rq_rnr_timer = 0;
  2740. qpc_mask->rq_rnr_timer = 0;
  2741. roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2742. V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
  2743. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2744. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2745. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2746. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2747. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2748. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2749. roce_set_field(context->byte_168_irrl_idx,
  2750. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2751. V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
  2752. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2753. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2754. V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
  2755. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2756. V2_QPC_BYTE_28_SL_S, rdma_ah_get_sl(&attr->ah_attr));
  2757. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2758. V2_QPC_BYTE_28_SL_S, 0);
  2759. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2760. return 0;
  2761. }
  2762. static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
  2763. const struct ib_qp_attr *attr, int attr_mask,
  2764. struct hns_roce_v2_qp_context *context,
  2765. struct hns_roce_v2_qp_context *qpc_mask)
  2766. {
  2767. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2768. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2769. struct device *dev = hr_dev->dev;
  2770. dma_addr_t dma_handle;
  2771. u32 page_size;
  2772. u64 *mtts;
  2773. /* Search qp buf's mtts */
  2774. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2775. hr_qp->mtt.first_seg, &dma_handle);
  2776. if (!mtts) {
  2777. dev_err(dev, "qp buf pa find failed\n");
  2778. return -EINVAL;
  2779. }
  2780. /* Not support alternate path and path migration */
  2781. if ((attr_mask & IB_QP_ALT_PATH) ||
  2782. (attr_mask & IB_QP_PATH_MIG_STATE)) {
  2783. dev_err(dev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
  2784. return -EINVAL;
  2785. }
  2786. /*
  2787. * In v2 engine, software pass context and context mask to hardware
  2788. * when modifying qp. If software need modify some fields in context,
  2789. * we should set all bits of the relevant fields in context mask to
  2790. * 0 at the same time, else set them to 0x1.
  2791. */
  2792. roce_set_field(context->byte_60_qpst_mapid,
  2793. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2794. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, attr->retry_cnt);
  2795. roce_set_field(qpc_mask->byte_60_qpst_mapid,
  2796. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2797. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, 0);
  2798. context->sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2799. roce_set_field(context->byte_168_irrl_idx,
  2800. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2801. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
  2802. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2803. qpc_mask->sq_cur_blk_addr = 0;
  2804. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2805. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2806. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
  2807. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2808. context->sq_cur_sge_blk_addr =
  2809. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2810. ((u32)(mtts[hr_qp->sge.offset / page_size]
  2811. >> PAGE_ADDR_SHIFT)) : 0;
  2812. roce_set_field(context->byte_184_irrl_idx,
  2813. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2814. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
  2815. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2816. (mtts[hr_qp->sge.offset / page_size] >>
  2817. (32 + PAGE_ADDR_SHIFT)) : 0);
  2818. qpc_mask->sq_cur_sge_blk_addr = 0;
  2819. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2820. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2821. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
  2822. context->rx_sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2823. roce_set_field(context->byte_232_irrl_sge,
  2824. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2825. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
  2826. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2827. qpc_mask->rx_sq_cur_blk_addr = 0;
  2828. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2829. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2830. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
  2831. /*
  2832. * Set some fields in context to zero, Because the default values
  2833. * of all fields in context are zero, we need not set them to 0 again.
  2834. * but we should set the relevant fields of context mask to 0.
  2835. */
  2836. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2837. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2838. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2839. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2840. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2841. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2842. roce_set_field(context->byte_244_rnr_rxack,
  2843. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2844. V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
  2845. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2846. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2847. V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
  2848. roce_set_field(qpc_mask->byte_248_ack_psn,
  2849. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2850. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2851. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2852. V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
  2853. roce_set_field(qpc_mask->byte_248_ack_psn,
  2854. V2_QPC_BYTE_248_IRRL_PSN_M,
  2855. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2856. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2857. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2858. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2859. roce_set_field(context->byte_220_retry_psn_msn,
  2860. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2861. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
  2862. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2863. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2864. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
  2865. roce_set_field(context->byte_224_retry_msg,
  2866. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2867. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, attr->sq_psn >> 16);
  2868. roce_set_field(qpc_mask->byte_224_retry_msg,
  2869. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2870. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
  2871. roce_set_field(context->byte_224_retry_msg,
  2872. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2873. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, attr->sq_psn);
  2874. roce_set_field(qpc_mask->byte_224_retry_msg,
  2875. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2876. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
  2877. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2878. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2879. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2880. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2881. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2882. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2883. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2884. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2885. V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
  2886. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2887. V2_QPC_BYTE_212_RETRY_CNT_S, 0);
  2888. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2889. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, attr->retry_cnt);
  2890. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2891. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
  2892. roce_set_field(context->byte_244_rnr_rxack,
  2893. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2894. V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
  2895. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2896. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2897. V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
  2898. roce_set_field(context->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2899. V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
  2900. roce_set_field(qpc_mask->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2901. V2_QPC_BYTE_244_RNR_CNT_S, 0);
  2902. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2903. V2_QPC_BYTE_212_LSN_S, 0x100);
  2904. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2905. V2_QPC_BYTE_212_LSN_S, 0);
  2906. if (attr_mask & IB_QP_TIMEOUT) {
  2907. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2908. V2_QPC_BYTE_28_AT_S, attr->timeout);
  2909. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2910. V2_QPC_BYTE_28_AT_S, 0);
  2911. }
  2912. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2913. V2_QPC_BYTE_28_SL_S,
  2914. rdma_ah_get_sl(&attr->ah_attr));
  2915. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2916. V2_QPC_BYTE_28_SL_S, 0);
  2917. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2918. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2919. V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
  2920. roce_set_field(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2921. V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
  2922. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2923. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2924. roce_set_field(context->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2925. V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
  2926. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2927. V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
  2928. if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
  2929. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  2930. V2_QPC_BYTE_208_SR_MAX_S,
  2931. fls(attr->max_rd_atomic - 1));
  2932. roce_set_field(qpc_mask->byte_208_irrl,
  2933. V2_QPC_BYTE_208_SR_MAX_M,
  2934. V2_QPC_BYTE_208_SR_MAX_S, 0);
  2935. }
  2936. return 0;
  2937. }
  2938. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  2939. const struct ib_qp_attr *attr,
  2940. int attr_mask, enum ib_qp_state cur_state,
  2941. enum ib_qp_state new_state)
  2942. {
  2943. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2944. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2945. struct hns_roce_v2_qp_context *context;
  2946. struct hns_roce_v2_qp_context *qpc_mask;
  2947. struct device *dev = hr_dev->dev;
  2948. int ret = -EINVAL;
  2949. context = kcalloc(2, sizeof(*context), GFP_KERNEL);
  2950. if (!context)
  2951. return -ENOMEM;
  2952. qpc_mask = context + 1;
  2953. /*
  2954. * In v2 engine, software pass context and context mask to hardware
  2955. * when modifying qp. If software need modify some fields in context,
  2956. * we should set all bits of the relevant fields in context mask to
  2957. * 0 at the same time, else set them to 0x1.
  2958. */
  2959. memset(qpc_mask, 0xff, sizeof(*qpc_mask));
  2960. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2961. modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
  2962. qpc_mask);
  2963. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2964. modify_qp_init_to_init(ibqp, attr, attr_mask, context,
  2965. qpc_mask);
  2966. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2967. ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
  2968. qpc_mask);
  2969. if (ret)
  2970. goto out;
  2971. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2972. ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
  2973. qpc_mask);
  2974. if (ret)
  2975. goto out;
  2976. } else if ((cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) ||
  2977. (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS) ||
  2978. (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD) ||
  2979. (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD) ||
  2980. (cur_state == IB_QPS_SQD && new_state == IB_QPS_RTS) ||
  2981. (cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2982. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2983. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2984. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2985. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2986. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2987. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2988. (cur_state == IB_QPS_SQD && new_state == IB_QPS_ERR) ||
  2989. (cur_state == IB_QPS_SQE && new_state == IB_QPS_ERR) ||
  2990. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR)) {
  2991. /* Nothing */
  2992. ;
  2993. } else {
  2994. dev_err(dev, "Illegal state for QP!\n");
  2995. goto out;
  2996. }
  2997. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2998. set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
  2999. /* Every status migrate must change state */
  3000. roce_set_field(context->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  3001. V2_QPC_BYTE_60_QP_ST_S, new_state);
  3002. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  3003. V2_QPC_BYTE_60_QP_ST_S, 0);
  3004. /* SW pass context to HW */
  3005. ret = hns_roce_v2_qp_modify(hr_dev, &hr_qp->mtt, cur_state, new_state,
  3006. context, hr_qp);
  3007. if (ret) {
  3008. dev_err(dev, "hns_roce_qp_modify failed(%d)\n", ret);
  3009. goto out;
  3010. }
  3011. hr_qp->state = new_state;
  3012. if (attr_mask & IB_QP_ACCESS_FLAGS)
  3013. hr_qp->atomic_rd_en = attr->qp_access_flags;
  3014. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  3015. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  3016. if (attr_mask & IB_QP_PORT) {
  3017. hr_qp->port = attr->port_num - 1;
  3018. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  3019. }
  3020. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  3021. hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  3022. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  3023. if (ibqp->send_cq != ibqp->recv_cq)
  3024. hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
  3025. hr_qp->qpn, NULL);
  3026. hr_qp->rq.head = 0;
  3027. hr_qp->rq.tail = 0;
  3028. hr_qp->sq.head = 0;
  3029. hr_qp->sq.tail = 0;
  3030. hr_qp->sq_next_wqe = 0;
  3031. hr_qp->next_sge = 0;
  3032. if (hr_qp->rq.wqe_cnt)
  3033. *hr_qp->rdb.db_record = 0;
  3034. }
  3035. out:
  3036. kfree(context);
  3037. return ret;
  3038. }
  3039. static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
  3040. {
  3041. switch (state) {
  3042. case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
  3043. case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
  3044. case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
  3045. case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
  3046. case HNS_ROCE_QP_ST_SQ_DRAINING:
  3047. case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
  3048. case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
  3049. case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
  3050. default: return -1;
  3051. }
  3052. }
  3053. static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
  3054. struct hns_roce_qp *hr_qp,
  3055. struct hns_roce_v2_qp_context *hr_context)
  3056. {
  3057. struct hns_roce_cmd_mailbox *mailbox;
  3058. int ret;
  3059. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3060. if (IS_ERR(mailbox))
  3061. return PTR_ERR(mailbox);
  3062. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  3063. HNS_ROCE_CMD_QUERY_QPC,
  3064. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3065. if (ret) {
  3066. dev_err(hr_dev->dev, "QUERY QP cmd process error\n");
  3067. goto out;
  3068. }
  3069. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  3070. out:
  3071. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3072. return ret;
  3073. }
  3074. static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3075. int qp_attr_mask,
  3076. struct ib_qp_init_attr *qp_init_attr)
  3077. {
  3078. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3079. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3080. struct hns_roce_v2_qp_context *context;
  3081. struct device *dev = hr_dev->dev;
  3082. int tmp_qp_state;
  3083. int state;
  3084. int ret;
  3085. context = kzalloc(sizeof(*context), GFP_KERNEL);
  3086. if (!context)
  3087. return -ENOMEM;
  3088. memset(qp_attr, 0, sizeof(*qp_attr));
  3089. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  3090. mutex_lock(&hr_qp->mutex);
  3091. if (hr_qp->state == IB_QPS_RESET) {
  3092. qp_attr->qp_state = IB_QPS_RESET;
  3093. ret = 0;
  3094. goto done;
  3095. }
  3096. ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, context);
  3097. if (ret) {
  3098. dev_err(dev, "query qpc error\n");
  3099. ret = -EINVAL;
  3100. goto out;
  3101. }
  3102. state = roce_get_field(context->byte_60_qpst_mapid,
  3103. V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
  3104. tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
  3105. if (tmp_qp_state == -1) {
  3106. dev_err(dev, "Illegal ib_qp_state\n");
  3107. ret = -EINVAL;
  3108. goto out;
  3109. }
  3110. hr_qp->state = (u8)tmp_qp_state;
  3111. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  3112. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->byte_24_mtu_tc,
  3113. V2_QPC_BYTE_24_MTU_M,
  3114. V2_QPC_BYTE_24_MTU_S);
  3115. qp_attr->path_mig_state = IB_MIG_ARMED;
  3116. qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
  3117. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  3118. qp_attr->qkey = V2_QKEY_VAL;
  3119. qp_attr->rq_psn = roce_get_field(context->byte_108_rx_reqepsn,
  3120. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  3121. V2_QPC_BYTE_108_RX_REQ_EPSN_S);
  3122. qp_attr->sq_psn = (u32)roce_get_field(context->byte_172_sq_psn,
  3123. V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  3124. V2_QPC_BYTE_172_SQ_CUR_PSN_S);
  3125. qp_attr->dest_qp_num = (u8)roce_get_field(context->byte_56_dqpn_err,
  3126. V2_QPC_BYTE_56_DQPN_M,
  3127. V2_QPC_BYTE_56_DQPN_S);
  3128. qp_attr->qp_access_flags = ((roce_get_bit(context->byte_76_srqn_op_en,
  3129. V2_QPC_BYTE_76_RRE_S)) << 2) |
  3130. ((roce_get_bit(context->byte_76_srqn_op_en,
  3131. V2_QPC_BYTE_76_RWE_S)) << 1) |
  3132. ((roce_get_bit(context->byte_76_srqn_op_en,
  3133. V2_QPC_BYTE_76_ATE_S)) << 3);
  3134. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  3135. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  3136. struct ib_global_route *grh =
  3137. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  3138. rdma_ah_set_sl(&qp_attr->ah_attr,
  3139. roce_get_field(context->byte_28_at_fl,
  3140. V2_QPC_BYTE_28_SL_M,
  3141. V2_QPC_BYTE_28_SL_S));
  3142. grh->flow_label = roce_get_field(context->byte_28_at_fl,
  3143. V2_QPC_BYTE_28_FL_M,
  3144. V2_QPC_BYTE_28_FL_S);
  3145. grh->sgid_index = roce_get_field(context->byte_20_smac_sgid_idx,
  3146. V2_QPC_BYTE_20_SGID_IDX_M,
  3147. V2_QPC_BYTE_20_SGID_IDX_S);
  3148. grh->hop_limit = roce_get_field(context->byte_24_mtu_tc,
  3149. V2_QPC_BYTE_24_HOP_LIMIT_M,
  3150. V2_QPC_BYTE_24_HOP_LIMIT_S);
  3151. grh->traffic_class = roce_get_field(context->byte_24_mtu_tc,
  3152. V2_QPC_BYTE_24_TC_M,
  3153. V2_QPC_BYTE_24_TC_S);
  3154. memcpy(grh->dgid.raw, context->dgid, sizeof(grh->dgid.raw));
  3155. }
  3156. qp_attr->port_num = hr_qp->port + 1;
  3157. qp_attr->sq_draining = 0;
  3158. qp_attr->max_rd_atomic = 1 << roce_get_field(context->byte_208_irrl,
  3159. V2_QPC_BYTE_208_SR_MAX_M,
  3160. V2_QPC_BYTE_208_SR_MAX_S);
  3161. qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context->byte_140_raq,
  3162. V2_QPC_BYTE_140_RR_MAX_M,
  3163. V2_QPC_BYTE_140_RR_MAX_S);
  3164. qp_attr->min_rnr_timer = (u8)roce_get_field(context->byte_80_rnr_rx_cqn,
  3165. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  3166. V2_QPC_BYTE_80_MIN_RNR_TIME_S);
  3167. qp_attr->timeout = (u8)roce_get_field(context->byte_28_at_fl,
  3168. V2_QPC_BYTE_28_AT_M,
  3169. V2_QPC_BYTE_28_AT_S);
  3170. qp_attr->retry_cnt = roce_get_field(context->byte_212_lsn,
  3171. V2_QPC_BYTE_212_RETRY_CNT_M,
  3172. V2_QPC_BYTE_212_RETRY_CNT_S);
  3173. qp_attr->rnr_retry = context->rq_rnr_timer;
  3174. done:
  3175. qp_attr->cur_qp_state = qp_attr->qp_state;
  3176. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  3177. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  3178. if (!ibqp->uobject) {
  3179. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  3180. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  3181. } else {
  3182. qp_attr->cap.max_send_wr = 0;
  3183. qp_attr->cap.max_send_sge = 0;
  3184. }
  3185. qp_init_attr->cap = qp_attr->cap;
  3186. out:
  3187. mutex_unlock(&hr_qp->mutex);
  3188. kfree(context);
  3189. return ret;
  3190. }
  3191. static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
  3192. struct hns_roce_qp *hr_qp,
  3193. int is_user)
  3194. {
  3195. struct hns_roce_cq *send_cq, *recv_cq;
  3196. struct device *dev = hr_dev->dev;
  3197. int ret;
  3198. if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
  3199. /* Modify qp to reset before destroying qp */
  3200. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
  3201. hr_qp->state, IB_QPS_RESET);
  3202. if (ret) {
  3203. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  3204. hr_qp->qpn);
  3205. return ret;
  3206. }
  3207. }
  3208. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  3209. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  3210. hns_roce_lock_cqs(send_cq, recv_cq);
  3211. if (!is_user) {
  3212. __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  3213. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  3214. if (send_cq != recv_cq)
  3215. __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
  3216. }
  3217. hns_roce_qp_remove(hr_dev, hr_qp);
  3218. hns_roce_unlock_cqs(send_cq, recv_cq);
  3219. hns_roce_qp_free(hr_dev, hr_qp);
  3220. /* Not special_QP, free their QPN */
  3221. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  3222. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  3223. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  3224. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3225. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  3226. if (is_user) {
  3227. if (hr_qp->rq.wqe_cnt && (hr_qp->rdb_en == 1))
  3228. hns_roce_db_unmap_user(
  3229. to_hr_ucontext(hr_qp->ibqp.uobject->context),
  3230. &hr_qp->rdb);
  3231. ib_umem_release(hr_qp->umem);
  3232. } else {
  3233. kfree(hr_qp->sq.wrid);
  3234. kfree(hr_qp->rq.wrid);
  3235. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  3236. if (hr_qp->rq.wqe_cnt)
  3237. hns_roce_free_db(hr_dev, &hr_qp->rdb);
  3238. }
  3239. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  3240. kfree(hr_qp->rq_inl_buf.wqe_list[0].sg_list);
  3241. kfree(hr_qp->rq_inl_buf.wqe_list);
  3242. }
  3243. return 0;
  3244. }
  3245. static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp)
  3246. {
  3247. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3248. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3249. int ret;
  3250. ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  3251. if (ret) {
  3252. dev_err(hr_dev->dev, "Destroy qp failed(%d)\n", ret);
  3253. return ret;
  3254. }
  3255. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  3256. kfree(hr_to_hr_sqp(hr_qp));
  3257. else
  3258. kfree(hr_qp);
  3259. return 0;
  3260. }
  3261. static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  3262. {
  3263. struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
  3264. struct hns_roce_v2_cq_context *cq_context;
  3265. struct hns_roce_cq *hr_cq = to_hr_cq(cq);
  3266. struct hns_roce_v2_cq_context *cqc_mask;
  3267. struct hns_roce_cmd_mailbox *mailbox;
  3268. int ret;
  3269. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3270. if (IS_ERR(mailbox))
  3271. return PTR_ERR(mailbox);
  3272. cq_context = mailbox->buf;
  3273. cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
  3274. memset(cqc_mask, 0xff, sizeof(*cqc_mask));
  3275. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3276. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3277. cq_count);
  3278. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3279. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3280. 0);
  3281. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3282. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3283. cq_period);
  3284. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3285. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3286. 0);
  3287. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
  3288. HNS_ROCE_CMD_MODIFY_CQC,
  3289. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3290. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3291. if (ret)
  3292. dev_err(hr_dev->dev, "MODIFY CQ Failed to cmd mailbox.\n");
  3293. return ret;
  3294. }
  3295. static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
  3296. {
  3297. u32 doorbell[2];
  3298. doorbell[0] = 0;
  3299. doorbell[1] = 0;
  3300. if (eq->type_flag == HNS_ROCE_AEQ) {
  3301. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3302. HNS_ROCE_V2_EQ_DB_CMD_S,
  3303. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3304. HNS_ROCE_EQ_DB_CMD_AEQ :
  3305. HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
  3306. } else {
  3307. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
  3308. HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
  3309. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3310. HNS_ROCE_V2_EQ_DB_CMD_S,
  3311. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3312. HNS_ROCE_EQ_DB_CMD_CEQ :
  3313. HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
  3314. }
  3315. roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
  3316. HNS_ROCE_V2_EQ_DB_PARA_S,
  3317. (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
  3318. hns_roce_write64_k(doorbell, eq->doorbell);
  3319. }
  3320. static void hns_roce_v2_wq_catas_err_handle(struct hns_roce_dev *hr_dev,
  3321. struct hns_roce_aeqe *aeqe,
  3322. u32 qpn)
  3323. {
  3324. struct device *dev = hr_dev->dev;
  3325. int sub_type;
  3326. dev_warn(dev, "Local work queue catastrophic error.\n");
  3327. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3328. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3329. switch (sub_type) {
  3330. case HNS_ROCE_LWQCE_QPC_ERROR:
  3331. dev_warn(dev, "QP %d, QPC error.\n", qpn);
  3332. break;
  3333. case HNS_ROCE_LWQCE_MTU_ERROR:
  3334. dev_warn(dev, "QP %d, MTU error.\n", qpn);
  3335. break;
  3336. case HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR:
  3337. dev_warn(dev, "QP %d, WQE BA addr error.\n", qpn);
  3338. break;
  3339. case HNS_ROCE_LWQCE_WQE_ADDR_ERROR:
  3340. dev_warn(dev, "QP %d, WQE addr error.\n", qpn);
  3341. break;
  3342. case HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR:
  3343. dev_warn(dev, "QP %d, WQE shift error.\n", qpn);
  3344. break;
  3345. default:
  3346. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3347. break;
  3348. }
  3349. }
  3350. static void hns_roce_v2_local_wq_access_err_handle(struct hns_roce_dev *hr_dev,
  3351. struct hns_roce_aeqe *aeqe, u32 qpn)
  3352. {
  3353. struct device *dev = hr_dev->dev;
  3354. int sub_type;
  3355. dev_warn(dev, "Local access violation work queue error.\n");
  3356. sub_type = roce_get_field(aeqe->asyn, HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3357. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3358. switch (sub_type) {
  3359. case HNS_ROCE_LAVWQE_R_KEY_VIOLATION:
  3360. dev_warn(dev, "QP %d, R_key violation.\n", qpn);
  3361. break;
  3362. case HNS_ROCE_LAVWQE_LENGTH_ERROR:
  3363. dev_warn(dev, "QP %d, length error.\n", qpn);
  3364. break;
  3365. case HNS_ROCE_LAVWQE_VA_ERROR:
  3366. dev_warn(dev, "QP %d, VA error.\n", qpn);
  3367. break;
  3368. case HNS_ROCE_LAVWQE_PD_ERROR:
  3369. dev_err(dev, "QP %d, PD error.\n", qpn);
  3370. break;
  3371. case HNS_ROCE_LAVWQE_RW_ACC_ERROR:
  3372. dev_warn(dev, "QP %d, rw acc error.\n", qpn);
  3373. break;
  3374. case HNS_ROCE_LAVWQE_KEY_STATE_ERROR:
  3375. dev_warn(dev, "QP %d, key state error.\n", qpn);
  3376. break;
  3377. case HNS_ROCE_LAVWQE_MR_OPERATION_ERROR:
  3378. dev_warn(dev, "QP %d, MR operation error.\n", qpn);
  3379. break;
  3380. default:
  3381. dev_err(dev, "Unhandled sub_event type %d.\n", sub_type);
  3382. break;
  3383. }
  3384. }
  3385. static void hns_roce_v2_qp_err_handle(struct hns_roce_dev *hr_dev,
  3386. struct hns_roce_aeqe *aeqe,
  3387. int event_type)
  3388. {
  3389. struct device *dev = hr_dev->dev;
  3390. u32 qpn;
  3391. qpn = roce_get_field(aeqe->event.qp_event.qp,
  3392. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3393. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3394. switch (event_type) {
  3395. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3396. dev_warn(dev, "Communication established.\n");
  3397. break;
  3398. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3399. dev_warn(dev, "Send queue drained.\n");
  3400. break;
  3401. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3402. hns_roce_v2_wq_catas_err_handle(hr_dev, aeqe, qpn);
  3403. break;
  3404. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3405. dev_warn(dev, "Invalid request local work queue error.\n");
  3406. break;
  3407. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3408. hns_roce_v2_local_wq_access_err_handle(hr_dev, aeqe, qpn);
  3409. break;
  3410. default:
  3411. break;
  3412. }
  3413. hns_roce_qp_event(hr_dev, qpn, event_type);
  3414. }
  3415. static void hns_roce_v2_cq_err_handle(struct hns_roce_dev *hr_dev,
  3416. struct hns_roce_aeqe *aeqe,
  3417. int event_type)
  3418. {
  3419. struct device *dev = hr_dev->dev;
  3420. u32 cqn;
  3421. cqn = roce_get_field(aeqe->event.cq_event.cq,
  3422. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3423. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3424. switch (event_type) {
  3425. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3426. dev_warn(dev, "CQ 0x%x access err.\n", cqn);
  3427. break;
  3428. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3429. dev_warn(dev, "CQ 0x%x overflow\n", cqn);
  3430. break;
  3431. default:
  3432. break;
  3433. }
  3434. hns_roce_cq_event(hr_dev, cqn, event_type);
  3435. }
  3436. static struct hns_roce_aeqe *get_aeqe_v2(struct hns_roce_eq *eq, u32 entry)
  3437. {
  3438. u32 buf_chk_sz;
  3439. unsigned long off;
  3440. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3441. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3442. return (struct hns_roce_aeqe *)((char *)(eq->buf_list->buf) +
  3443. off % buf_chk_sz);
  3444. }
  3445. static struct hns_roce_aeqe *mhop_get_aeqe(struct hns_roce_eq *eq, u32 entry)
  3446. {
  3447. u32 buf_chk_sz;
  3448. unsigned long off;
  3449. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3450. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3451. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3452. return (struct hns_roce_aeqe *)((u8 *)(eq->bt_l0) +
  3453. off % buf_chk_sz);
  3454. else
  3455. return (struct hns_roce_aeqe *)((u8 *)
  3456. (eq->buf[off / buf_chk_sz]) + off % buf_chk_sz);
  3457. }
  3458. static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
  3459. {
  3460. struct hns_roce_aeqe *aeqe;
  3461. if (!eq->hop_num)
  3462. aeqe = get_aeqe_v2(eq, eq->cons_index);
  3463. else
  3464. aeqe = mhop_get_aeqe(eq, eq->cons_index);
  3465. return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
  3466. !!(eq->cons_index & eq->entries)) ? aeqe : NULL;
  3467. }
  3468. static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
  3469. struct hns_roce_eq *eq)
  3470. {
  3471. struct device *dev = hr_dev->dev;
  3472. struct hns_roce_aeqe *aeqe;
  3473. int aeqe_found = 0;
  3474. int event_type;
  3475. while ((aeqe = next_aeqe_sw_v2(eq))) {
  3476. /* Make sure we read AEQ entry after we have checked the
  3477. * ownership bit
  3478. */
  3479. dma_rmb();
  3480. event_type = roce_get_field(aeqe->asyn,
  3481. HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
  3482. HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
  3483. switch (event_type) {
  3484. case HNS_ROCE_EVENT_TYPE_PATH_MIG:
  3485. dev_warn(dev, "Path migrated succeeded.\n");
  3486. break;
  3487. case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
  3488. dev_warn(dev, "Path migration failed.\n");
  3489. break;
  3490. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3491. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3492. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3493. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3494. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3495. hns_roce_v2_qp_err_handle(hr_dev, aeqe, event_type);
  3496. break;
  3497. case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
  3498. case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
  3499. case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
  3500. dev_warn(dev, "SRQ not support.\n");
  3501. break;
  3502. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3503. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3504. hns_roce_v2_cq_err_handle(hr_dev, aeqe, event_type);
  3505. break;
  3506. case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
  3507. dev_warn(dev, "DB overflow.\n");
  3508. break;
  3509. case HNS_ROCE_EVENT_TYPE_MB:
  3510. hns_roce_cmd_event(hr_dev,
  3511. le16_to_cpu(aeqe->event.cmd.token),
  3512. aeqe->event.cmd.status,
  3513. le64_to_cpu(aeqe->event.cmd.out_param));
  3514. break;
  3515. case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
  3516. dev_warn(dev, "CEQ overflow.\n");
  3517. break;
  3518. case HNS_ROCE_EVENT_TYPE_FLR:
  3519. dev_warn(dev, "Function level reset.\n");
  3520. break;
  3521. default:
  3522. dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
  3523. event_type, eq->eqn, eq->cons_index);
  3524. break;
  3525. };
  3526. ++eq->cons_index;
  3527. aeqe_found = 1;
  3528. if (eq->cons_index > (2 * eq->entries - 1)) {
  3529. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3530. eq->cons_index = 0;
  3531. }
  3532. }
  3533. set_eq_cons_index_v2(eq);
  3534. return aeqe_found;
  3535. }
  3536. static struct hns_roce_ceqe *get_ceqe_v2(struct hns_roce_eq *eq, u32 entry)
  3537. {
  3538. u32 buf_chk_sz;
  3539. unsigned long off;
  3540. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3541. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3542. return (struct hns_roce_ceqe *)((char *)(eq->buf_list->buf) +
  3543. off % buf_chk_sz);
  3544. }
  3545. static struct hns_roce_ceqe *mhop_get_ceqe(struct hns_roce_eq *eq, u32 entry)
  3546. {
  3547. u32 buf_chk_sz;
  3548. unsigned long off;
  3549. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3550. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3551. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3552. return (struct hns_roce_ceqe *)((u8 *)(eq->bt_l0) +
  3553. off % buf_chk_sz);
  3554. else
  3555. return (struct hns_roce_ceqe *)((u8 *)(eq->buf[off /
  3556. buf_chk_sz]) + off % buf_chk_sz);
  3557. }
  3558. static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
  3559. {
  3560. struct hns_roce_ceqe *ceqe;
  3561. if (!eq->hop_num)
  3562. ceqe = get_ceqe_v2(eq, eq->cons_index);
  3563. else
  3564. ceqe = mhop_get_ceqe(eq, eq->cons_index);
  3565. return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
  3566. (!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
  3567. }
  3568. static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
  3569. struct hns_roce_eq *eq)
  3570. {
  3571. struct device *dev = hr_dev->dev;
  3572. struct hns_roce_ceqe *ceqe;
  3573. int ceqe_found = 0;
  3574. u32 cqn;
  3575. while ((ceqe = next_ceqe_sw_v2(eq))) {
  3576. /* Make sure we read CEQ entry after we have checked the
  3577. * ownership bit
  3578. */
  3579. dma_rmb();
  3580. cqn = roce_get_field(ceqe->comp,
  3581. HNS_ROCE_V2_CEQE_COMP_CQN_M,
  3582. HNS_ROCE_V2_CEQE_COMP_CQN_S);
  3583. hns_roce_cq_completion(hr_dev, cqn);
  3584. ++eq->cons_index;
  3585. ceqe_found = 1;
  3586. if (eq->cons_index > (2 * eq->entries - 1)) {
  3587. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3588. eq->cons_index = 0;
  3589. }
  3590. }
  3591. set_eq_cons_index_v2(eq);
  3592. return ceqe_found;
  3593. }
  3594. static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
  3595. {
  3596. struct hns_roce_eq *eq = eq_ptr;
  3597. struct hns_roce_dev *hr_dev = eq->hr_dev;
  3598. int int_work = 0;
  3599. if (eq->type_flag == HNS_ROCE_CEQ)
  3600. /* Completion event interrupt */
  3601. int_work = hns_roce_v2_ceq_int(hr_dev, eq);
  3602. else
  3603. /* Asychronous event interrupt */
  3604. int_work = hns_roce_v2_aeq_int(hr_dev, eq);
  3605. return IRQ_RETVAL(int_work);
  3606. }
  3607. static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
  3608. {
  3609. struct hns_roce_dev *hr_dev = dev_id;
  3610. struct device *dev = hr_dev->dev;
  3611. int int_work = 0;
  3612. u32 int_st;
  3613. u32 int_en;
  3614. /* Abnormal interrupt */
  3615. int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
  3616. int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
  3617. if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
  3618. dev_err(dev, "AEQ overflow!\n");
  3619. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S, 1);
  3620. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3621. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3622. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3623. int_work = 1;
  3624. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
  3625. dev_err(dev, "BUS ERR!\n");
  3626. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S, 1);
  3627. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3628. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3629. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3630. int_work = 1;
  3631. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
  3632. dev_err(dev, "OTHER ERR!\n");
  3633. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S, 1);
  3634. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3635. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3636. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3637. int_work = 1;
  3638. } else
  3639. dev_err(dev, "There is no abnormal irq found!\n");
  3640. return IRQ_RETVAL(int_work);
  3641. }
  3642. static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
  3643. int eq_num, int enable_flag)
  3644. {
  3645. int i;
  3646. if (enable_flag == EQ_ENABLE) {
  3647. for (i = 0; i < eq_num; i++)
  3648. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3649. i * EQ_REG_OFFSET,
  3650. HNS_ROCE_V2_VF_EVENT_INT_EN_M);
  3651. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3652. HNS_ROCE_V2_VF_ABN_INT_EN_M);
  3653. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3654. HNS_ROCE_V2_VF_ABN_INT_CFG_M);
  3655. } else {
  3656. for (i = 0; i < eq_num; i++)
  3657. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3658. i * EQ_REG_OFFSET,
  3659. HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
  3660. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3661. HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
  3662. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3663. HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
  3664. }
  3665. }
  3666. static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
  3667. {
  3668. struct device *dev = hr_dev->dev;
  3669. int ret;
  3670. if (eqn < hr_dev->caps.num_comp_vectors)
  3671. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3672. 0, HNS_ROCE_CMD_DESTROY_CEQC,
  3673. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3674. else
  3675. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3676. 0, HNS_ROCE_CMD_DESTROY_AEQC,
  3677. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3678. if (ret)
  3679. dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
  3680. }
  3681. static void hns_roce_mhop_free_eq(struct hns_roce_dev *hr_dev,
  3682. struct hns_roce_eq *eq)
  3683. {
  3684. struct device *dev = hr_dev->dev;
  3685. u64 idx;
  3686. u64 size;
  3687. u32 buf_chk_sz;
  3688. u32 bt_chk_sz;
  3689. u32 mhop_num;
  3690. int eqe_alloc;
  3691. int i = 0;
  3692. int j = 0;
  3693. mhop_num = hr_dev->caps.eqe_hop_num;
  3694. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3695. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3696. /* hop_num = 0 */
  3697. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3698. dma_free_coherent(dev, (unsigned int)(eq->entries *
  3699. eq->eqe_size), eq->bt_l0, eq->l0_dma);
  3700. return;
  3701. }
  3702. /* hop_num = 1 or hop = 2 */
  3703. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  3704. if (mhop_num == 1) {
  3705. for (i = 0; i < eq->l0_last_num; i++) {
  3706. if (i == eq->l0_last_num - 1) {
  3707. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3708. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3709. dma_free_coherent(dev, size, eq->buf[i],
  3710. eq->buf_dma[i]);
  3711. break;
  3712. }
  3713. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  3714. eq->buf_dma[i]);
  3715. }
  3716. } else if (mhop_num == 2) {
  3717. for (i = 0; i < eq->l0_last_num; i++) {
  3718. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  3719. eq->l1_dma[i]);
  3720. for (j = 0; j < bt_chk_sz / 8; j++) {
  3721. idx = i * (bt_chk_sz / 8) + j;
  3722. if ((i == eq->l0_last_num - 1)
  3723. && j == eq->l1_last_num - 1) {
  3724. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3725. * idx;
  3726. size = (eq->entries - eqe_alloc)
  3727. * eq->eqe_size;
  3728. dma_free_coherent(dev, size,
  3729. eq->buf[idx],
  3730. eq->buf_dma[idx]);
  3731. break;
  3732. }
  3733. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  3734. eq->buf_dma[idx]);
  3735. }
  3736. }
  3737. }
  3738. kfree(eq->buf_dma);
  3739. kfree(eq->buf);
  3740. kfree(eq->l1_dma);
  3741. kfree(eq->bt_l1);
  3742. eq->buf_dma = NULL;
  3743. eq->buf = NULL;
  3744. eq->l1_dma = NULL;
  3745. eq->bt_l1 = NULL;
  3746. }
  3747. static void hns_roce_v2_free_eq(struct hns_roce_dev *hr_dev,
  3748. struct hns_roce_eq *eq)
  3749. {
  3750. u32 buf_chk_sz;
  3751. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3752. if (hr_dev->caps.eqe_hop_num) {
  3753. hns_roce_mhop_free_eq(hr_dev, eq);
  3754. return;
  3755. }
  3756. if (eq->buf_list)
  3757. dma_free_coherent(hr_dev->dev, buf_chk_sz,
  3758. eq->buf_list->buf, eq->buf_list->map);
  3759. }
  3760. static void hns_roce_config_eqc(struct hns_roce_dev *hr_dev,
  3761. struct hns_roce_eq *eq,
  3762. void *mb_buf)
  3763. {
  3764. struct hns_roce_eq_context *eqc;
  3765. eqc = mb_buf;
  3766. memset(eqc, 0, sizeof(struct hns_roce_eq_context));
  3767. /* init eqc */
  3768. eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
  3769. eq->hop_num = hr_dev->caps.eqe_hop_num;
  3770. eq->cons_index = 0;
  3771. eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
  3772. eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
  3773. eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
  3774. eq->eqe_ba_pg_sz = hr_dev->caps.eqe_ba_pg_sz;
  3775. eq->eqe_buf_pg_sz = hr_dev->caps.eqe_buf_pg_sz;
  3776. eq->shift = ilog2((unsigned int)eq->entries);
  3777. if (!eq->hop_num)
  3778. eq->eqe_ba = eq->buf_list->map;
  3779. else
  3780. eq->eqe_ba = eq->l0_dma;
  3781. /* set eqc state */
  3782. roce_set_field(eqc->byte_4,
  3783. HNS_ROCE_EQC_EQ_ST_M,
  3784. HNS_ROCE_EQC_EQ_ST_S,
  3785. HNS_ROCE_V2_EQ_STATE_VALID);
  3786. /* set eqe hop num */
  3787. roce_set_field(eqc->byte_4,
  3788. HNS_ROCE_EQC_HOP_NUM_M,
  3789. HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
  3790. /* set eqc over_ignore */
  3791. roce_set_field(eqc->byte_4,
  3792. HNS_ROCE_EQC_OVER_IGNORE_M,
  3793. HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
  3794. /* set eqc coalesce */
  3795. roce_set_field(eqc->byte_4,
  3796. HNS_ROCE_EQC_COALESCE_M,
  3797. HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
  3798. /* set eqc arm_state */
  3799. roce_set_field(eqc->byte_4,
  3800. HNS_ROCE_EQC_ARM_ST_M,
  3801. HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
  3802. /* set eqn */
  3803. roce_set_field(eqc->byte_4,
  3804. HNS_ROCE_EQC_EQN_M,
  3805. HNS_ROCE_EQC_EQN_S, eq->eqn);
  3806. /* set eqe_cnt */
  3807. roce_set_field(eqc->byte_4,
  3808. HNS_ROCE_EQC_EQE_CNT_M,
  3809. HNS_ROCE_EQC_EQE_CNT_S,
  3810. HNS_ROCE_EQ_INIT_EQE_CNT);
  3811. /* set eqe_ba_pg_sz */
  3812. roce_set_field(eqc->byte_8,
  3813. HNS_ROCE_EQC_BA_PG_SZ_M,
  3814. HNS_ROCE_EQC_BA_PG_SZ_S,
  3815. eq->eqe_ba_pg_sz + PG_SHIFT_OFFSET);
  3816. /* set eqe_buf_pg_sz */
  3817. roce_set_field(eqc->byte_8,
  3818. HNS_ROCE_EQC_BUF_PG_SZ_M,
  3819. HNS_ROCE_EQC_BUF_PG_SZ_S,
  3820. eq->eqe_buf_pg_sz + PG_SHIFT_OFFSET);
  3821. /* set eq_producer_idx */
  3822. roce_set_field(eqc->byte_8,
  3823. HNS_ROCE_EQC_PROD_INDX_M,
  3824. HNS_ROCE_EQC_PROD_INDX_S,
  3825. HNS_ROCE_EQ_INIT_PROD_IDX);
  3826. /* set eq_max_cnt */
  3827. roce_set_field(eqc->byte_12,
  3828. HNS_ROCE_EQC_MAX_CNT_M,
  3829. HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
  3830. /* set eq_period */
  3831. roce_set_field(eqc->byte_12,
  3832. HNS_ROCE_EQC_PERIOD_M,
  3833. HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
  3834. /* set eqe_report_timer */
  3835. roce_set_field(eqc->eqe_report_timer,
  3836. HNS_ROCE_EQC_REPORT_TIMER_M,
  3837. HNS_ROCE_EQC_REPORT_TIMER_S,
  3838. HNS_ROCE_EQ_INIT_REPORT_TIMER);
  3839. /* set eqe_ba [34:3] */
  3840. roce_set_field(eqc->eqe_ba0,
  3841. HNS_ROCE_EQC_EQE_BA_L_M,
  3842. HNS_ROCE_EQC_EQE_BA_L_S, eq->eqe_ba >> 3);
  3843. /* set eqe_ba [64:35] */
  3844. roce_set_field(eqc->eqe_ba1,
  3845. HNS_ROCE_EQC_EQE_BA_H_M,
  3846. HNS_ROCE_EQC_EQE_BA_H_S, eq->eqe_ba >> 35);
  3847. /* set eq shift */
  3848. roce_set_field(eqc->byte_28,
  3849. HNS_ROCE_EQC_SHIFT_M,
  3850. HNS_ROCE_EQC_SHIFT_S, eq->shift);
  3851. /* set eq MSI_IDX */
  3852. roce_set_field(eqc->byte_28,
  3853. HNS_ROCE_EQC_MSI_INDX_M,
  3854. HNS_ROCE_EQC_MSI_INDX_S,
  3855. HNS_ROCE_EQ_INIT_MSI_IDX);
  3856. /* set cur_eqe_ba [27:12] */
  3857. roce_set_field(eqc->byte_28,
  3858. HNS_ROCE_EQC_CUR_EQE_BA_L_M,
  3859. HNS_ROCE_EQC_CUR_EQE_BA_L_S, eq->cur_eqe_ba >> 12);
  3860. /* set cur_eqe_ba [59:28] */
  3861. roce_set_field(eqc->byte_32,
  3862. HNS_ROCE_EQC_CUR_EQE_BA_M_M,
  3863. HNS_ROCE_EQC_CUR_EQE_BA_M_S, eq->cur_eqe_ba >> 28);
  3864. /* set cur_eqe_ba [63:60] */
  3865. roce_set_field(eqc->byte_36,
  3866. HNS_ROCE_EQC_CUR_EQE_BA_H_M,
  3867. HNS_ROCE_EQC_CUR_EQE_BA_H_S, eq->cur_eqe_ba >> 60);
  3868. /* set eq consumer idx */
  3869. roce_set_field(eqc->byte_36,
  3870. HNS_ROCE_EQC_CONS_INDX_M,
  3871. HNS_ROCE_EQC_CONS_INDX_S,
  3872. HNS_ROCE_EQ_INIT_CONS_IDX);
  3873. /* set nex_eqe_ba[43:12] */
  3874. roce_set_field(eqc->nxt_eqe_ba0,
  3875. HNS_ROCE_EQC_NXT_EQE_BA_L_M,
  3876. HNS_ROCE_EQC_NXT_EQE_BA_L_S, eq->nxt_eqe_ba >> 12);
  3877. /* set nex_eqe_ba[63:44] */
  3878. roce_set_field(eqc->nxt_eqe_ba1,
  3879. HNS_ROCE_EQC_NXT_EQE_BA_H_M,
  3880. HNS_ROCE_EQC_NXT_EQE_BA_H_S, eq->nxt_eqe_ba >> 44);
  3881. }
  3882. static int hns_roce_mhop_alloc_eq(struct hns_roce_dev *hr_dev,
  3883. struct hns_roce_eq *eq)
  3884. {
  3885. struct device *dev = hr_dev->dev;
  3886. int eq_alloc_done = 0;
  3887. int eq_buf_cnt = 0;
  3888. int eqe_alloc;
  3889. u32 buf_chk_sz;
  3890. u32 bt_chk_sz;
  3891. u32 mhop_num;
  3892. u64 size;
  3893. u64 idx;
  3894. int ba_num;
  3895. int bt_num;
  3896. int record_i;
  3897. int record_j;
  3898. int i = 0;
  3899. int j = 0;
  3900. mhop_num = hr_dev->caps.eqe_hop_num;
  3901. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  3902. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  3903. ba_num = (PAGE_ALIGN(eq->entries * eq->eqe_size) + buf_chk_sz - 1)
  3904. / buf_chk_sz;
  3905. bt_num = (ba_num + bt_chk_sz / 8 - 1) / (bt_chk_sz / 8);
  3906. /* hop_num = 0 */
  3907. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  3908. if (eq->entries > buf_chk_sz / eq->eqe_size) {
  3909. dev_err(dev, "eq entries %d is larger than buf_pg_sz!",
  3910. eq->entries);
  3911. return -EINVAL;
  3912. }
  3913. eq->bt_l0 = dma_alloc_coherent(dev, eq->entries * eq->eqe_size,
  3914. &(eq->l0_dma), GFP_KERNEL);
  3915. if (!eq->bt_l0)
  3916. return -ENOMEM;
  3917. eq->cur_eqe_ba = eq->l0_dma;
  3918. eq->nxt_eqe_ba = 0;
  3919. memset(eq->bt_l0, 0, eq->entries * eq->eqe_size);
  3920. return 0;
  3921. }
  3922. eq->buf_dma = kcalloc(ba_num, sizeof(*eq->buf_dma), GFP_KERNEL);
  3923. if (!eq->buf_dma)
  3924. return -ENOMEM;
  3925. eq->buf = kcalloc(ba_num, sizeof(*eq->buf), GFP_KERNEL);
  3926. if (!eq->buf)
  3927. goto err_kcalloc_buf;
  3928. if (mhop_num == 2) {
  3929. eq->l1_dma = kcalloc(bt_num, sizeof(*eq->l1_dma), GFP_KERNEL);
  3930. if (!eq->l1_dma)
  3931. goto err_kcalloc_l1_dma;
  3932. eq->bt_l1 = kcalloc(bt_num, sizeof(*eq->bt_l1), GFP_KERNEL);
  3933. if (!eq->bt_l1)
  3934. goto err_kcalloc_bt_l1;
  3935. }
  3936. /* alloc L0 BT */
  3937. eq->bt_l0 = dma_alloc_coherent(dev, bt_chk_sz, &eq->l0_dma, GFP_KERNEL);
  3938. if (!eq->bt_l0)
  3939. goto err_dma_alloc_l0;
  3940. if (mhop_num == 1) {
  3941. if (ba_num > (bt_chk_sz / 8))
  3942. dev_err(dev, "ba_num %d is too large for 1 hop\n",
  3943. ba_num);
  3944. /* alloc buf */
  3945. for (i = 0; i < bt_chk_sz / 8; i++) {
  3946. if (eq_buf_cnt + 1 < ba_num) {
  3947. size = buf_chk_sz;
  3948. } else {
  3949. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  3950. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  3951. }
  3952. eq->buf[i] = dma_alloc_coherent(dev, size,
  3953. &(eq->buf_dma[i]),
  3954. GFP_KERNEL);
  3955. if (!eq->buf[i])
  3956. goto err_dma_alloc_buf;
  3957. memset(eq->buf[i], 0, size);
  3958. *(eq->bt_l0 + i) = eq->buf_dma[i];
  3959. eq_buf_cnt++;
  3960. if (eq_buf_cnt >= ba_num)
  3961. break;
  3962. }
  3963. eq->cur_eqe_ba = eq->buf_dma[0];
  3964. eq->nxt_eqe_ba = eq->buf_dma[1];
  3965. } else if (mhop_num == 2) {
  3966. /* alloc L1 BT and buf */
  3967. for (i = 0; i < bt_chk_sz / 8; i++) {
  3968. eq->bt_l1[i] = dma_alloc_coherent(dev, bt_chk_sz,
  3969. &(eq->l1_dma[i]),
  3970. GFP_KERNEL);
  3971. if (!eq->bt_l1[i])
  3972. goto err_dma_alloc_l1;
  3973. *(eq->bt_l0 + i) = eq->l1_dma[i];
  3974. for (j = 0; j < bt_chk_sz / 8; j++) {
  3975. idx = i * bt_chk_sz / 8 + j;
  3976. if (eq_buf_cnt + 1 < ba_num) {
  3977. size = buf_chk_sz;
  3978. } else {
  3979. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  3980. * idx;
  3981. size = (eq->entries - eqe_alloc)
  3982. * eq->eqe_size;
  3983. }
  3984. eq->buf[idx] = dma_alloc_coherent(dev, size,
  3985. &(eq->buf_dma[idx]),
  3986. GFP_KERNEL);
  3987. if (!eq->buf[idx])
  3988. goto err_dma_alloc_buf;
  3989. memset(eq->buf[idx], 0, size);
  3990. *(eq->bt_l1[i] + j) = eq->buf_dma[idx];
  3991. eq_buf_cnt++;
  3992. if (eq_buf_cnt >= ba_num) {
  3993. eq_alloc_done = 1;
  3994. break;
  3995. }
  3996. }
  3997. if (eq_alloc_done)
  3998. break;
  3999. }
  4000. eq->cur_eqe_ba = eq->buf_dma[0];
  4001. eq->nxt_eqe_ba = eq->buf_dma[1];
  4002. }
  4003. eq->l0_last_num = i + 1;
  4004. if (mhop_num == 2)
  4005. eq->l1_last_num = j + 1;
  4006. return 0;
  4007. err_dma_alloc_l1:
  4008. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4009. eq->bt_l0 = NULL;
  4010. eq->l0_dma = 0;
  4011. for (i -= 1; i >= 0; i--) {
  4012. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4013. eq->l1_dma[i]);
  4014. for (j = 0; j < bt_chk_sz / 8; j++) {
  4015. idx = i * bt_chk_sz / 8 + j;
  4016. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  4017. eq->buf_dma[idx]);
  4018. }
  4019. }
  4020. goto err_dma_alloc_l0;
  4021. err_dma_alloc_buf:
  4022. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4023. eq->bt_l0 = NULL;
  4024. eq->l0_dma = 0;
  4025. if (mhop_num == 1)
  4026. for (i -= 1; i >= 0; i--)
  4027. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  4028. eq->buf_dma[i]);
  4029. else if (mhop_num == 2) {
  4030. record_i = i;
  4031. record_j = j;
  4032. for (; i >= 0; i--) {
  4033. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4034. eq->l1_dma[i]);
  4035. for (j = 0; j < bt_chk_sz / 8; j++) {
  4036. if (i == record_i && j >= record_j)
  4037. break;
  4038. idx = i * bt_chk_sz / 8 + j;
  4039. dma_free_coherent(dev, buf_chk_sz,
  4040. eq->buf[idx],
  4041. eq->buf_dma[idx]);
  4042. }
  4043. }
  4044. }
  4045. err_dma_alloc_l0:
  4046. kfree(eq->bt_l1);
  4047. eq->bt_l1 = NULL;
  4048. err_kcalloc_bt_l1:
  4049. kfree(eq->l1_dma);
  4050. eq->l1_dma = NULL;
  4051. err_kcalloc_l1_dma:
  4052. kfree(eq->buf);
  4053. eq->buf = NULL;
  4054. err_kcalloc_buf:
  4055. kfree(eq->buf_dma);
  4056. eq->buf_dma = NULL;
  4057. return -ENOMEM;
  4058. }
  4059. static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
  4060. struct hns_roce_eq *eq,
  4061. unsigned int eq_cmd)
  4062. {
  4063. struct device *dev = hr_dev->dev;
  4064. struct hns_roce_cmd_mailbox *mailbox;
  4065. u32 buf_chk_sz = 0;
  4066. int ret;
  4067. /* Allocate mailbox memory */
  4068. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  4069. if (IS_ERR(mailbox))
  4070. return PTR_ERR(mailbox);
  4071. if (!hr_dev->caps.eqe_hop_num) {
  4072. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  4073. eq->buf_list = kzalloc(sizeof(struct hns_roce_buf_list),
  4074. GFP_KERNEL);
  4075. if (!eq->buf_list) {
  4076. ret = -ENOMEM;
  4077. goto free_cmd_mbox;
  4078. }
  4079. eq->buf_list->buf = dma_alloc_coherent(dev, buf_chk_sz,
  4080. &(eq->buf_list->map),
  4081. GFP_KERNEL);
  4082. if (!eq->buf_list->buf) {
  4083. ret = -ENOMEM;
  4084. goto err_alloc_buf;
  4085. }
  4086. memset(eq->buf_list->buf, 0, buf_chk_sz);
  4087. } else {
  4088. ret = hns_roce_mhop_alloc_eq(hr_dev, eq);
  4089. if (ret) {
  4090. ret = -ENOMEM;
  4091. goto free_cmd_mbox;
  4092. }
  4093. }
  4094. hns_roce_config_eqc(hr_dev, eq, mailbox->buf);
  4095. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
  4096. eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
  4097. if (ret) {
  4098. dev_err(dev, "[mailbox cmd] create eqc failed.\n");
  4099. goto err_cmd_mbox;
  4100. }
  4101. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4102. return 0;
  4103. err_cmd_mbox:
  4104. if (!hr_dev->caps.eqe_hop_num)
  4105. dma_free_coherent(dev, buf_chk_sz, eq->buf_list->buf,
  4106. eq->buf_list->map);
  4107. else {
  4108. hns_roce_mhop_free_eq(hr_dev, eq);
  4109. goto free_cmd_mbox;
  4110. }
  4111. err_alloc_buf:
  4112. kfree(eq->buf_list);
  4113. free_cmd_mbox:
  4114. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4115. return ret;
  4116. }
  4117. static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
  4118. {
  4119. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4120. struct device *dev = hr_dev->dev;
  4121. struct hns_roce_eq *eq;
  4122. unsigned int eq_cmd;
  4123. int irq_num;
  4124. int eq_num;
  4125. int other_num;
  4126. int comp_num;
  4127. int aeq_num;
  4128. int i, j, k;
  4129. int ret;
  4130. other_num = hr_dev->caps.num_other_vectors;
  4131. comp_num = hr_dev->caps.num_comp_vectors;
  4132. aeq_num = hr_dev->caps.num_aeq_vectors;
  4133. eq_num = comp_num + aeq_num;
  4134. irq_num = eq_num + other_num;
  4135. eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
  4136. if (!eq_table->eq)
  4137. return -ENOMEM;
  4138. for (i = 0; i < irq_num; i++) {
  4139. hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
  4140. GFP_KERNEL);
  4141. if (!hr_dev->irq_names[i]) {
  4142. ret = -ENOMEM;
  4143. goto err_failed_kzalloc;
  4144. }
  4145. }
  4146. /* create eq */
  4147. for (j = 0; j < eq_num; j++) {
  4148. eq = &eq_table->eq[j];
  4149. eq->hr_dev = hr_dev;
  4150. eq->eqn = j;
  4151. if (j < comp_num) {
  4152. /* CEQ */
  4153. eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
  4154. eq->type_flag = HNS_ROCE_CEQ;
  4155. eq->entries = hr_dev->caps.ceqe_depth;
  4156. eq->eqe_size = HNS_ROCE_CEQ_ENTRY_SIZE;
  4157. eq->irq = hr_dev->irq[j + other_num + aeq_num];
  4158. eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
  4159. eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
  4160. } else {
  4161. /* AEQ */
  4162. eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
  4163. eq->type_flag = HNS_ROCE_AEQ;
  4164. eq->entries = hr_dev->caps.aeqe_depth;
  4165. eq->eqe_size = HNS_ROCE_AEQ_ENTRY_SIZE;
  4166. eq->irq = hr_dev->irq[j - comp_num + other_num];
  4167. eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
  4168. eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
  4169. }
  4170. ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
  4171. if (ret) {
  4172. dev_err(dev, "eq create failed.\n");
  4173. goto err_create_eq_fail;
  4174. }
  4175. }
  4176. /* enable irq */
  4177. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
  4178. /* irq contains: abnormal + AEQ + CEQ*/
  4179. for (k = 0; k < irq_num; k++)
  4180. if (k < other_num)
  4181. snprintf((char *)hr_dev->irq_names[k],
  4182. HNS_ROCE_INT_NAME_LEN, "hns-abn-%d", k);
  4183. else if (k < (other_num + aeq_num))
  4184. snprintf((char *)hr_dev->irq_names[k],
  4185. HNS_ROCE_INT_NAME_LEN, "hns-aeq-%d",
  4186. k - other_num);
  4187. else
  4188. snprintf((char *)hr_dev->irq_names[k],
  4189. HNS_ROCE_INT_NAME_LEN, "hns-ceq-%d",
  4190. k - other_num - aeq_num);
  4191. for (k = 0; k < irq_num; k++) {
  4192. if (k < other_num)
  4193. ret = request_irq(hr_dev->irq[k],
  4194. hns_roce_v2_msix_interrupt_abn,
  4195. 0, hr_dev->irq_names[k], hr_dev);
  4196. else if (k < (other_num + comp_num))
  4197. ret = request_irq(eq_table->eq[k - other_num].irq,
  4198. hns_roce_v2_msix_interrupt_eq,
  4199. 0, hr_dev->irq_names[k + aeq_num],
  4200. &eq_table->eq[k - other_num]);
  4201. else
  4202. ret = request_irq(eq_table->eq[k - other_num].irq,
  4203. hns_roce_v2_msix_interrupt_eq,
  4204. 0, hr_dev->irq_names[k - comp_num],
  4205. &eq_table->eq[k - other_num]);
  4206. if (ret) {
  4207. dev_err(dev, "Request irq error!\n");
  4208. goto err_request_irq_fail;
  4209. }
  4210. }
  4211. return 0;
  4212. err_request_irq_fail:
  4213. for (k -= 1; k >= 0; k--)
  4214. if (k < other_num)
  4215. free_irq(hr_dev->irq[k], hr_dev);
  4216. else
  4217. free_irq(eq_table->eq[k - other_num].irq,
  4218. &eq_table->eq[k - other_num]);
  4219. err_create_eq_fail:
  4220. for (j -= 1; j >= 0; j--)
  4221. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[j]);
  4222. err_failed_kzalloc:
  4223. for (i -= 1; i >= 0; i--)
  4224. kfree(hr_dev->irq_names[i]);
  4225. kfree(eq_table->eq);
  4226. return ret;
  4227. }
  4228. static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
  4229. {
  4230. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4231. int irq_num;
  4232. int eq_num;
  4233. int i;
  4234. eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
  4235. irq_num = eq_num + hr_dev->caps.num_other_vectors;
  4236. /* Disable irq */
  4237. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
  4238. for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
  4239. free_irq(hr_dev->irq[i], hr_dev);
  4240. for (i = 0; i < eq_num; i++) {
  4241. hns_roce_v2_destroy_eqc(hr_dev, i);
  4242. free_irq(eq_table->eq[i].irq, &eq_table->eq[i]);
  4243. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[i]);
  4244. }
  4245. for (i = 0; i < irq_num; i++)
  4246. kfree(hr_dev->irq_names[i]);
  4247. kfree(eq_table->eq);
  4248. }
  4249. static const struct hns_roce_hw hns_roce_hw_v2 = {
  4250. .cmq_init = hns_roce_v2_cmq_init,
  4251. .cmq_exit = hns_roce_v2_cmq_exit,
  4252. .hw_profile = hns_roce_v2_profile,
  4253. .hw_init = hns_roce_v2_init,
  4254. .hw_exit = hns_roce_v2_exit,
  4255. .post_mbox = hns_roce_v2_post_mbox,
  4256. .chk_mbox = hns_roce_v2_chk_mbox,
  4257. .set_gid = hns_roce_v2_set_gid,
  4258. .set_mac = hns_roce_v2_set_mac,
  4259. .write_mtpt = hns_roce_v2_write_mtpt,
  4260. .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
  4261. .write_cqc = hns_roce_v2_write_cqc,
  4262. .set_hem = hns_roce_v2_set_hem,
  4263. .clear_hem = hns_roce_v2_clear_hem,
  4264. .modify_qp = hns_roce_v2_modify_qp,
  4265. .query_qp = hns_roce_v2_query_qp,
  4266. .destroy_qp = hns_roce_v2_destroy_qp,
  4267. .modify_cq = hns_roce_v2_modify_cq,
  4268. .post_send = hns_roce_v2_post_send,
  4269. .post_recv = hns_roce_v2_post_recv,
  4270. .req_notify_cq = hns_roce_v2_req_notify_cq,
  4271. .poll_cq = hns_roce_v2_poll_cq,
  4272. .init_eq = hns_roce_v2_init_eq_table,
  4273. .cleanup_eq = hns_roce_v2_cleanup_eq_table,
  4274. };
  4275. static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
  4276. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
  4277. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
  4278. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
  4279. /* required last entry */
  4280. {0, }
  4281. };
  4282. MODULE_DEVICE_TABLE(pci, hns_roce_hw_v2_pci_tbl);
  4283. static int hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
  4284. struct hnae3_handle *handle)
  4285. {
  4286. const struct pci_device_id *id;
  4287. int i;
  4288. id = pci_match_id(hns_roce_hw_v2_pci_tbl, hr_dev->pci_dev);
  4289. if (!id) {
  4290. dev_err(hr_dev->dev, "device is not compatible!\n");
  4291. return -ENXIO;
  4292. }
  4293. hr_dev->hw = &hns_roce_hw_v2;
  4294. hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
  4295. hr_dev->odb_offset = hr_dev->sdb_offset;
  4296. /* Get info from NIC driver. */
  4297. hr_dev->reg_base = handle->rinfo.roce_io_base;
  4298. hr_dev->caps.num_ports = 1;
  4299. hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
  4300. hr_dev->iboe.phy_port[0] = 0;
  4301. addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
  4302. hr_dev->iboe.netdevs[0]->dev_addr);
  4303. for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
  4304. hr_dev->irq[i] = pci_irq_vector(handle->pdev,
  4305. i + handle->rinfo.base_vector);
  4306. /* cmd issue mode: 0 is poll, 1 is event */
  4307. hr_dev->cmd_mod = 1;
  4308. hr_dev->loop_idc = 0;
  4309. return 0;
  4310. }
  4311. static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
  4312. {
  4313. struct hns_roce_dev *hr_dev;
  4314. int ret;
  4315. hr_dev = (struct hns_roce_dev *)ib_alloc_device(sizeof(*hr_dev));
  4316. if (!hr_dev)
  4317. return -ENOMEM;
  4318. hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
  4319. if (!hr_dev->priv) {
  4320. ret = -ENOMEM;
  4321. goto error_failed_kzalloc;
  4322. }
  4323. hr_dev->pci_dev = handle->pdev;
  4324. hr_dev->dev = &handle->pdev->dev;
  4325. handle->priv = hr_dev;
  4326. ret = hns_roce_hw_v2_get_cfg(hr_dev, handle);
  4327. if (ret) {
  4328. dev_err(hr_dev->dev, "Get Configuration failed!\n");
  4329. goto error_failed_get_cfg;
  4330. }
  4331. ret = hns_roce_init(hr_dev);
  4332. if (ret) {
  4333. dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
  4334. goto error_failed_get_cfg;
  4335. }
  4336. return 0;
  4337. error_failed_get_cfg:
  4338. kfree(hr_dev->priv);
  4339. error_failed_kzalloc:
  4340. ib_dealloc_device(&hr_dev->ib_dev);
  4341. return ret;
  4342. }
  4343. static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
  4344. bool reset)
  4345. {
  4346. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4347. if (!hr_dev)
  4348. return;
  4349. hns_roce_exit(hr_dev);
  4350. kfree(hr_dev->priv);
  4351. ib_dealloc_device(&hr_dev->ib_dev);
  4352. }
  4353. static int hns_roce_hw_v2_reset_notify_down(struct hnae3_handle *handle)
  4354. {
  4355. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4356. struct ib_event event;
  4357. if (!hr_dev) {
  4358. dev_err(&handle->pdev->dev,
  4359. "Input parameter handle->priv is NULL!\n");
  4360. return -EINVAL;
  4361. }
  4362. hr_dev->active = false;
  4363. hr_dev->is_reset = true;
  4364. event.event = IB_EVENT_DEVICE_FATAL;
  4365. event.device = &hr_dev->ib_dev;
  4366. event.element.port_num = 1;
  4367. ib_dispatch_event(&event);
  4368. return 0;
  4369. }
  4370. static int hns_roce_hw_v2_reset_notify_init(struct hnae3_handle *handle)
  4371. {
  4372. int ret;
  4373. ret = hns_roce_hw_v2_init_instance(handle);
  4374. if (ret) {
  4375. /* when reset notify type is HNAE3_INIT_CLIENT In reset notify
  4376. * callback function, RoCE Engine reinitialize. If RoCE reinit
  4377. * failed, we should inform NIC driver.
  4378. */
  4379. handle->priv = NULL;
  4380. dev_err(&handle->pdev->dev,
  4381. "In reset process RoCE reinit failed %d.\n", ret);
  4382. }
  4383. return ret;
  4384. }
  4385. static int hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle *handle)
  4386. {
  4387. msleep(100);
  4388. hns_roce_hw_v2_uninit_instance(handle, false);
  4389. return 0;
  4390. }
  4391. static int hns_roce_hw_v2_reset_notify(struct hnae3_handle *handle,
  4392. enum hnae3_reset_notify_type type)
  4393. {
  4394. int ret = 0;
  4395. switch (type) {
  4396. case HNAE3_DOWN_CLIENT:
  4397. ret = hns_roce_hw_v2_reset_notify_down(handle);
  4398. break;
  4399. case HNAE3_INIT_CLIENT:
  4400. ret = hns_roce_hw_v2_reset_notify_init(handle);
  4401. break;
  4402. case HNAE3_UNINIT_CLIENT:
  4403. ret = hns_roce_hw_v2_reset_notify_uninit(handle);
  4404. break;
  4405. default:
  4406. break;
  4407. }
  4408. return ret;
  4409. }
  4410. static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
  4411. .init_instance = hns_roce_hw_v2_init_instance,
  4412. .uninit_instance = hns_roce_hw_v2_uninit_instance,
  4413. .reset_notify = hns_roce_hw_v2_reset_notify,
  4414. };
  4415. static struct hnae3_client hns_roce_hw_v2_client = {
  4416. .name = "hns_roce_hw_v2",
  4417. .type = HNAE3_CLIENT_ROCE,
  4418. .ops = &hns_roce_hw_v2_ops,
  4419. };
  4420. static int __init hns_roce_hw_v2_init(void)
  4421. {
  4422. return hnae3_register_client(&hns_roce_hw_v2_client);
  4423. }
  4424. static void __exit hns_roce_hw_v2_exit(void)
  4425. {
  4426. hnae3_unregister_client(&hns_roce_hw_v2_client);
  4427. }
  4428. module_init(hns_roce_hw_v2_init);
  4429. module_exit(hns_roce_hw_v2_exit);
  4430. MODULE_LICENSE("Dual BSD/GPL");
  4431. MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
  4432. MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
  4433. MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
  4434. MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");