gmc_v9_0.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "gmc_v9_0.h"
  26. #include "vega10/soc15ip.h"
  27. #include "vega10/HDP/hdp_4_0_offset.h"
  28. #include "vega10/HDP/hdp_4_0_sh_mask.h"
  29. #include "vega10/GC/gc_9_0_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #include "soc15_common.h"
  32. #include "nbio_v6_1.h"
  33. #include "gfxhub_v1_0.h"
  34. #include "mmhub_v1_0.h"
  35. #define mmDF_CS_AON0_DramBaseAddress0 0x0044
  36. #define mmDF_CS_AON0_DramBaseAddress0_BASE_IDX 0
  37. //DF_CS_AON0_DramBaseAddress0
  38. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal__SHIFT 0x0
  39. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn__SHIFT 0x1
  40. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT 0x4
  41. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel__SHIFT 0x8
  42. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr__SHIFT 0xc
  43. #define DF_CS_AON0_DramBaseAddress0__AddrRngVal_MASK 0x00000001L
  44. #define DF_CS_AON0_DramBaseAddress0__LgcyMmioHoleEn_MASK 0x00000002L
  45. #define DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK 0x000000F0L
  46. #define DF_CS_AON0_DramBaseAddress0__IntLvAddrSel_MASK 0x00000700L
  47. #define DF_CS_AON0_DramBaseAddress0__DramBaseAddr_MASK 0xFFFFF000L
  48. /* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
  49. #define AMDGPU_NUM_OF_VMIDS 8
  50. static const u32 golden_settings_vega10_hdp[] =
  51. {
  52. 0xf64, 0x0fffffff, 0x00000000,
  53. 0xf65, 0x0fffffff, 0x00000000,
  54. 0xf66, 0x0fffffff, 0x00000000,
  55. 0xf67, 0x0fffffff, 0x00000000,
  56. 0xf68, 0x0fffffff, 0x00000000,
  57. 0xf6a, 0x0fffffff, 0x00000000,
  58. 0xf6b, 0x0fffffff, 0x00000000,
  59. 0xf6c, 0x0fffffff, 0x00000000,
  60. 0xf6d, 0x0fffffff, 0x00000000,
  61. 0xf6e, 0x0fffffff, 0x00000000,
  62. };
  63. static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  64. struct amdgpu_irq_src *src,
  65. unsigned type,
  66. enum amdgpu_interrupt_state state)
  67. {
  68. struct amdgpu_vmhub *hub;
  69. u32 tmp, reg, bits, i;
  70. switch (state) {
  71. case AMDGPU_IRQ_STATE_DISABLE:
  72. /* MM HUB */
  73. hub = &adev->vmhub[AMDGPU_MMHUB];
  74. bits = hub->get_vm_protection_bits();
  75. for (i = 0; i< 16; i++) {
  76. reg = hub->vm_context0_cntl + i;
  77. tmp = RREG32(reg);
  78. tmp &= ~bits;
  79. WREG32(reg, tmp);
  80. }
  81. /* GFX HUB */
  82. hub = &adev->vmhub[AMDGPU_GFXHUB];
  83. bits = hub->get_vm_protection_bits();
  84. for (i = 0; i < 16; i++) {
  85. reg = hub->vm_context0_cntl + i;
  86. tmp = RREG32(reg);
  87. tmp &= ~bits;
  88. WREG32(reg, tmp);
  89. }
  90. break;
  91. case AMDGPU_IRQ_STATE_ENABLE:
  92. /* MM HUB */
  93. hub = &adev->vmhub[AMDGPU_MMHUB];
  94. bits = hub->get_vm_protection_bits();
  95. for (i = 0; i< 16; i++) {
  96. reg = hub->vm_context0_cntl + i;
  97. tmp = RREG32(reg);
  98. tmp |= bits;
  99. WREG32(reg, tmp);
  100. }
  101. /* GFX HUB */
  102. hub = &adev->vmhub[AMDGPU_GFXHUB];
  103. bits = hub->get_vm_protection_bits();
  104. for (i = 0; i < 16; i++) {
  105. reg = hub->vm_context0_cntl + i;
  106. tmp = RREG32(reg);
  107. tmp |= bits;
  108. WREG32(reg, tmp);
  109. }
  110. break;
  111. default:
  112. break;
  113. }
  114. return 0;
  115. }
  116. static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
  117. struct amdgpu_irq_src *source,
  118. struct amdgpu_iv_entry *entry)
  119. {
  120. struct amdgpu_vmhub *gfxhub = &adev->vmhub[AMDGPU_GFXHUB];
  121. struct amdgpu_vmhub *mmhub = &adev->vmhub[AMDGPU_MMHUB];
  122. uint32_t status;
  123. u64 addr;
  124. addr = (u64)entry->src_data[0] << 12;
  125. addr |= ((u64)entry->src_data[1] & 0xf) << 44;
  126. if (entry->vm_id_src) {
  127. status = RREG32(mmhub->vm_l2_pro_fault_status);
  128. WREG32_P(mmhub->vm_l2_pro_fault_cntl, 1, ~1);
  129. } else {
  130. status = RREG32(gfxhub->vm_l2_pro_fault_status);
  131. WREG32_P(gfxhub->vm_l2_pro_fault_cntl, 1, ~1);
  132. }
  133. DRM_ERROR("[%s]VMC page fault (src_id:%u ring:%u vm_id:%u pas_id:%u) "
  134. "at page 0x%016llx from %d\n"
  135. "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
  136. entry->vm_id_src ? "mmhub" : "gfxhub",
  137. entry->src_id, entry->ring_id, entry->vm_id, entry->pas_id,
  138. addr, entry->client_id, status);
  139. return 0;
  140. }
  141. static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
  142. .set = gmc_v9_0_vm_fault_interrupt_state,
  143. .process = gmc_v9_0_process_interrupt,
  144. };
  145. static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  146. {
  147. adev->mc.vm_fault.num_types = 1;
  148. adev->mc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
  149. }
  150. /*
  151. * GART
  152. * VMID 0 is the physical GPU addresses as used by the kernel.
  153. * VMIDs 1-15 are used for userspace clients and are handled
  154. * by the amdgpu vm/hsa code.
  155. */
  156. /**
  157. * gmc_v9_0_gart_flush_gpu_tlb - gart tlb flush callback
  158. *
  159. * @adev: amdgpu_device pointer
  160. * @vmid: vm instance to flush
  161. *
  162. * Flush the TLB for the requested page table.
  163. */
  164. static void gmc_v9_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  165. uint32_t vmid)
  166. {
  167. /* Use register 17 for GART */
  168. const unsigned eng = 17;
  169. unsigned i, j;
  170. /* flush hdp cache */
  171. nbio_v6_1_hdp_flush(adev);
  172. spin_lock(&adev->mc.invalidate_lock);
  173. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  174. struct amdgpu_vmhub *hub = &adev->vmhub[i];
  175. u32 tmp = hub->get_invalidate_req(vmid);
  176. WREG32(hub->vm_inv_eng0_req + eng, tmp);
  177. /* Busy wait for ACK.*/
  178. for (j = 0; j < 100; j++) {
  179. tmp = RREG32(hub->vm_inv_eng0_ack + eng);
  180. tmp &= 1 << vmid;
  181. if (tmp)
  182. break;
  183. cpu_relax();
  184. }
  185. if (j < 100)
  186. continue;
  187. /* Wait for ACK with a delay.*/
  188. for (j = 0; j < adev->usec_timeout; j++) {
  189. tmp = RREG32(hub->vm_inv_eng0_ack + eng);
  190. tmp &= 1 << vmid;
  191. if (tmp)
  192. break;
  193. udelay(1);
  194. }
  195. if (j < adev->usec_timeout)
  196. continue;
  197. DRM_ERROR("Timeout waiting for VM flush ACK!\n");
  198. }
  199. spin_unlock(&adev->mc.invalidate_lock);
  200. }
  201. /**
  202. * gmc_v9_0_gart_set_pte_pde - update the page tables using MMIO
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @cpu_pt_addr: cpu address of the page table
  206. * @gpu_page_idx: entry in the page table to update
  207. * @addr: dst addr to write into pte/pde
  208. * @flags: access flags
  209. *
  210. * Update the page tables using the CPU.
  211. */
  212. static int gmc_v9_0_gart_set_pte_pde(struct amdgpu_device *adev,
  213. void *cpu_pt_addr,
  214. uint32_t gpu_page_idx,
  215. uint64_t addr,
  216. uint64_t flags)
  217. {
  218. void __iomem *ptr = (void *)cpu_pt_addr;
  219. uint64_t value;
  220. /*
  221. * PTE format on VEGA 10:
  222. * 63:59 reserved
  223. * 58:57 mtype
  224. * 56 F
  225. * 55 L
  226. * 54 P
  227. * 53 SW
  228. * 52 T
  229. * 50:48 reserved
  230. * 47:12 4k physical page base address
  231. * 11:7 fragment
  232. * 6 write
  233. * 5 read
  234. * 4 exe
  235. * 3 Z
  236. * 2 snooped
  237. * 1 system
  238. * 0 valid
  239. *
  240. * PDE format on VEGA 10:
  241. * 63:59 block fragment size
  242. * 58:55 reserved
  243. * 54 P
  244. * 53:48 reserved
  245. * 47:6 physical base address of PD or PTE
  246. * 5:3 reserved
  247. * 2 C
  248. * 1 system
  249. * 0 valid
  250. */
  251. /*
  252. * The following is for PTE only. GART does not have PDEs.
  253. */
  254. value = addr & 0x0000FFFFFFFFF000ULL;
  255. value |= flags;
  256. writeq(value, ptr + (gpu_page_idx * 8));
  257. return 0;
  258. }
  259. static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
  260. uint32_t flags)
  261. {
  262. uint64_t pte_flag = 0;
  263. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  264. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  265. if (flags & AMDGPU_VM_PAGE_READABLE)
  266. pte_flag |= AMDGPU_PTE_READABLE;
  267. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  268. pte_flag |= AMDGPU_PTE_WRITEABLE;
  269. switch (flags & AMDGPU_VM_MTYPE_MASK) {
  270. case AMDGPU_VM_MTYPE_DEFAULT:
  271. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  272. break;
  273. case AMDGPU_VM_MTYPE_NC:
  274. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  275. break;
  276. case AMDGPU_VM_MTYPE_WC:
  277. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_WC);
  278. break;
  279. case AMDGPU_VM_MTYPE_CC:
  280. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_CC);
  281. break;
  282. case AMDGPU_VM_MTYPE_UC:
  283. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_UC);
  284. break;
  285. default:
  286. pte_flag |= AMDGPU_PTE_MTYPE(MTYPE_NC);
  287. break;
  288. }
  289. if (flags & AMDGPU_VM_PAGE_PRT)
  290. pte_flag |= AMDGPU_PTE_PRT;
  291. return pte_flag;
  292. }
  293. static const struct amdgpu_gart_funcs gmc_v9_0_gart_funcs = {
  294. .flush_gpu_tlb = gmc_v9_0_gart_flush_gpu_tlb,
  295. .set_pte_pde = gmc_v9_0_gart_set_pte_pde,
  296. .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags
  297. };
  298. static void gmc_v9_0_set_gart_funcs(struct amdgpu_device *adev)
  299. {
  300. if (adev->gart.gart_funcs == NULL)
  301. adev->gart.gart_funcs = &gmc_v9_0_gart_funcs;
  302. }
  303. static u64 gmc_v9_0_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
  304. {
  305. return adev->vm_manager.vram_base_offset + mc_addr - adev->mc.vram_start;
  306. }
  307. static const struct amdgpu_mc_funcs gmc_v9_0_mc_funcs = {
  308. .adjust_mc_addr = gmc_v9_0_adjust_mc_addr,
  309. };
  310. static void gmc_v9_0_set_mc_funcs(struct amdgpu_device *adev)
  311. {
  312. adev->mc.mc_funcs = &gmc_v9_0_mc_funcs;
  313. }
  314. static int gmc_v9_0_early_init(void *handle)
  315. {
  316. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  317. gmc_v9_0_set_gart_funcs(adev);
  318. gmc_v9_0_set_mc_funcs(adev);
  319. gmc_v9_0_set_irq_funcs(adev);
  320. return 0;
  321. }
  322. static int gmc_v9_0_late_init(void *handle)
  323. {
  324. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  325. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  326. }
  327. static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
  328. struct amdgpu_mc *mc)
  329. {
  330. u64 base = mmhub_v1_0_get_fb_location(adev);
  331. amdgpu_vram_location(adev, &adev->mc, base);
  332. adev->mc.gtt_base_align = 0;
  333. amdgpu_gtt_location(adev, mc);
  334. }
  335. /**
  336. * gmc_v9_0_mc_init - initialize the memory controller driver params
  337. *
  338. * @adev: amdgpu_device pointer
  339. *
  340. * Look up the amount of vram, vram width, and decide how to place
  341. * vram and gart within the GPU's physical address space.
  342. * Returns 0 for success.
  343. */
  344. static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
  345. {
  346. u32 tmp;
  347. int chansize, numchan;
  348. /* hbm memory channel size */
  349. chansize = 128;
  350. tmp = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_CS_AON0_DramBaseAddress0));
  351. tmp &= DF_CS_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  352. tmp >>= DF_CS_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  353. switch (tmp) {
  354. case 0:
  355. default:
  356. numchan = 1;
  357. break;
  358. case 1:
  359. numchan = 2;
  360. break;
  361. case 2:
  362. numchan = 0;
  363. break;
  364. case 3:
  365. numchan = 4;
  366. break;
  367. case 4:
  368. numchan = 0;
  369. break;
  370. case 5:
  371. numchan = 8;
  372. break;
  373. case 6:
  374. numchan = 0;
  375. break;
  376. case 7:
  377. numchan = 16;
  378. break;
  379. case 8:
  380. numchan = 2;
  381. break;
  382. }
  383. adev->mc.vram_width = numchan * chansize;
  384. /* Could aper size report 0 ? */
  385. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  386. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  387. /* size in MB on si */
  388. adev->mc.mc_vram_size =
  389. nbio_v6_1_get_memsize(adev) * 1024ULL * 1024ULL;
  390. adev->mc.real_vram_size = adev->mc.mc_vram_size;
  391. adev->mc.visible_vram_size = adev->mc.aper_size;
  392. /* In case the PCI BAR is larger than the actual amount of vram */
  393. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  394. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  395. /* unless the user had overridden it, set the gart
  396. * size equal to the 1024 or vram, whichever is larger.
  397. */
  398. if (amdgpu_gart_size == -1)
  399. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  400. else
  401. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  402. gmc_v9_0_vram_gtt_location(adev, &adev->mc);
  403. return 0;
  404. }
  405. static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
  406. {
  407. int r;
  408. if (adev->gart.robj) {
  409. WARN(1, "VEGA10 PCIE GART already initialized\n");
  410. return 0;
  411. }
  412. /* Initialize common gart structure */
  413. r = amdgpu_gart_init(adev);
  414. if (r)
  415. return r;
  416. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  417. adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE(MTYPE_UC) |
  418. AMDGPU_PTE_EXECUTABLE;
  419. return amdgpu_gart_table_vram_alloc(adev);
  420. }
  421. /*
  422. * vm
  423. * VMID 0 is the physical GPU addresses as used by the kernel.
  424. * VMIDs 1-15 are used for userspace clients and are handled
  425. * by the amdgpu vm/hsa code.
  426. */
  427. /**
  428. * gmc_v9_0_vm_init - vm init callback
  429. *
  430. * @adev: amdgpu_device pointer
  431. *
  432. * Inits vega10 specific vm parameters (number of VMs, base of vram for
  433. * VMIDs 1-15) (vega10).
  434. * Returns 0 for success.
  435. */
  436. static int gmc_v9_0_vm_init(struct amdgpu_device *adev)
  437. {
  438. /*
  439. * number of VMs
  440. * VMID 0 is reserved for System
  441. * amdgpu graphics/compute will use VMIDs 1-7
  442. * amdkfd will use VMIDs 8-15
  443. */
  444. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  445. amdgpu_vm_manager_init(adev);
  446. /* base offset of vram pages */
  447. /*XXX This value is not zero for APU*/
  448. adev->vm_manager.vram_base_offset = 0;
  449. return 0;
  450. }
  451. /**
  452. * gmc_v9_0_vm_fini - vm fini callback
  453. *
  454. * @adev: amdgpu_device pointer
  455. *
  456. * Tear down any asic specific VM setup.
  457. */
  458. static void gmc_v9_0_vm_fini(struct amdgpu_device *adev)
  459. {
  460. return;
  461. }
  462. static int gmc_v9_0_sw_init(void *handle)
  463. {
  464. int r;
  465. int dma_bits;
  466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  467. spin_lock_init(&adev->mc.invalidate_lock);
  468. if (adev->flags & AMD_IS_APU) {
  469. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  470. } else {
  471. /* XXX Don't know how to get VRAM type yet. */
  472. adev->mc.vram_type = AMDGPU_VRAM_TYPE_HBM;
  473. }
  474. /* This interrupt is VMC page fault.*/
  475. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_VMC, 0,
  476. &adev->mc.vm_fault);
  477. if (r)
  478. return r;
  479. /* Adjust VM size here.
  480. * Currently default to 64GB ((16 << 20) 4k pages).
  481. * Max GPUVM size is 48 bits.
  482. */
  483. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  484. /* Set the internal MC address mask
  485. * This is the max address of the GPU's
  486. * internal address space.
  487. */
  488. adev->mc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
  489. /* set DMA mask + need_dma32 flags.
  490. * PCIE - can handle 44-bits.
  491. * IGP - can handle 44-bits
  492. * PCI - dma32 for legacy pci gart, 44 bits on vega10
  493. */
  494. adev->need_dma32 = false;
  495. dma_bits = adev->need_dma32 ? 32 : 44;
  496. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  497. if (r) {
  498. adev->need_dma32 = true;
  499. dma_bits = 32;
  500. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  501. }
  502. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  503. if (r) {
  504. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  505. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  506. }
  507. r = gmc_v9_0_mc_init(adev);
  508. if (r)
  509. return r;
  510. /* Memory manager */
  511. r = amdgpu_bo_init(adev);
  512. if (r)
  513. return r;
  514. r = gmc_v9_0_gart_init(adev);
  515. if (r)
  516. return r;
  517. if (!adev->vm_manager.enabled) {
  518. r = gmc_v9_0_vm_init(adev);
  519. if (r) {
  520. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  521. return r;
  522. }
  523. adev->vm_manager.enabled = true;
  524. }
  525. return r;
  526. }
  527. /**
  528. * gmc_v8_0_gart_fini - vm fini callback
  529. *
  530. * @adev: amdgpu_device pointer
  531. *
  532. * Tears down the driver GART/VM setup (CIK).
  533. */
  534. static void gmc_v9_0_gart_fini(struct amdgpu_device *adev)
  535. {
  536. amdgpu_gart_table_vram_free(adev);
  537. amdgpu_gart_fini(adev);
  538. }
  539. static int gmc_v9_0_sw_fini(void *handle)
  540. {
  541. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  542. if (adev->vm_manager.enabled) {
  543. amdgpu_vm_manager_fini(adev);
  544. gmc_v9_0_vm_fini(adev);
  545. adev->vm_manager.enabled = false;
  546. }
  547. gmc_v9_0_gart_fini(adev);
  548. amdgpu_gem_force_release(adev);
  549. amdgpu_bo_fini(adev);
  550. return 0;
  551. }
  552. static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
  553. {
  554. switch (adev->asic_type) {
  555. case CHIP_VEGA10:
  556. break;
  557. default:
  558. break;
  559. }
  560. }
  561. /**
  562. * gmc_v9_0_gart_enable - gart enable
  563. *
  564. * @adev: amdgpu_device pointer
  565. */
  566. static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
  567. {
  568. int r;
  569. bool value;
  570. u32 tmp;
  571. amdgpu_program_register_sequence(adev,
  572. golden_settings_vega10_hdp,
  573. (const u32)ARRAY_SIZE(golden_settings_vega10_hdp));
  574. if (adev->gart.robj == NULL) {
  575. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  576. return -EINVAL;
  577. }
  578. r = amdgpu_gart_table_vram_pin(adev);
  579. if (r)
  580. return r;
  581. /* After HDP is initialized, flush HDP.*/
  582. nbio_v6_1_hdp_flush(adev);
  583. r = gfxhub_v1_0_gart_enable(adev);
  584. if (r)
  585. return r;
  586. r = mmhub_v1_0_gart_enable(adev);
  587. if (r)
  588. return r;
  589. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL));
  590. tmp |= HDP_MISC_CNTL__FLUSH_INVALIDATE_CACHE_MASK;
  591. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MISC_CNTL), tmp);
  592. tmp = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL));
  593. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_HOST_PATH_CNTL), tmp);
  594. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  595. value = false;
  596. else
  597. value = true;
  598. gfxhub_v1_0_set_fault_enable_default(adev, value);
  599. mmhub_v1_0_set_fault_enable_default(adev, value);
  600. gmc_v9_0_gart_flush_gpu_tlb(adev, 0);
  601. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  602. (unsigned)(adev->mc.gtt_size >> 20),
  603. (unsigned long long)adev->gart.table_addr);
  604. adev->gart.ready = true;
  605. return 0;
  606. }
  607. static int gmc_v9_0_hw_init(void *handle)
  608. {
  609. int r;
  610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  611. /* The sequence of these two function calls matters.*/
  612. gmc_v9_0_init_golden_registers(adev);
  613. r = gmc_v9_0_gart_enable(adev);
  614. return r;
  615. }
  616. /**
  617. * gmc_v9_0_gart_disable - gart disable
  618. *
  619. * @adev: amdgpu_device pointer
  620. *
  621. * This disables all VM page table.
  622. */
  623. static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
  624. {
  625. gfxhub_v1_0_gart_disable(adev);
  626. mmhub_v1_0_gart_disable(adev);
  627. amdgpu_gart_table_vram_unpin(adev);
  628. }
  629. static int gmc_v9_0_hw_fini(void *handle)
  630. {
  631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  632. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  633. gmc_v9_0_gart_disable(adev);
  634. return 0;
  635. }
  636. static int gmc_v9_0_suspend(void *handle)
  637. {
  638. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  639. if (adev->vm_manager.enabled) {
  640. gmc_v9_0_vm_fini(adev);
  641. adev->vm_manager.enabled = false;
  642. }
  643. gmc_v9_0_hw_fini(adev);
  644. return 0;
  645. }
  646. static int gmc_v9_0_resume(void *handle)
  647. {
  648. int r;
  649. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  650. r = gmc_v9_0_hw_init(adev);
  651. if (r)
  652. return r;
  653. if (!adev->vm_manager.enabled) {
  654. r = gmc_v9_0_vm_init(adev);
  655. if (r) {
  656. dev_err(adev->dev,
  657. "vm manager initialization failed (%d).\n", r);
  658. return r;
  659. }
  660. adev->vm_manager.enabled = true;
  661. }
  662. return r;
  663. }
  664. static bool gmc_v9_0_is_idle(void *handle)
  665. {
  666. /* MC is always ready in GMC v9.*/
  667. return true;
  668. }
  669. static int gmc_v9_0_wait_for_idle(void *handle)
  670. {
  671. /* There is no need to wait for MC idle in GMC v9.*/
  672. return 0;
  673. }
  674. static int gmc_v9_0_soft_reset(void *handle)
  675. {
  676. /* XXX for emulation.*/
  677. return 0;
  678. }
  679. static int gmc_v9_0_set_clockgating_state(void *handle,
  680. enum amd_clockgating_state state)
  681. {
  682. return 0;
  683. }
  684. static int gmc_v9_0_set_powergating_state(void *handle,
  685. enum amd_powergating_state state)
  686. {
  687. return 0;
  688. }
  689. const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
  690. .name = "gmc_v9_0",
  691. .early_init = gmc_v9_0_early_init,
  692. .late_init = gmc_v9_0_late_init,
  693. .sw_init = gmc_v9_0_sw_init,
  694. .sw_fini = gmc_v9_0_sw_fini,
  695. .hw_init = gmc_v9_0_hw_init,
  696. .hw_fini = gmc_v9_0_hw_fini,
  697. .suspend = gmc_v9_0_suspend,
  698. .resume = gmc_v9_0_resume,
  699. .is_idle = gmc_v9_0_is_idle,
  700. .wait_for_idle = gmc_v9_0_wait_for_idle,
  701. .soft_reset = gmc_v9_0_soft_reset,
  702. .set_clockgating_state = gmc_v9_0_set_clockgating_state,
  703. .set_powergating_state = gmc_v9_0_set_powergating_state,
  704. };
  705. const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
  706. {
  707. .type = AMD_IP_BLOCK_TYPE_GMC,
  708. .major = 9,
  709. .minor = 0,
  710. .rev = 0,
  711. .funcs = &gmc_v9_0_ip_funcs,
  712. };