system.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <asm/types.h>
  8. /*
  9. * switch_to() should switch tasks to task nr n, first
  10. */
  11. #define switch_to(prev, next, last) do { \
  12. struct task_struct *__last; \
  13. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  14. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  15. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  16. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  17. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  18. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  19. __asm__ __volatile__ (".balign 4\n\t" \
  20. "stc.l gbr, @-r15\n\t" \
  21. "sts.l pr, @-r15\n\t" \
  22. "mov.l r8, @-r15\n\t" \
  23. "mov.l r9, @-r15\n\t" \
  24. "mov.l r10, @-r15\n\t" \
  25. "mov.l r11, @-r15\n\t" \
  26. "mov.l r12, @-r15\n\t" \
  27. "mov.l r13, @-r15\n\t" \
  28. "mov.l r14, @-r15\n\t" \
  29. "mov.l r15, @r1 ! save SP\n\t" \
  30. "mov.l @r6, r15 ! change to new stack\n\t" \
  31. "mova 1f, %0\n\t" \
  32. "mov.l %0, @r2 ! save PC\n\t" \
  33. "mov.l 2f, %0\n\t" \
  34. "jmp @%0 ! call __switch_to\n\t" \
  35. " lds r7, pr ! with return to new PC\n\t" \
  36. ".balign 4\n" \
  37. "2:\n\t" \
  38. ".long __switch_to\n" \
  39. "1:\n\t" \
  40. "mov.l @r15+, r14\n\t" \
  41. "mov.l @r15+, r13\n\t" \
  42. "mov.l @r15+, r12\n\t" \
  43. "mov.l @r15+, r11\n\t" \
  44. "mov.l @r15+, r10\n\t" \
  45. "mov.l @r15+, r9\n\t" \
  46. "mov.l @r15+, r8\n\t" \
  47. "lds.l @r15+, pr\n\t" \
  48. "ldc.l @r15+, gbr\n\t" \
  49. : "=z" (__last) \
  50. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  51. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  52. : "r3", "t"); \
  53. last = __last; \
  54. } while (0)
  55. /*
  56. * On SMP systems, when the scheduler does migration-cost autodetection,
  57. * it needs a way to flush as much of the CPU's caches as possible.
  58. *
  59. * TODO: fill this in!
  60. */
  61. static inline void sched_cacheflush(void)
  62. {
  63. }
  64. #define nop() __asm__ __volatile__ ("nop")
  65. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  66. static __inline__ unsigned long tas(volatile int *m)
  67. { /* #define tas(ptr) (xchg((ptr),1)) */
  68. unsigned long retval;
  69. __asm__ __volatile__ ("tas.b @%1\n\t"
  70. "movt %0"
  71. : "=r" (retval): "r" (m): "t", "memory");
  72. return retval;
  73. }
  74. extern void __xchg_called_with_bad_pointer(void);
  75. #define mb() __asm__ __volatile__ ("": : :"memory")
  76. #define rmb() mb()
  77. #define wmb() __asm__ __volatile__ ("": : :"memory")
  78. #define read_barrier_depends() do { } while(0)
  79. #ifdef CONFIG_SMP
  80. #define smp_mb() mb()
  81. #define smp_rmb() rmb()
  82. #define smp_wmb() wmb()
  83. #define smp_read_barrier_depends() read_barrier_depends()
  84. #else
  85. #define smp_mb() barrier()
  86. #define smp_rmb() barrier()
  87. #define smp_wmb() barrier()
  88. #define smp_read_barrier_depends() do { } while(0)
  89. #endif
  90. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  91. /* Interrupt Control */
  92. static __inline__ void local_irq_enable(void)
  93. {
  94. unsigned long __dummy0, __dummy1;
  95. __asm__ __volatile__("stc sr, %0\n\t"
  96. "and %1, %0\n\t"
  97. "stc r6_bank, %1\n\t"
  98. "or %1, %0\n\t"
  99. "ldc %0, sr"
  100. : "=&r" (__dummy0), "=r" (__dummy1)
  101. : "1" (~0x000000f0)
  102. : "memory");
  103. }
  104. static __inline__ void local_irq_disable(void)
  105. {
  106. unsigned long __dummy;
  107. __asm__ __volatile__("stc sr, %0\n\t"
  108. "or #0xf0, %0\n\t"
  109. "ldc %0, sr"
  110. : "=&z" (__dummy)
  111. : /* no inputs */
  112. : "memory");
  113. }
  114. #define local_save_flags(x) \
  115. __asm__("stc sr, %0; and #0xf0, %0" : "=&z" (x) :/**/: "memory" )
  116. #define irqs_disabled() \
  117. ({ \
  118. unsigned long flags; \
  119. local_save_flags(flags); \
  120. (flags != 0); \
  121. })
  122. static __inline__ unsigned long local_irq_save(void)
  123. {
  124. unsigned long flags, __dummy;
  125. __asm__ __volatile__("stc sr, %1\n\t"
  126. "mov %1, %0\n\t"
  127. "or #0xf0, %0\n\t"
  128. "ldc %0, sr\n\t"
  129. "mov %1, %0\n\t"
  130. "and #0xf0, %0"
  131. : "=&z" (flags), "=&r" (__dummy)
  132. :/**/
  133. : "memory" );
  134. return flags;
  135. }
  136. #ifdef DEBUG_CLI_STI
  137. static __inline__ void local_irq_restore(unsigned long x)
  138. {
  139. if ((x & 0x000000f0) != 0x000000f0)
  140. local_irq_enable();
  141. else {
  142. unsigned long flags;
  143. local_save_flags(flags);
  144. if (flags == 0) {
  145. extern void dump_stack(void);
  146. printk(KERN_ERR "BUG!\n");
  147. dump_stack();
  148. local_irq_disable();
  149. }
  150. }
  151. }
  152. #else
  153. #define local_irq_restore(x) do { \
  154. if ((x & 0x000000f0) != 0x000000f0) \
  155. local_irq_enable(); \
  156. } while (0)
  157. #endif
  158. #define really_restore_flags(x) do { \
  159. if ((x & 0x000000f0) != 0x000000f0) \
  160. local_irq_enable(); \
  161. else \
  162. local_irq_disable(); \
  163. } while (0)
  164. /*
  165. * Jump to P2 area.
  166. * When handling TLB or caches, we need to do it from P2 area.
  167. */
  168. #define jump_to_P2() \
  169. do { \
  170. unsigned long __dummy; \
  171. __asm__ __volatile__( \
  172. "mov.l 1f, %0\n\t" \
  173. "or %1, %0\n\t" \
  174. "jmp @%0\n\t" \
  175. " nop\n\t" \
  176. ".balign 4\n" \
  177. "1: .long 2f\n" \
  178. "2:" \
  179. : "=&r" (__dummy) \
  180. : "r" (0x20000000)); \
  181. } while (0)
  182. /*
  183. * Back to P1 area.
  184. */
  185. #define back_to_P1() \
  186. do { \
  187. unsigned long __dummy; \
  188. __asm__ __volatile__( \
  189. "nop;nop;nop;nop;nop;nop;nop\n\t" \
  190. "mov.l 1f, %0\n\t" \
  191. "jmp @%0\n\t" \
  192. " nop\n\t" \
  193. ".balign 4\n" \
  194. "1: .long 2f\n" \
  195. "2:" \
  196. : "=&r" (__dummy)); \
  197. } while (0)
  198. /* For spinlocks etc */
  199. #define local_irq_save(x) x = local_irq_save()
  200. static __inline__ unsigned long xchg_u32(volatile int * m, unsigned long val)
  201. {
  202. unsigned long flags, retval;
  203. local_irq_save(flags);
  204. retval = *m;
  205. *m = val;
  206. local_irq_restore(flags);
  207. return retval;
  208. }
  209. static __inline__ unsigned long xchg_u8(volatile unsigned char * m, unsigned long val)
  210. {
  211. unsigned long flags, retval;
  212. local_irq_save(flags);
  213. retval = *m;
  214. *m = val & 0xff;
  215. local_irq_restore(flags);
  216. return retval;
  217. }
  218. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  219. {
  220. switch (size) {
  221. case 4:
  222. return xchg_u32(ptr, x);
  223. break;
  224. case 1:
  225. return xchg_u8(ptr, x);
  226. break;
  227. }
  228. __xchg_called_with_bad_pointer();
  229. return x;
  230. }
  231. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  232. unsigned long new)
  233. {
  234. __u32 retval;
  235. unsigned long flags;
  236. local_irq_save(flags);
  237. retval = *m;
  238. if (retval == old)
  239. *m = new;
  240. local_irq_restore(flags); /* implies memory barrier */
  241. return retval;
  242. }
  243. /* This function doesn't exist, so you'll get a linker error
  244. * if something tries to do an invalid cmpxchg(). */
  245. extern void __cmpxchg_called_with_bad_pointer(void);
  246. #define __HAVE_ARCH_CMPXCHG 1
  247. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  248. unsigned long new, int size)
  249. {
  250. switch (size) {
  251. case 4:
  252. return __cmpxchg_u32(ptr, old, new);
  253. }
  254. __cmpxchg_called_with_bad_pointer();
  255. return old;
  256. }
  257. #define cmpxchg(ptr,o,n) \
  258. ({ \
  259. __typeof__(*(ptr)) _o_ = (o); \
  260. __typeof__(*(ptr)) _n_ = (n); \
  261. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  262. (unsigned long)_n_, sizeof(*(ptr))); \
  263. })
  264. /* XXX
  265. * disable hlt during certain critical i/o operations
  266. */
  267. #define HAVE_DISABLE_HLT
  268. void disable_hlt(void);
  269. void enable_hlt(void);
  270. #define arch_align_stack(x) (x)
  271. #endif