irq.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqreturn.h>
  17. #include <linux/irqnr.h>
  18. #include <linux/errno.h>
  19. #include <linux/topology.h>
  20. #include <linux/wait.h>
  21. #include <asm/irq.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/irq_regs.h>
  24. struct seq_file;
  25. struct module;
  26. struct irq_desc;
  27. struct irq_data;
  28. typedef void (*irq_flow_handler_t)(unsigned int irq,
  29. struct irq_desc *desc);
  30. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  31. /*
  32. * IRQ line status.
  33. *
  34. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  35. *
  36. * IRQ_TYPE_NONE - default, unspecified type
  37. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  38. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  39. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  40. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  41. * IRQ_TYPE_LEVEL_LOW - low level triggered
  42. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  43. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  44. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  45. * to setup the HW to a sane default (used
  46. * by irqdomain map() callbacks to synchronize
  47. * the HW state and SW flags for a newly
  48. * allocated descriptor).
  49. *
  50. * IRQ_TYPE_PROBE - Special flag for probing in progress
  51. *
  52. * Bits which can be modified via irq_set/clear/modify_status_flags()
  53. * IRQ_LEVEL - Interrupt is level type. Will be also
  54. * updated in the code when the above trigger
  55. * bits are modified via irq_set_irq_type()
  56. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  57. * it from affinity setting
  58. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  59. * IRQ_NOREQUEST - Interrupt cannot be requested via
  60. * request_irq()
  61. * IRQ_NOTHREAD - Interrupt cannot be threaded
  62. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  63. * request/setup_irq()
  64. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  65. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  66. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  67. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  68. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  69. * it from the spurious interrupt detection
  70. * mechanism and from core side polling.
  71. */
  72. enum {
  73. IRQ_TYPE_NONE = 0x00000000,
  74. IRQ_TYPE_EDGE_RISING = 0x00000001,
  75. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  76. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  77. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  78. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  79. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  80. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  81. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  82. IRQ_TYPE_PROBE = 0x00000010,
  83. IRQ_LEVEL = (1 << 8),
  84. IRQ_PER_CPU = (1 << 9),
  85. IRQ_NOPROBE = (1 << 10),
  86. IRQ_NOREQUEST = (1 << 11),
  87. IRQ_NOAUTOEN = (1 << 12),
  88. IRQ_NO_BALANCING = (1 << 13),
  89. IRQ_MOVE_PCNTXT = (1 << 14),
  90. IRQ_NESTED_THREAD = (1 << 15),
  91. IRQ_NOTHREAD = (1 << 16),
  92. IRQ_PER_CPU_DEVID = (1 << 17),
  93. IRQ_IS_POLLED = (1 << 18),
  94. };
  95. #define IRQF_MODIFY_MASK \
  96. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  97. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  98. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  99. IRQ_IS_POLLED)
  100. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  101. /*
  102. * Return value for chip->irq_set_affinity()
  103. *
  104. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  105. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  106. */
  107. enum {
  108. IRQ_SET_MASK_OK = 0,
  109. IRQ_SET_MASK_OK_NOCOPY,
  110. };
  111. struct msi_desc;
  112. struct irq_domain;
  113. /**
  114. * struct irq_data - per irq and irq chip data passed down to chip functions
  115. * @mask: precomputed bitmask for accessing the chip registers
  116. * @irq: interrupt number
  117. * @hwirq: hardware interrupt number, local to the interrupt domain
  118. * @node: node index useful for balancing
  119. * @state_use_accessors: status information for irq chip functions.
  120. * Use accessor functions to deal with it
  121. * @chip: low level interrupt hardware access
  122. * @domain: Interrupt translation domain; responsible for mapping
  123. * between hwirq number and linux irq number.
  124. * @handler_data: per-IRQ data for the irq_chip methods
  125. * @chip_data: platform-specific per-chip private data for the chip
  126. * methods, to allow shared chip implementations
  127. * @msi_desc: MSI descriptor
  128. * @affinity: IRQ affinity on SMP
  129. *
  130. * The fields here need to overlay the ones in irq_desc until we
  131. * cleaned up the direct references and switched everything over to
  132. * irq_data.
  133. */
  134. struct irq_data {
  135. u32 mask;
  136. unsigned int irq;
  137. unsigned long hwirq;
  138. unsigned int node;
  139. unsigned int state_use_accessors;
  140. struct irq_chip *chip;
  141. struct irq_domain *domain;
  142. void *handler_data;
  143. void *chip_data;
  144. struct msi_desc *msi_desc;
  145. cpumask_var_t affinity;
  146. };
  147. /*
  148. * Bit masks for irq_data.state
  149. *
  150. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  151. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  152. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  153. * IRQD_PER_CPU - Interrupt is per cpu
  154. * IRQD_AFFINITY_SET - Interrupt affinity was set
  155. * IRQD_LEVEL - Interrupt is level triggered
  156. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  157. * from suspend
  158. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  159. * context
  160. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  161. * IRQD_IRQ_MASKED - Masked state of the interrupt
  162. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  163. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  164. */
  165. enum {
  166. IRQD_TRIGGER_MASK = 0xf,
  167. IRQD_SETAFFINITY_PENDING = (1 << 8),
  168. IRQD_NO_BALANCING = (1 << 10),
  169. IRQD_PER_CPU = (1 << 11),
  170. IRQD_AFFINITY_SET = (1 << 12),
  171. IRQD_LEVEL = (1 << 13),
  172. IRQD_WAKEUP_STATE = (1 << 14),
  173. IRQD_MOVE_PCNTXT = (1 << 15),
  174. IRQD_IRQ_DISABLED = (1 << 16),
  175. IRQD_IRQ_MASKED = (1 << 17),
  176. IRQD_IRQ_INPROGRESS = (1 << 18),
  177. IRQD_WAKEUP_ARMED = (1 << 19),
  178. };
  179. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  180. {
  181. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  182. }
  183. static inline bool irqd_is_per_cpu(struct irq_data *d)
  184. {
  185. return d->state_use_accessors & IRQD_PER_CPU;
  186. }
  187. static inline bool irqd_can_balance(struct irq_data *d)
  188. {
  189. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  190. }
  191. static inline bool irqd_affinity_was_set(struct irq_data *d)
  192. {
  193. return d->state_use_accessors & IRQD_AFFINITY_SET;
  194. }
  195. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  196. {
  197. d->state_use_accessors |= IRQD_AFFINITY_SET;
  198. }
  199. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  200. {
  201. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  202. }
  203. /*
  204. * Must only be called inside irq_chip.irq_set_type() functions.
  205. */
  206. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  207. {
  208. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  209. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  210. }
  211. static inline bool irqd_is_level_type(struct irq_data *d)
  212. {
  213. return d->state_use_accessors & IRQD_LEVEL;
  214. }
  215. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  216. {
  217. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  218. }
  219. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  220. {
  221. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  222. }
  223. static inline bool irqd_irq_disabled(struct irq_data *d)
  224. {
  225. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  226. }
  227. static inline bool irqd_irq_masked(struct irq_data *d)
  228. {
  229. return d->state_use_accessors & IRQD_IRQ_MASKED;
  230. }
  231. static inline bool irqd_irq_inprogress(struct irq_data *d)
  232. {
  233. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  234. }
  235. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  236. {
  237. return d->state_use_accessors & IRQD_WAKEUP_ARMED;
  238. }
  239. /*
  240. * Functions for chained handlers which can be enabled/disabled by the
  241. * standard disable_irq/enable_irq calls. Must be called with
  242. * irq_desc->lock held.
  243. */
  244. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  245. {
  246. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  247. }
  248. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  249. {
  250. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  251. }
  252. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  253. {
  254. return d->hwirq;
  255. }
  256. /**
  257. * struct irq_chip - hardware interrupt chip descriptor
  258. *
  259. * @name: name for /proc/interrupts
  260. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  261. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  262. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  263. * @irq_disable: disable the interrupt
  264. * @irq_ack: start of a new interrupt
  265. * @irq_mask: mask an interrupt source
  266. * @irq_mask_ack: ack and mask an interrupt source
  267. * @irq_unmask: unmask an interrupt source
  268. * @irq_eoi: end of interrupt
  269. * @irq_set_affinity: set the CPU affinity on SMP machines
  270. * @irq_retrigger: resend an IRQ to the CPU
  271. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  272. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  273. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  274. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  275. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  276. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  277. * @irq_suspend: function called from core code on suspend once per chip
  278. * @irq_resume: function called from core code on resume once per chip
  279. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  280. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  281. * @irq_print_chip: optional to print special chip info in show_interrupts
  282. * @irq_request_resources: optional to request resources before calling
  283. * any other callback related to this irq
  284. * @irq_release_resources: optional to release resources acquired with
  285. * irq_request_resources
  286. * @flags: chip specific flags
  287. */
  288. struct irq_chip {
  289. const char *name;
  290. unsigned int (*irq_startup)(struct irq_data *data);
  291. void (*irq_shutdown)(struct irq_data *data);
  292. void (*irq_enable)(struct irq_data *data);
  293. void (*irq_disable)(struct irq_data *data);
  294. void (*irq_ack)(struct irq_data *data);
  295. void (*irq_mask)(struct irq_data *data);
  296. void (*irq_mask_ack)(struct irq_data *data);
  297. void (*irq_unmask)(struct irq_data *data);
  298. void (*irq_eoi)(struct irq_data *data);
  299. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  300. int (*irq_retrigger)(struct irq_data *data);
  301. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  302. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  303. void (*irq_bus_lock)(struct irq_data *data);
  304. void (*irq_bus_sync_unlock)(struct irq_data *data);
  305. void (*irq_cpu_online)(struct irq_data *data);
  306. void (*irq_cpu_offline)(struct irq_data *data);
  307. void (*irq_suspend)(struct irq_data *data);
  308. void (*irq_resume)(struct irq_data *data);
  309. void (*irq_pm_shutdown)(struct irq_data *data);
  310. void (*irq_calc_mask)(struct irq_data *data);
  311. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  312. int (*irq_request_resources)(struct irq_data *data);
  313. void (*irq_release_resources)(struct irq_data *data);
  314. unsigned long flags;
  315. };
  316. /*
  317. * irq_chip specific flags
  318. *
  319. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  320. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  321. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  322. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  323. * when irq enabled
  324. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  325. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  326. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  327. */
  328. enum {
  329. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  330. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  331. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  332. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  333. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  334. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  335. IRQCHIP_EOI_THREADED = (1 << 6),
  336. };
  337. /* This include will go away once we isolated irq_desc usage to core code */
  338. #include <linux/irqdesc.h>
  339. /*
  340. * Pick up the arch-dependent methods:
  341. */
  342. #include <asm/hw_irq.h>
  343. #ifndef NR_IRQS_LEGACY
  344. # define NR_IRQS_LEGACY 0
  345. #endif
  346. #ifndef ARCH_IRQ_INIT_FLAGS
  347. # define ARCH_IRQ_INIT_FLAGS 0
  348. #endif
  349. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  350. struct irqaction;
  351. extern int setup_irq(unsigned int irq, struct irqaction *new);
  352. extern void remove_irq(unsigned int irq, struct irqaction *act);
  353. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  354. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  355. extern void irq_cpu_online(void);
  356. extern void irq_cpu_offline(void);
  357. extern int irq_set_affinity_locked(struct irq_data *data,
  358. const struct cpumask *cpumask, bool force);
  359. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  360. void irq_move_irq(struct irq_data *data);
  361. void irq_move_masked_irq(struct irq_data *data);
  362. #else
  363. static inline void irq_move_irq(struct irq_data *data) { }
  364. static inline void irq_move_masked_irq(struct irq_data *data) { }
  365. #endif
  366. extern int no_irq_affinity;
  367. #ifdef CONFIG_HARDIRQS_SW_RESEND
  368. int irq_set_parent(int irq, int parent_irq);
  369. #else
  370. static inline int irq_set_parent(int irq, int parent_irq)
  371. {
  372. return 0;
  373. }
  374. #endif
  375. /*
  376. * Built-in IRQ handlers for various IRQ types,
  377. * callable via desc->handle_irq()
  378. */
  379. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  380. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  381. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  382. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  383. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  384. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  385. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  386. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  387. extern void handle_nested_irq(unsigned int irq);
  388. /* Handling of unhandled and spurious interrupts: */
  389. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  390. irqreturn_t action_ret);
  391. /* Enable/disable irq debugging output: */
  392. extern int noirqdebug_setup(char *str);
  393. /* Checks whether the interrupt can be requested by request_irq(): */
  394. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  395. /* Dummy irq-chip implementations: */
  396. extern struct irq_chip no_irq_chip;
  397. extern struct irq_chip dummy_irq_chip;
  398. extern void
  399. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  400. irq_flow_handler_t handle, const char *name);
  401. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  402. irq_flow_handler_t handle)
  403. {
  404. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  405. }
  406. extern int irq_set_percpu_devid(unsigned int irq);
  407. extern void
  408. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  409. const char *name);
  410. static inline void
  411. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  412. {
  413. __irq_set_handler(irq, handle, 0, NULL);
  414. }
  415. /*
  416. * Set a highlevel chained flow handler for a given IRQ.
  417. * (a chained handler is automatically enabled and set to
  418. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  419. */
  420. static inline void
  421. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  422. {
  423. __irq_set_handler(irq, handle, 1, NULL);
  424. }
  425. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  426. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  427. {
  428. irq_modify_status(irq, 0, set);
  429. }
  430. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  431. {
  432. irq_modify_status(irq, clr, 0);
  433. }
  434. static inline void irq_set_noprobe(unsigned int irq)
  435. {
  436. irq_modify_status(irq, 0, IRQ_NOPROBE);
  437. }
  438. static inline void irq_set_probe(unsigned int irq)
  439. {
  440. irq_modify_status(irq, IRQ_NOPROBE, 0);
  441. }
  442. static inline void irq_set_nothread(unsigned int irq)
  443. {
  444. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  445. }
  446. static inline void irq_set_thread(unsigned int irq)
  447. {
  448. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  449. }
  450. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  451. {
  452. if (nest)
  453. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  454. else
  455. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  456. }
  457. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  458. {
  459. irq_set_status_flags(irq,
  460. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  461. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  462. }
  463. /* Set/get chip/data for an IRQ: */
  464. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  465. extern int irq_set_handler_data(unsigned int irq, void *data);
  466. extern int irq_set_chip_data(unsigned int irq, void *data);
  467. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  468. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  469. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  470. struct msi_desc *entry);
  471. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  472. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  473. {
  474. struct irq_data *d = irq_get_irq_data(irq);
  475. return d ? d->chip : NULL;
  476. }
  477. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  478. {
  479. return d->chip;
  480. }
  481. static inline void *irq_get_chip_data(unsigned int irq)
  482. {
  483. struct irq_data *d = irq_get_irq_data(irq);
  484. return d ? d->chip_data : NULL;
  485. }
  486. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  487. {
  488. return d->chip_data;
  489. }
  490. static inline void *irq_get_handler_data(unsigned int irq)
  491. {
  492. struct irq_data *d = irq_get_irq_data(irq);
  493. return d ? d->handler_data : NULL;
  494. }
  495. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  496. {
  497. return d->handler_data;
  498. }
  499. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  500. {
  501. struct irq_data *d = irq_get_irq_data(irq);
  502. return d ? d->msi_desc : NULL;
  503. }
  504. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  505. {
  506. return d->msi_desc;
  507. }
  508. static inline u32 irq_get_trigger_type(unsigned int irq)
  509. {
  510. struct irq_data *d = irq_get_irq_data(irq);
  511. return d ? irqd_get_trigger_type(d) : 0;
  512. }
  513. unsigned int arch_dynirq_lower_bound(unsigned int from);
  514. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  515. struct module *owner);
  516. /* use macros to avoid needing export.h for THIS_MODULE */
  517. #define irq_alloc_descs(irq, from, cnt, node) \
  518. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  519. #define irq_alloc_desc(node) \
  520. irq_alloc_descs(-1, 0, 1, node)
  521. #define irq_alloc_desc_at(at, node) \
  522. irq_alloc_descs(at, at, 1, node)
  523. #define irq_alloc_desc_from(from, node) \
  524. irq_alloc_descs(-1, from, 1, node)
  525. #define irq_alloc_descs_from(from, cnt, node) \
  526. irq_alloc_descs(-1, from, cnt, node)
  527. void irq_free_descs(unsigned int irq, unsigned int cnt);
  528. static inline void irq_free_desc(unsigned int irq)
  529. {
  530. irq_free_descs(irq, 1);
  531. }
  532. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  533. unsigned int irq_alloc_hwirqs(int cnt, int node);
  534. static inline unsigned int irq_alloc_hwirq(int node)
  535. {
  536. return irq_alloc_hwirqs(1, node);
  537. }
  538. void irq_free_hwirqs(unsigned int from, int cnt);
  539. static inline void irq_free_hwirq(unsigned int irq)
  540. {
  541. return irq_free_hwirqs(irq, 1);
  542. }
  543. int arch_setup_hwirq(unsigned int irq, int node);
  544. void arch_teardown_hwirq(unsigned int irq);
  545. #endif
  546. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  547. void irq_init_desc(unsigned int irq);
  548. #endif
  549. #ifndef irq_reg_writel
  550. # define irq_reg_writel(val, addr) writel(val, addr)
  551. #endif
  552. #ifndef irq_reg_readl
  553. # define irq_reg_readl(addr) readl(addr)
  554. #endif
  555. /**
  556. * struct irq_chip_regs - register offsets for struct irq_gci
  557. * @enable: Enable register offset to reg_base
  558. * @disable: Disable register offset to reg_base
  559. * @mask: Mask register offset to reg_base
  560. * @ack: Ack register offset to reg_base
  561. * @eoi: Eoi register offset to reg_base
  562. * @type: Type configuration register offset to reg_base
  563. * @polarity: Polarity configuration register offset to reg_base
  564. */
  565. struct irq_chip_regs {
  566. unsigned long enable;
  567. unsigned long disable;
  568. unsigned long mask;
  569. unsigned long ack;
  570. unsigned long eoi;
  571. unsigned long type;
  572. unsigned long polarity;
  573. };
  574. /**
  575. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  576. * @chip: The real interrupt chip which provides the callbacks
  577. * @regs: Register offsets for this chip
  578. * @handler: Flow handler associated with this chip
  579. * @type: Chip can handle these flow types
  580. * @mask_cache_priv: Cached mask register private to the chip type
  581. * @mask_cache: Pointer to cached mask register
  582. *
  583. * A irq_generic_chip can have several instances of irq_chip_type when
  584. * it requires different functions and register offsets for different
  585. * flow types.
  586. */
  587. struct irq_chip_type {
  588. struct irq_chip chip;
  589. struct irq_chip_regs regs;
  590. irq_flow_handler_t handler;
  591. u32 type;
  592. u32 mask_cache_priv;
  593. u32 *mask_cache;
  594. };
  595. /**
  596. * struct irq_chip_generic - Generic irq chip data structure
  597. * @lock: Lock to protect register and cache data access
  598. * @reg_base: Register base address (virtual)
  599. * @irq_base: Interrupt base nr for this chip
  600. * @irq_cnt: Number of interrupts handled by this chip
  601. * @mask_cache: Cached mask register shared between all chip types
  602. * @type_cache: Cached type register
  603. * @polarity_cache: Cached polarity register
  604. * @wake_enabled: Interrupt can wakeup from suspend
  605. * @wake_active: Interrupt is marked as an wakeup from suspend source
  606. * @num_ct: Number of available irq_chip_type instances (usually 1)
  607. * @private: Private data for non generic chip callbacks
  608. * @installed: bitfield to denote installed interrupts
  609. * @unused: bitfield to denote unused interrupts
  610. * @domain: irq domain pointer
  611. * @list: List head for keeping track of instances
  612. * @chip_types: Array of interrupt irq_chip_types
  613. *
  614. * Note, that irq_chip_generic can have multiple irq_chip_type
  615. * implementations which can be associated to a particular irq line of
  616. * an irq_chip_generic instance. That allows to share and protect
  617. * state in an irq_chip_generic instance when we need to implement
  618. * different flow mechanisms (level/edge) for it.
  619. */
  620. struct irq_chip_generic {
  621. raw_spinlock_t lock;
  622. void __iomem *reg_base;
  623. unsigned int irq_base;
  624. unsigned int irq_cnt;
  625. u32 mask_cache;
  626. u32 type_cache;
  627. u32 polarity_cache;
  628. u32 wake_enabled;
  629. u32 wake_active;
  630. unsigned int num_ct;
  631. void *private;
  632. unsigned long installed;
  633. unsigned long unused;
  634. struct irq_domain *domain;
  635. struct list_head list;
  636. struct irq_chip_type chip_types[0];
  637. };
  638. /**
  639. * enum irq_gc_flags - Initialization flags for generic irq chips
  640. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  641. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  642. * irq chips which need to call irq_set_wake() on
  643. * the parent irq. Usually GPIO implementations
  644. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  645. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  646. */
  647. enum irq_gc_flags {
  648. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  649. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  650. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  651. IRQ_GC_NO_MASK = 1 << 3,
  652. };
  653. /*
  654. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  655. * @irqs_per_chip: Number of interrupts per chip
  656. * @num_chips: Number of chips
  657. * @irq_flags_to_set: IRQ* flags to set on irq setup
  658. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  659. * @gc_flags: Generic chip specific setup flags
  660. * @gc: Array of pointers to generic interrupt chips
  661. */
  662. struct irq_domain_chip_generic {
  663. unsigned int irqs_per_chip;
  664. unsigned int num_chips;
  665. unsigned int irq_flags_to_clear;
  666. unsigned int irq_flags_to_set;
  667. enum irq_gc_flags gc_flags;
  668. struct irq_chip_generic *gc[0];
  669. };
  670. /* Generic chip callback functions */
  671. void irq_gc_noop(struct irq_data *d);
  672. void irq_gc_mask_disable_reg(struct irq_data *d);
  673. void irq_gc_mask_set_bit(struct irq_data *d);
  674. void irq_gc_mask_clr_bit(struct irq_data *d);
  675. void irq_gc_unmask_enable_reg(struct irq_data *d);
  676. void irq_gc_ack_set_bit(struct irq_data *d);
  677. void irq_gc_ack_clr_bit(struct irq_data *d);
  678. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  679. void irq_gc_eoi(struct irq_data *d);
  680. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  681. /* Setup functions for irq_chip_generic */
  682. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  683. irq_hw_number_t hw_irq);
  684. struct irq_chip_generic *
  685. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  686. void __iomem *reg_base, irq_flow_handler_t handler);
  687. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  688. enum irq_gc_flags flags, unsigned int clr,
  689. unsigned int set);
  690. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  691. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  692. unsigned int clr, unsigned int set);
  693. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  694. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  695. int num_ct, const char *name,
  696. irq_flow_handler_t handler,
  697. unsigned int clr, unsigned int set,
  698. enum irq_gc_flags flags);
  699. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  700. {
  701. return container_of(d->chip, struct irq_chip_type, chip);
  702. }
  703. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  704. #ifdef CONFIG_SMP
  705. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  706. {
  707. raw_spin_lock(&gc->lock);
  708. }
  709. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  710. {
  711. raw_spin_unlock(&gc->lock);
  712. }
  713. #else
  714. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  715. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  716. #endif
  717. #endif /* _LINUX_IRQ_H */