intel_ringbuffer.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. static void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct intel_engine_cs *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. u32 cmd;
  87. int ret;
  88. cmd = MI_FLUSH;
  89. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  90. cmd |= MI_NO_WRITE_FLUSH;
  91. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  92. cmd |= MI_READ_FLUSH;
  93. ret = intel_ring_begin(ring, 2);
  94. if (ret)
  95. return ret;
  96. intel_ring_emit(ring, cmd);
  97. intel_ring_emit(ring, MI_NOOP);
  98. intel_ring_advance(ring);
  99. return 0;
  100. }
  101. static int
  102. gen4_render_ring_flush(struct intel_engine_cs *ring,
  103. u32 invalidate_domains,
  104. u32 flush_domains)
  105. {
  106. struct drm_device *dev = ring->dev;
  107. u32 cmd;
  108. int ret;
  109. /*
  110. * read/write caches:
  111. *
  112. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  113. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  114. * also flushed at 2d versus 3d pipeline switches.
  115. *
  116. * read-only caches:
  117. *
  118. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  119. * MI_READ_FLUSH is set, and is always flushed on 965.
  120. *
  121. * I915_GEM_DOMAIN_COMMAND may not exist?
  122. *
  123. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  124. * invalidated when MI_EXE_FLUSH is set.
  125. *
  126. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  127. * invalidated with every MI_FLUSH.
  128. *
  129. * TLBs:
  130. *
  131. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  132. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  133. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  134. * are flushed at any MI_FLUSH.
  135. */
  136. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  137. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  138. cmd &= ~MI_NO_WRITE_FLUSH;
  139. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  140. cmd |= MI_EXE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  142. (IS_G4X(dev) || IS_GEN5(dev)))
  143. cmd |= MI_INVALIDATE_ISP;
  144. ret = intel_ring_begin(ring, 2);
  145. if (ret)
  146. return ret;
  147. intel_ring_emit(ring, cmd);
  148. intel_ring_emit(ring, MI_NOOP);
  149. intel_ring_advance(ring);
  150. return 0;
  151. }
  152. /**
  153. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  154. * implementing two workarounds on gen6. From section 1.4.7.1
  155. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  156. *
  157. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  158. * produced by non-pipelined state commands), software needs to first
  159. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  160. * 0.
  161. *
  162. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  163. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  164. *
  165. * And the workaround for these two requires this workaround first:
  166. *
  167. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  168. * BEFORE the pipe-control with a post-sync op and no write-cache
  169. * flushes.
  170. *
  171. * And this last workaround is tricky because of the requirements on
  172. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  173. * volume 2 part 1:
  174. *
  175. * "1 of the following must also be set:
  176. * - Render Target Cache Flush Enable ([12] of DW1)
  177. * - Depth Cache Flush Enable ([0] of DW1)
  178. * - Stall at Pixel Scoreboard ([1] of DW1)
  179. * - Depth Stall ([13] of DW1)
  180. * - Post-Sync Operation ([13] of DW1)
  181. * - Notify Enable ([8] of DW1)"
  182. *
  183. * The cache flushes require the workaround flush that triggered this
  184. * one, so we can't use it. Depth stall would trigger the same.
  185. * Post-sync nonzero is what triggered this second workaround, so we
  186. * can't use that one either. Notify enable is IRQs, which aren't
  187. * really our business. That leaves only stall at scoreboard.
  188. */
  189. static int
  190. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  191. {
  192. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  193. int ret;
  194. ret = intel_ring_begin(ring, 6);
  195. if (ret)
  196. return ret;
  197. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  198. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  199. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  200. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(ring, 0); /* low dword */
  202. intel_ring_emit(ring, 0); /* high dword */
  203. intel_ring_emit(ring, MI_NOOP);
  204. intel_ring_advance(ring);
  205. ret = intel_ring_begin(ring, 6);
  206. if (ret)
  207. return ret;
  208. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  209. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  210. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  211. intel_ring_emit(ring, 0);
  212. intel_ring_emit(ring, 0);
  213. intel_ring_emit(ring, MI_NOOP);
  214. intel_ring_advance(ring);
  215. return 0;
  216. }
  217. static int
  218. gen6_render_ring_flush(struct intel_engine_cs *ring,
  219. u32 invalidate_domains, u32 flush_domains)
  220. {
  221. u32 flags = 0;
  222. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  223. int ret;
  224. /* Force SNB workarounds for PIPE_CONTROL flushes */
  225. ret = intel_emit_post_sync_nonzero_flush(ring);
  226. if (ret)
  227. return ret;
  228. /* Just flush everything. Experiments have shown that reducing the
  229. * number of bits based on the write domains has little performance
  230. * impact.
  231. */
  232. if (flush_domains) {
  233. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  234. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  235. /*
  236. * Ensure that any following seqno writes only happen
  237. * when the render cache is indeed flushed.
  238. */
  239. flags |= PIPE_CONTROL_CS_STALL;
  240. }
  241. if (invalidate_domains) {
  242. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  243. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  244. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  245. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  246. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  247. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  248. /*
  249. * TLB invalidate requires a post-sync write.
  250. */
  251. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  252. }
  253. ret = intel_ring_begin(ring, 4);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  257. intel_ring_emit(ring, flags);
  258. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, 0);
  260. intel_ring_advance(ring);
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  265. {
  266. int ret;
  267. ret = intel_ring_begin(ring, 4);
  268. if (ret)
  269. return ret;
  270. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  271. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  272. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  273. intel_ring_emit(ring, 0);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static int
  279. gen7_render_ring_flush(struct intel_engine_cs *ring,
  280. u32 invalidate_domains, u32 flush_domains)
  281. {
  282. u32 flags = 0;
  283. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  284. int ret;
  285. /*
  286. * Ensure that any following seqno writes only happen when the render
  287. * cache is indeed flushed.
  288. *
  289. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  290. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  291. * don't try to be clever and just set it unconditionally.
  292. */
  293. flags |= PIPE_CONTROL_CS_STALL;
  294. /* Just flush everything. Experiments have shown that reducing the
  295. * number of bits based on the write domains has little performance
  296. * impact.
  297. */
  298. if (flush_domains) {
  299. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  300. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  301. }
  302. if (invalidate_domains) {
  303. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  304. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  305. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  306. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  307. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  308. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  309. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  310. /*
  311. * TLB invalidate requires a post-sync write.
  312. */
  313. flags |= PIPE_CONTROL_QW_WRITE;
  314. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  315. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  316. /* Workaround: we must issue a pipe_control with CS-stall bit
  317. * set before a pipe_control command that has the state cache
  318. * invalidate bit set. */
  319. gen7_render_ring_cs_stall_wa(ring);
  320. }
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  325. intel_ring_emit(ring, flags);
  326. intel_ring_emit(ring, scratch_addr);
  327. intel_ring_emit(ring, 0);
  328. intel_ring_advance(ring);
  329. return 0;
  330. }
  331. static int
  332. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  333. u32 flags, u32 scratch_addr)
  334. {
  335. int ret;
  336. ret = intel_ring_begin(ring, 6);
  337. if (ret)
  338. return ret;
  339. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  340. intel_ring_emit(ring, flags);
  341. intel_ring_emit(ring, scratch_addr);
  342. intel_ring_emit(ring, 0);
  343. intel_ring_emit(ring, 0);
  344. intel_ring_emit(ring, 0);
  345. intel_ring_advance(ring);
  346. return 0;
  347. }
  348. static int
  349. gen8_render_ring_flush(struct intel_engine_cs *ring,
  350. u32 invalidate_domains, u32 flush_domains)
  351. {
  352. u32 flags = 0;
  353. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  354. int ret;
  355. flags |= PIPE_CONTROL_CS_STALL;
  356. if (flush_domains) {
  357. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  358. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  359. }
  360. if (invalidate_domains) {
  361. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  362. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  363. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  364. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  365. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  366. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  367. flags |= PIPE_CONTROL_QW_WRITE;
  368. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  369. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  370. ret = gen8_emit_pipe_control(ring,
  371. PIPE_CONTROL_CS_STALL |
  372. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  373. 0);
  374. if (ret)
  375. return ret;
  376. }
  377. return gen8_emit_pipe_control(ring, flags, scratch_addr);
  378. }
  379. static void ring_write_tail(struct intel_engine_cs *ring,
  380. u32 value)
  381. {
  382. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  383. I915_WRITE_TAIL(ring, value);
  384. }
  385. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  386. {
  387. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  388. u64 acthd;
  389. if (INTEL_INFO(ring->dev)->gen >= 8)
  390. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  391. RING_ACTHD_UDW(ring->mmio_base));
  392. else if (INTEL_INFO(ring->dev)->gen >= 4)
  393. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  394. else
  395. acthd = I915_READ(ACTHD);
  396. return acthd;
  397. }
  398. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  399. {
  400. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  401. u32 addr;
  402. addr = dev_priv->status_page_dmah->busaddr;
  403. if (INTEL_INFO(ring->dev)->gen >= 4)
  404. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  405. I915_WRITE(HWS_PGA, addr);
  406. }
  407. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  408. {
  409. struct drm_device *dev = ring->dev;
  410. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  411. u32 mmio = 0;
  412. /* The ring status page addresses are no longer next to the rest of
  413. * the ring registers as of gen7.
  414. */
  415. if (IS_GEN7(dev)) {
  416. switch (ring->id) {
  417. case RCS:
  418. mmio = RENDER_HWS_PGA_GEN7;
  419. break;
  420. case BCS:
  421. mmio = BLT_HWS_PGA_GEN7;
  422. break;
  423. /*
  424. * VCS2 actually doesn't exist on Gen7. Only shut up
  425. * gcc switch check warning
  426. */
  427. case VCS2:
  428. case VCS:
  429. mmio = BSD_HWS_PGA_GEN7;
  430. break;
  431. case VECS:
  432. mmio = VEBOX_HWS_PGA_GEN7;
  433. break;
  434. }
  435. } else if (IS_GEN6(ring->dev)) {
  436. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  437. } else {
  438. /* XXX: gen8 returns to sanity */
  439. mmio = RING_HWS_PGA(ring->mmio_base);
  440. }
  441. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  442. POSTING_READ(mmio);
  443. /*
  444. * Flush the TLB for this page
  445. *
  446. * FIXME: These two bits have disappeared on gen8, so a question
  447. * arises: do we still need this and if so how should we go about
  448. * invalidating the TLB?
  449. */
  450. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  451. u32 reg = RING_INSTPM(ring->mmio_base);
  452. /* ring should be idle before issuing a sync flush*/
  453. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  454. I915_WRITE(reg,
  455. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  456. INSTPM_SYNC_FLUSH));
  457. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  458. 1000))
  459. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  460. ring->name);
  461. }
  462. }
  463. static bool stop_ring(struct intel_engine_cs *ring)
  464. {
  465. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  466. if (!IS_GEN2(ring->dev)) {
  467. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  468. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  469. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  470. /* Sometimes we observe that the idle flag is not
  471. * set even though the ring is empty. So double
  472. * check before giving up.
  473. */
  474. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  475. return false;
  476. }
  477. }
  478. I915_WRITE_CTL(ring, 0);
  479. I915_WRITE_HEAD(ring, 0);
  480. ring->write_tail(ring, 0);
  481. if (!IS_GEN2(ring->dev)) {
  482. (void)I915_READ_CTL(ring);
  483. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  484. }
  485. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  486. }
  487. static int init_ring_common(struct intel_engine_cs *ring)
  488. {
  489. struct drm_device *dev = ring->dev;
  490. struct drm_i915_private *dev_priv = dev->dev_private;
  491. struct intel_ringbuffer *ringbuf = ring->buffer;
  492. struct drm_i915_gem_object *obj = ringbuf->obj;
  493. int ret = 0;
  494. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  495. if (!stop_ring(ring)) {
  496. /* G45 ring initialization often fails to reset head to zero */
  497. DRM_DEBUG_KMS("%s head not reset to zero "
  498. "ctl %08x head %08x tail %08x start %08x\n",
  499. ring->name,
  500. I915_READ_CTL(ring),
  501. I915_READ_HEAD(ring),
  502. I915_READ_TAIL(ring),
  503. I915_READ_START(ring));
  504. if (!stop_ring(ring)) {
  505. DRM_ERROR("failed to set %s head to zero "
  506. "ctl %08x head %08x tail %08x start %08x\n",
  507. ring->name,
  508. I915_READ_CTL(ring),
  509. I915_READ_HEAD(ring),
  510. I915_READ_TAIL(ring),
  511. I915_READ_START(ring));
  512. ret = -EIO;
  513. goto out;
  514. }
  515. }
  516. if (I915_NEED_GFX_HWS(dev))
  517. intel_ring_setup_status_page(ring);
  518. else
  519. ring_setup_phys_status_page(ring);
  520. /* Enforce ordering by reading HEAD register back */
  521. I915_READ_HEAD(ring);
  522. /* Initialize the ring. This must happen _after_ we've cleared the ring
  523. * registers with the above sequence (the readback of the HEAD registers
  524. * also enforces ordering), otherwise the hw might lose the new ring
  525. * register values. */
  526. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  527. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  528. if (I915_READ_HEAD(ring))
  529. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  530. ring->name, I915_READ_HEAD(ring));
  531. I915_WRITE_HEAD(ring, 0);
  532. (void)I915_READ_HEAD(ring);
  533. I915_WRITE_CTL(ring,
  534. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  535. | RING_VALID);
  536. /* If the head is still not zero, the ring is dead */
  537. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  538. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  539. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  540. DRM_ERROR("%s initialization failed "
  541. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  542. ring->name,
  543. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  544. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  545. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  546. ret = -EIO;
  547. goto out;
  548. }
  549. ringbuf->last_retired_head = -1;
  550. ringbuf->head = I915_READ_HEAD(ring);
  551. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  552. intel_ring_update_space(ringbuf);
  553. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  554. out:
  555. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  556. return ret;
  557. }
  558. void
  559. intel_fini_pipe_control(struct intel_engine_cs *ring)
  560. {
  561. struct drm_device *dev = ring->dev;
  562. if (ring->scratch.obj == NULL)
  563. return;
  564. if (INTEL_INFO(dev)->gen >= 5) {
  565. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  566. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  567. }
  568. drm_gem_object_unreference(&ring->scratch.obj->base);
  569. ring->scratch.obj = NULL;
  570. }
  571. int
  572. intel_init_pipe_control(struct intel_engine_cs *ring)
  573. {
  574. int ret;
  575. WARN_ON(ring->scratch.obj);
  576. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  577. if (ring->scratch.obj == NULL) {
  578. DRM_ERROR("Failed to allocate seqno page\n");
  579. ret = -ENOMEM;
  580. goto err;
  581. }
  582. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  583. if (ret)
  584. goto err_unref;
  585. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  586. if (ret)
  587. goto err_unref;
  588. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  589. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  590. if (ring->scratch.cpu_page == NULL) {
  591. ret = -ENOMEM;
  592. goto err_unpin;
  593. }
  594. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  595. ring->name, ring->scratch.gtt_offset);
  596. return 0;
  597. err_unpin:
  598. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  599. err_unref:
  600. drm_gem_object_unreference(&ring->scratch.obj->base);
  601. err:
  602. return ret;
  603. }
  604. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  605. {
  606. int ret, i;
  607. struct intel_engine_cs *ring = req->ring;
  608. struct drm_device *dev = ring->dev;
  609. struct drm_i915_private *dev_priv = dev->dev_private;
  610. struct i915_workarounds *w = &dev_priv->workarounds;
  611. if (WARN_ON_ONCE(w->count == 0))
  612. return 0;
  613. ring->gpu_caches_dirty = true;
  614. ret = intel_ring_flush_all_caches(ring);
  615. if (ret)
  616. return ret;
  617. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  618. if (ret)
  619. return ret;
  620. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  621. for (i = 0; i < w->count; i++) {
  622. intel_ring_emit(ring, w->reg[i].addr);
  623. intel_ring_emit(ring, w->reg[i].value);
  624. }
  625. intel_ring_emit(ring, MI_NOOP);
  626. intel_ring_advance(ring);
  627. ring->gpu_caches_dirty = true;
  628. ret = intel_ring_flush_all_caches(ring);
  629. if (ret)
  630. return ret;
  631. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  632. return 0;
  633. }
  634. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  635. {
  636. int ret;
  637. ret = intel_ring_workarounds_emit(req);
  638. if (ret != 0)
  639. return ret;
  640. ret = i915_gem_render_state_init(req);
  641. if (ret)
  642. DRM_ERROR("init render state: %d\n", ret);
  643. return ret;
  644. }
  645. static int wa_add(struct drm_i915_private *dev_priv,
  646. const u32 addr, const u32 mask, const u32 val)
  647. {
  648. const u32 idx = dev_priv->workarounds.count;
  649. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  650. return -ENOSPC;
  651. dev_priv->workarounds.reg[idx].addr = addr;
  652. dev_priv->workarounds.reg[idx].value = val;
  653. dev_priv->workarounds.reg[idx].mask = mask;
  654. dev_priv->workarounds.count++;
  655. return 0;
  656. }
  657. #define WA_REG(addr, mask, val) { \
  658. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  659. if (r) \
  660. return r; \
  661. }
  662. #define WA_SET_BIT_MASKED(addr, mask) \
  663. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  664. #define WA_CLR_BIT_MASKED(addr, mask) \
  665. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  666. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  667. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  668. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  669. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  670. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  671. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  672. {
  673. struct drm_device *dev = ring->dev;
  674. struct drm_i915_private *dev_priv = dev->dev_private;
  675. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  676. /* WaDisableAsyncFlipPerfMode:bdw */
  677. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  678. /* WaDisablePartialInstShootdown:bdw */
  679. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  680. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  681. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  682. STALL_DOP_GATING_DISABLE);
  683. /* WaDisableDopClockGating:bdw */
  684. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  685. DOP_CLOCK_GATING_DISABLE);
  686. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  687. GEN8_SAMPLER_POWER_BYPASS_DIS);
  688. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  689. * workaround for for a possible hang in the unlikely event a TLB
  690. * invalidation occurs during a PSD flush.
  691. */
  692. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  693. /* WaForceEnableNonCoherent:bdw */
  694. HDC_FORCE_NON_COHERENT |
  695. /* WaForceContextSaveRestoreNonCoherent:bdw */
  696. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  697. /* WaHdcDisableFetchWhenMasked:bdw */
  698. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  699. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  700. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  701. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  702. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  703. * polygons in the same 8x4 pixel/sample area to be processed without
  704. * stalling waiting for the earlier ones to write to Hierarchical Z
  705. * buffer."
  706. *
  707. * This optimization is off by default for Broadwell; turn it on.
  708. */
  709. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  710. /* Wa4x4STCOptimizationDisable:bdw */
  711. WA_SET_BIT_MASKED(CACHE_MODE_1,
  712. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  713. /*
  714. * BSpec recommends 8x4 when MSAA is used,
  715. * however in practice 16x4 seems fastest.
  716. *
  717. * Note that PS/WM thread counts depend on the WIZ hashing
  718. * disable bit, which we don't touch here, but it's good
  719. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  720. */
  721. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  722. GEN6_WIZ_HASHING_MASK,
  723. GEN6_WIZ_HASHING_16x4);
  724. return 0;
  725. }
  726. static int chv_init_workarounds(struct intel_engine_cs *ring)
  727. {
  728. struct drm_device *dev = ring->dev;
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  731. /* WaDisableAsyncFlipPerfMode:chv */
  732. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  733. /* WaDisablePartialInstShootdown:chv */
  734. /* WaDisableThreadStallDopClockGating:chv */
  735. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  736. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  737. STALL_DOP_GATING_DISABLE);
  738. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  739. * workaround for a possible hang in the unlikely event a TLB
  740. * invalidation occurs during a PSD flush.
  741. */
  742. /* WaForceEnableNonCoherent:chv */
  743. /* WaHdcDisableFetchWhenMasked:chv */
  744. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  745. HDC_FORCE_NON_COHERENT |
  746. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  747. /* According to the CACHE_MODE_0 default value documentation, some
  748. * CHV platforms disable this optimization by default. Turn it on.
  749. */
  750. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  751. /* Wa4x4STCOptimizationDisable:chv */
  752. WA_SET_BIT_MASKED(CACHE_MODE_1,
  753. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  754. /* Improve HiZ throughput on CHV. */
  755. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  756. /*
  757. * BSpec recommends 8x4 when MSAA is used,
  758. * however in practice 16x4 seems fastest.
  759. *
  760. * Note that PS/WM thread counts depend on the WIZ hashing
  761. * disable bit, which we don't touch here, but it's good
  762. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  763. */
  764. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  765. GEN6_WIZ_HASHING_MASK,
  766. GEN6_WIZ_HASHING_16x4);
  767. return 0;
  768. }
  769. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  770. {
  771. struct drm_device *dev = ring->dev;
  772. struct drm_i915_private *dev_priv = dev->dev_private;
  773. uint32_t tmp;
  774. /* WaDisablePartialInstShootdown:skl,bxt */
  775. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  776. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  777. /* Syncing dependencies between camera and graphics:skl,bxt */
  778. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  779. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  780. if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
  781. INTEL_REVID(dev) == SKL_REVID_B0)) ||
  782. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  783. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  784. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  785. GEN9_DG_MIRROR_FIX_ENABLE);
  786. }
  787. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
  788. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  789. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  790. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  791. GEN9_RHWO_OPTIMIZATION_DISABLE);
  792. WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
  793. DISABLE_PIXEL_MASK_CAMMING);
  794. }
  795. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
  796. IS_BROXTON(dev)) {
  797. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  798. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  799. GEN9_ENABLE_YV12_BUGFIX);
  800. }
  801. /* Wa4x4STCOptimizationDisable:skl,bxt */
  802. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  803. /* WaDisablePartialResolveInVc:skl,bxt */
  804. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
  805. /* WaCcsTlbPrefetchDisable:skl,bxt */
  806. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  807. GEN9_CCS_TLB_PREFETCH_ENABLE);
  808. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  809. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
  810. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
  811. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  812. PIXEL_MASK_CAMMING_DISABLE);
  813. /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
  814. tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
  815. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
  816. (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
  817. tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
  818. WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
  819. return 0;
  820. }
  821. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  822. {
  823. struct drm_device *dev = ring->dev;
  824. struct drm_i915_private *dev_priv = dev->dev_private;
  825. u8 vals[3] = { 0, 0, 0 };
  826. unsigned int i;
  827. for (i = 0; i < 3; i++) {
  828. u8 ss;
  829. /*
  830. * Only consider slices where one, and only one, subslice has 7
  831. * EUs
  832. */
  833. if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
  834. continue;
  835. /*
  836. * subslice_7eu[i] != 0 (because of the check above) and
  837. * ss_max == 4 (maximum number of subslices possible per slice)
  838. *
  839. * -> 0 <= ss <= 3;
  840. */
  841. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  842. vals[i] = 3 - ss;
  843. }
  844. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  845. return 0;
  846. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  847. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  848. GEN9_IZ_HASHING_MASK(2) |
  849. GEN9_IZ_HASHING_MASK(1) |
  850. GEN9_IZ_HASHING_MASK(0),
  851. GEN9_IZ_HASHING(2, vals[2]) |
  852. GEN9_IZ_HASHING(1, vals[1]) |
  853. GEN9_IZ_HASHING(0, vals[0]));
  854. return 0;
  855. }
  856. static int skl_init_workarounds(struct intel_engine_cs *ring)
  857. {
  858. struct drm_device *dev = ring->dev;
  859. struct drm_i915_private *dev_priv = dev->dev_private;
  860. gen9_init_workarounds(ring);
  861. /* WaDisablePowerCompilerClockGating:skl */
  862. if (INTEL_REVID(dev) == SKL_REVID_B0)
  863. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  864. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  865. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  866. /*
  867. *Use Force Non-Coherent whenever executing a 3D context. This
  868. * is a workaround for a possible hang in the unlikely event
  869. * a TLB invalidation occurs during a PSD flush.
  870. */
  871. /* WaForceEnableNonCoherent:skl */
  872. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  873. HDC_FORCE_NON_COHERENT);
  874. }
  875. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  876. INTEL_REVID(dev) == SKL_REVID_D0)
  877. /* WaBarrierPerformanceFixDisable:skl */
  878. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  879. HDC_FENCE_DEST_SLM_DISABLE |
  880. HDC_BARRIER_PERFORMANCE_DISABLE);
  881. return skl_tune_iz_hashing(ring);
  882. }
  883. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  884. {
  885. struct drm_device *dev = ring->dev;
  886. struct drm_i915_private *dev_priv = dev->dev_private;
  887. gen9_init_workarounds(ring);
  888. /* WaDisableThreadStallDopClockGating:bxt */
  889. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  890. STALL_DOP_GATING_DISABLE);
  891. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  892. if (INTEL_REVID(dev) <= BXT_REVID_B0) {
  893. WA_SET_BIT_MASKED(
  894. GEN7_HALF_SLICE_CHICKEN1,
  895. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  896. }
  897. return 0;
  898. }
  899. int init_workarounds_ring(struct intel_engine_cs *ring)
  900. {
  901. struct drm_device *dev = ring->dev;
  902. struct drm_i915_private *dev_priv = dev->dev_private;
  903. WARN_ON(ring->id != RCS);
  904. dev_priv->workarounds.count = 0;
  905. if (IS_BROADWELL(dev))
  906. return bdw_init_workarounds(ring);
  907. if (IS_CHERRYVIEW(dev))
  908. return chv_init_workarounds(ring);
  909. if (IS_SKYLAKE(dev))
  910. return skl_init_workarounds(ring);
  911. if (IS_BROXTON(dev))
  912. return bxt_init_workarounds(ring);
  913. return 0;
  914. }
  915. static int init_render_ring(struct intel_engine_cs *ring)
  916. {
  917. struct drm_device *dev = ring->dev;
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. int ret = init_ring_common(ring);
  920. if (ret)
  921. return ret;
  922. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  923. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  924. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  925. /* We need to disable the AsyncFlip performance optimisations in order
  926. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  927. * programmed to '1' on all products.
  928. *
  929. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  930. */
  931. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  932. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  933. /* Required for the hardware to program scanline values for waiting */
  934. /* WaEnableFlushTlbInvalidationMode:snb */
  935. if (INTEL_INFO(dev)->gen == 6)
  936. I915_WRITE(GFX_MODE,
  937. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  938. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  939. if (IS_GEN7(dev))
  940. I915_WRITE(GFX_MODE_GEN7,
  941. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  942. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  943. if (IS_GEN6(dev)) {
  944. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  945. * "If this bit is set, STCunit will have LRA as replacement
  946. * policy. [...] This bit must be reset. LRA replacement
  947. * policy is not supported."
  948. */
  949. I915_WRITE(CACHE_MODE_0,
  950. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  951. }
  952. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
  953. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  954. if (HAS_L3_DPF(dev))
  955. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  956. return init_workarounds_ring(ring);
  957. }
  958. static void render_ring_cleanup(struct intel_engine_cs *ring)
  959. {
  960. struct drm_device *dev = ring->dev;
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. if (dev_priv->semaphore_obj) {
  963. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  964. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  965. dev_priv->semaphore_obj = NULL;
  966. }
  967. intel_fini_pipe_control(ring);
  968. }
  969. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  970. unsigned int num_dwords)
  971. {
  972. #define MBOX_UPDATE_DWORDS 8
  973. struct drm_device *dev = signaller->dev;
  974. struct drm_i915_private *dev_priv = dev->dev_private;
  975. struct intel_engine_cs *waiter;
  976. int i, ret, num_rings;
  977. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  978. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  979. #undef MBOX_UPDATE_DWORDS
  980. ret = intel_ring_begin(signaller, num_dwords);
  981. if (ret)
  982. return ret;
  983. for_each_ring(waiter, dev_priv, i) {
  984. u32 seqno;
  985. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  986. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  987. continue;
  988. seqno = i915_gem_request_get_seqno(
  989. signaller->outstanding_lazy_request);
  990. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  991. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  992. PIPE_CONTROL_QW_WRITE |
  993. PIPE_CONTROL_FLUSH_ENABLE);
  994. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  995. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  996. intel_ring_emit(signaller, seqno);
  997. intel_ring_emit(signaller, 0);
  998. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  999. MI_SEMAPHORE_TARGET(waiter->id));
  1000. intel_ring_emit(signaller, 0);
  1001. }
  1002. return 0;
  1003. }
  1004. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  1005. unsigned int num_dwords)
  1006. {
  1007. #define MBOX_UPDATE_DWORDS 6
  1008. struct drm_device *dev = signaller->dev;
  1009. struct drm_i915_private *dev_priv = dev->dev_private;
  1010. struct intel_engine_cs *waiter;
  1011. int i, ret, num_rings;
  1012. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1013. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1014. #undef MBOX_UPDATE_DWORDS
  1015. ret = intel_ring_begin(signaller, num_dwords);
  1016. if (ret)
  1017. return ret;
  1018. for_each_ring(waiter, dev_priv, i) {
  1019. u32 seqno;
  1020. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1021. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1022. continue;
  1023. seqno = i915_gem_request_get_seqno(
  1024. signaller->outstanding_lazy_request);
  1025. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1026. MI_FLUSH_DW_OP_STOREDW);
  1027. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1028. MI_FLUSH_DW_USE_GTT);
  1029. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1030. intel_ring_emit(signaller, seqno);
  1031. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1032. MI_SEMAPHORE_TARGET(waiter->id));
  1033. intel_ring_emit(signaller, 0);
  1034. }
  1035. return 0;
  1036. }
  1037. static int gen6_signal(struct intel_engine_cs *signaller,
  1038. unsigned int num_dwords)
  1039. {
  1040. struct drm_device *dev = signaller->dev;
  1041. struct drm_i915_private *dev_priv = dev->dev_private;
  1042. struct intel_engine_cs *useless;
  1043. int i, ret, num_rings;
  1044. #define MBOX_UPDATE_DWORDS 3
  1045. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1046. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1047. #undef MBOX_UPDATE_DWORDS
  1048. ret = intel_ring_begin(signaller, num_dwords);
  1049. if (ret)
  1050. return ret;
  1051. for_each_ring(useless, dev_priv, i) {
  1052. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1053. if (mbox_reg != GEN6_NOSYNC) {
  1054. u32 seqno = i915_gem_request_get_seqno(
  1055. signaller->outstanding_lazy_request);
  1056. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1057. intel_ring_emit(signaller, mbox_reg);
  1058. intel_ring_emit(signaller, seqno);
  1059. }
  1060. }
  1061. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1062. if (num_rings % 2 == 0)
  1063. intel_ring_emit(signaller, MI_NOOP);
  1064. return 0;
  1065. }
  1066. /**
  1067. * gen6_add_request - Update the semaphore mailbox registers
  1068. *
  1069. * @ring - ring that is adding a request
  1070. * @seqno - return seqno stuck into the ring
  1071. *
  1072. * Update the mailbox registers in the *other* rings with the current seqno.
  1073. * This acts like a signal in the canonical semaphore.
  1074. */
  1075. static int
  1076. gen6_add_request(struct intel_engine_cs *ring)
  1077. {
  1078. int ret;
  1079. if (ring->semaphore.signal)
  1080. ret = ring->semaphore.signal(ring, 4);
  1081. else
  1082. ret = intel_ring_begin(ring, 4);
  1083. if (ret)
  1084. return ret;
  1085. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1086. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1087. intel_ring_emit(ring,
  1088. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1089. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1090. __intel_ring_advance(ring);
  1091. return 0;
  1092. }
  1093. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1094. u32 seqno)
  1095. {
  1096. struct drm_i915_private *dev_priv = dev->dev_private;
  1097. return dev_priv->last_seqno < seqno;
  1098. }
  1099. /**
  1100. * intel_ring_sync - sync the waiter to the signaller on seqno
  1101. *
  1102. * @waiter - ring that is waiting
  1103. * @signaller - ring which has, or will signal
  1104. * @seqno - seqno which the waiter will block on
  1105. */
  1106. static int
  1107. gen8_ring_sync(struct intel_engine_cs *waiter,
  1108. struct intel_engine_cs *signaller,
  1109. u32 seqno)
  1110. {
  1111. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1112. int ret;
  1113. ret = intel_ring_begin(waiter, 4);
  1114. if (ret)
  1115. return ret;
  1116. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1117. MI_SEMAPHORE_GLOBAL_GTT |
  1118. MI_SEMAPHORE_POLL |
  1119. MI_SEMAPHORE_SAD_GTE_SDD);
  1120. intel_ring_emit(waiter, seqno);
  1121. intel_ring_emit(waiter,
  1122. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1123. intel_ring_emit(waiter,
  1124. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1125. intel_ring_advance(waiter);
  1126. return 0;
  1127. }
  1128. static int
  1129. gen6_ring_sync(struct intel_engine_cs *waiter,
  1130. struct intel_engine_cs *signaller,
  1131. u32 seqno)
  1132. {
  1133. u32 dw1 = MI_SEMAPHORE_MBOX |
  1134. MI_SEMAPHORE_COMPARE |
  1135. MI_SEMAPHORE_REGISTER;
  1136. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1137. int ret;
  1138. /* Throughout all of the GEM code, seqno passed implies our current
  1139. * seqno is >= the last seqno executed. However for hardware the
  1140. * comparison is strictly greater than.
  1141. */
  1142. seqno -= 1;
  1143. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1144. ret = intel_ring_begin(waiter, 4);
  1145. if (ret)
  1146. return ret;
  1147. /* If seqno wrap happened, omit the wait with no-ops */
  1148. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1149. intel_ring_emit(waiter, dw1 | wait_mbox);
  1150. intel_ring_emit(waiter, seqno);
  1151. intel_ring_emit(waiter, 0);
  1152. intel_ring_emit(waiter, MI_NOOP);
  1153. } else {
  1154. intel_ring_emit(waiter, MI_NOOP);
  1155. intel_ring_emit(waiter, MI_NOOP);
  1156. intel_ring_emit(waiter, MI_NOOP);
  1157. intel_ring_emit(waiter, MI_NOOP);
  1158. }
  1159. intel_ring_advance(waiter);
  1160. return 0;
  1161. }
  1162. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1163. do { \
  1164. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1165. PIPE_CONTROL_DEPTH_STALL); \
  1166. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1167. intel_ring_emit(ring__, 0); \
  1168. intel_ring_emit(ring__, 0); \
  1169. } while (0)
  1170. static int
  1171. pc_render_add_request(struct intel_engine_cs *ring)
  1172. {
  1173. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1174. int ret;
  1175. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1176. * incoherent with writes to memory, i.e. completely fubar,
  1177. * so we need to use PIPE_NOTIFY instead.
  1178. *
  1179. * However, we also need to workaround the qword write
  1180. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1181. * memory before requesting an interrupt.
  1182. */
  1183. ret = intel_ring_begin(ring, 32);
  1184. if (ret)
  1185. return ret;
  1186. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1187. PIPE_CONTROL_WRITE_FLUSH |
  1188. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1189. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1190. intel_ring_emit(ring,
  1191. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1192. intel_ring_emit(ring, 0);
  1193. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1194. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1195. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1196. scratch_addr += 2 * CACHELINE_BYTES;
  1197. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1198. scratch_addr += 2 * CACHELINE_BYTES;
  1199. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1200. scratch_addr += 2 * CACHELINE_BYTES;
  1201. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1202. scratch_addr += 2 * CACHELINE_BYTES;
  1203. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1204. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1205. PIPE_CONTROL_WRITE_FLUSH |
  1206. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1207. PIPE_CONTROL_NOTIFY);
  1208. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1209. intel_ring_emit(ring,
  1210. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1211. intel_ring_emit(ring, 0);
  1212. __intel_ring_advance(ring);
  1213. return 0;
  1214. }
  1215. static u32
  1216. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1217. {
  1218. /* Workaround to force correct ordering between irq and seqno writes on
  1219. * ivb (and maybe also on snb) by reading from a CS register (like
  1220. * ACTHD) before reading the status page. */
  1221. if (!lazy_coherency) {
  1222. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1223. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1224. }
  1225. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1226. }
  1227. static u32
  1228. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1229. {
  1230. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1231. }
  1232. static void
  1233. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1234. {
  1235. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1236. }
  1237. static u32
  1238. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1239. {
  1240. return ring->scratch.cpu_page[0];
  1241. }
  1242. static void
  1243. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1244. {
  1245. ring->scratch.cpu_page[0] = seqno;
  1246. }
  1247. static bool
  1248. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1249. {
  1250. struct drm_device *dev = ring->dev;
  1251. struct drm_i915_private *dev_priv = dev->dev_private;
  1252. unsigned long flags;
  1253. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1254. return false;
  1255. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1256. if (ring->irq_refcount++ == 0)
  1257. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1258. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1259. return true;
  1260. }
  1261. static void
  1262. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1263. {
  1264. struct drm_device *dev = ring->dev;
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. unsigned long flags;
  1267. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1268. if (--ring->irq_refcount == 0)
  1269. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1270. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1271. }
  1272. static bool
  1273. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1274. {
  1275. struct drm_device *dev = ring->dev;
  1276. struct drm_i915_private *dev_priv = dev->dev_private;
  1277. unsigned long flags;
  1278. if (!intel_irqs_enabled(dev_priv))
  1279. return false;
  1280. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1281. if (ring->irq_refcount++ == 0) {
  1282. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1283. I915_WRITE(IMR, dev_priv->irq_mask);
  1284. POSTING_READ(IMR);
  1285. }
  1286. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1287. return true;
  1288. }
  1289. static void
  1290. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1291. {
  1292. struct drm_device *dev = ring->dev;
  1293. struct drm_i915_private *dev_priv = dev->dev_private;
  1294. unsigned long flags;
  1295. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1296. if (--ring->irq_refcount == 0) {
  1297. dev_priv->irq_mask |= ring->irq_enable_mask;
  1298. I915_WRITE(IMR, dev_priv->irq_mask);
  1299. POSTING_READ(IMR);
  1300. }
  1301. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1302. }
  1303. static bool
  1304. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1305. {
  1306. struct drm_device *dev = ring->dev;
  1307. struct drm_i915_private *dev_priv = dev->dev_private;
  1308. unsigned long flags;
  1309. if (!intel_irqs_enabled(dev_priv))
  1310. return false;
  1311. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1312. if (ring->irq_refcount++ == 0) {
  1313. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1314. I915_WRITE16(IMR, dev_priv->irq_mask);
  1315. POSTING_READ16(IMR);
  1316. }
  1317. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1318. return true;
  1319. }
  1320. static void
  1321. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1322. {
  1323. struct drm_device *dev = ring->dev;
  1324. struct drm_i915_private *dev_priv = dev->dev_private;
  1325. unsigned long flags;
  1326. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1327. if (--ring->irq_refcount == 0) {
  1328. dev_priv->irq_mask |= ring->irq_enable_mask;
  1329. I915_WRITE16(IMR, dev_priv->irq_mask);
  1330. POSTING_READ16(IMR);
  1331. }
  1332. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1333. }
  1334. static int
  1335. bsd_ring_flush(struct intel_engine_cs *ring,
  1336. u32 invalidate_domains,
  1337. u32 flush_domains)
  1338. {
  1339. int ret;
  1340. ret = intel_ring_begin(ring, 2);
  1341. if (ret)
  1342. return ret;
  1343. intel_ring_emit(ring, MI_FLUSH);
  1344. intel_ring_emit(ring, MI_NOOP);
  1345. intel_ring_advance(ring);
  1346. return 0;
  1347. }
  1348. static int
  1349. i9xx_add_request(struct intel_engine_cs *ring)
  1350. {
  1351. int ret;
  1352. ret = intel_ring_begin(ring, 4);
  1353. if (ret)
  1354. return ret;
  1355. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1356. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1357. intel_ring_emit(ring,
  1358. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1359. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1360. __intel_ring_advance(ring);
  1361. return 0;
  1362. }
  1363. static bool
  1364. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1365. {
  1366. struct drm_device *dev = ring->dev;
  1367. struct drm_i915_private *dev_priv = dev->dev_private;
  1368. unsigned long flags;
  1369. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1370. return false;
  1371. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1372. if (ring->irq_refcount++ == 0) {
  1373. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1374. I915_WRITE_IMR(ring,
  1375. ~(ring->irq_enable_mask |
  1376. GT_PARITY_ERROR(dev)));
  1377. else
  1378. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1379. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1380. }
  1381. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1382. return true;
  1383. }
  1384. static void
  1385. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1386. {
  1387. struct drm_device *dev = ring->dev;
  1388. struct drm_i915_private *dev_priv = dev->dev_private;
  1389. unsigned long flags;
  1390. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1391. if (--ring->irq_refcount == 0) {
  1392. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1393. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1394. else
  1395. I915_WRITE_IMR(ring, ~0);
  1396. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1397. }
  1398. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1399. }
  1400. static bool
  1401. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1402. {
  1403. struct drm_device *dev = ring->dev;
  1404. struct drm_i915_private *dev_priv = dev->dev_private;
  1405. unsigned long flags;
  1406. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1407. return false;
  1408. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1409. if (ring->irq_refcount++ == 0) {
  1410. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1411. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1412. }
  1413. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1414. return true;
  1415. }
  1416. static void
  1417. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1418. {
  1419. struct drm_device *dev = ring->dev;
  1420. struct drm_i915_private *dev_priv = dev->dev_private;
  1421. unsigned long flags;
  1422. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1423. if (--ring->irq_refcount == 0) {
  1424. I915_WRITE_IMR(ring, ~0);
  1425. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1426. }
  1427. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1428. }
  1429. static bool
  1430. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1431. {
  1432. struct drm_device *dev = ring->dev;
  1433. struct drm_i915_private *dev_priv = dev->dev_private;
  1434. unsigned long flags;
  1435. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1436. return false;
  1437. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1438. if (ring->irq_refcount++ == 0) {
  1439. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1440. I915_WRITE_IMR(ring,
  1441. ~(ring->irq_enable_mask |
  1442. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1443. } else {
  1444. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1445. }
  1446. POSTING_READ(RING_IMR(ring->mmio_base));
  1447. }
  1448. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1449. return true;
  1450. }
  1451. static void
  1452. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1453. {
  1454. struct drm_device *dev = ring->dev;
  1455. struct drm_i915_private *dev_priv = dev->dev_private;
  1456. unsigned long flags;
  1457. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1458. if (--ring->irq_refcount == 0) {
  1459. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1460. I915_WRITE_IMR(ring,
  1461. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1462. } else {
  1463. I915_WRITE_IMR(ring, ~0);
  1464. }
  1465. POSTING_READ(RING_IMR(ring->mmio_base));
  1466. }
  1467. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1468. }
  1469. static int
  1470. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1471. u64 offset, u32 length,
  1472. unsigned dispatch_flags)
  1473. {
  1474. int ret;
  1475. ret = intel_ring_begin(ring, 2);
  1476. if (ret)
  1477. return ret;
  1478. intel_ring_emit(ring,
  1479. MI_BATCH_BUFFER_START |
  1480. MI_BATCH_GTT |
  1481. (dispatch_flags & I915_DISPATCH_SECURE ?
  1482. 0 : MI_BATCH_NON_SECURE_I965));
  1483. intel_ring_emit(ring, offset);
  1484. intel_ring_advance(ring);
  1485. return 0;
  1486. }
  1487. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1488. #define I830_BATCH_LIMIT (256*1024)
  1489. #define I830_TLB_ENTRIES (2)
  1490. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1491. static int
  1492. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1493. u64 offset, u32 len,
  1494. unsigned dispatch_flags)
  1495. {
  1496. u32 cs_offset = ring->scratch.gtt_offset;
  1497. int ret;
  1498. ret = intel_ring_begin(ring, 6);
  1499. if (ret)
  1500. return ret;
  1501. /* Evict the invalid PTE TLBs */
  1502. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1503. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1504. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1505. intel_ring_emit(ring, cs_offset);
  1506. intel_ring_emit(ring, 0xdeadbeef);
  1507. intel_ring_emit(ring, MI_NOOP);
  1508. intel_ring_advance(ring);
  1509. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1510. if (len > I830_BATCH_LIMIT)
  1511. return -ENOSPC;
  1512. ret = intel_ring_begin(ring, 6 + 2);
  1513. if (ret)
  1514. return ret;
  1515. /* Blit the batch (which has now all relocs applied) to the
  1516. * stable batch scratch bo area (so that the CS never
  1517. * stumbles over its tlb invalidation bug) ...
  1518. */
  1519. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1520. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1521. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1522. intel_ring_emit(ring, cs_offset);
  1523. intel_ring_emit(ring, 4096);
  1524. intel_ring_emit(ring, offset);
  1525. intel_ring_emit(ring, MI_FLUSH);
  1526. intel_ring_emit(ring, MI_NOOP);
  1527. intel_ring_advance(ring);
  1528. /* ... and execute it. */
  1529. offset = cs_offset;
  1530. }
  1531. ret = intel_ring_begin(ring, 4);
  1532. if (ret)
  1533. return ret;
  1534. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1535. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1536. 0 : MI_BATCH_NON_SECURE));
  1537. intel_ring_emit(ring, offset + len - 8);
  1538. intel_ring_emit(ring, MI_NOOP);
  1539. intel_ring_advance(ring);
  1540. return 0;
  1541. }
  1542. static int
  1543. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1544. u64 offset, u32 len,
  1545. unsigned dispatch_flags)
  1546. {
  1547. int ret;
  1548. ret = intel_ring_begin(ring, 2);
  1549. if (ret)
  1550. return ret;
  1551. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1552. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1553. 0 : MI_BATCH_NON_SECURE));
  1554. intel_ring_advance(ring);
  1555. return 0;
  1556. }
  1557. static void cleanup_status_page(struct intel_engine_cs *ring)
  1558. {
  1559. struct drm_i915_gem_object *obj;
  1560. obj = ring->status_page.obj;
  1561. if (obj == NULL)
  1562. return;
  1563. kunmap(sg_page(obj->pages->sgl));
  1564. i915_gem_object_ggtt_unpin(obj);
  1565. drm_gem_object_unreference(&obj->base);
  1566. ring->status_page.obj = NULL;
  1567. }
  1568. static int init_status_page(struct intel_engine_cs *ring)
  1569. {
  1570. struct drm_i915_gem_object *obj;
  1571. if ((obj = ring->status_page.obj) == NULL) {
  1572. unsigned flags;
  1573. int ret;
  1574. obj = i915_gem_alloc_object(ring->dev, 4096);
  1575. if (obj == NULL) {
  1576. DRM_ERROR("Failed to allocate status page\n");
  1577. return -ENOMEM;
  1578. }
  1579. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1580. if (ret)
  1581. goto err_unref;
  1582. flags = 0;
  1583. if (!HAS_LLC(ring->dev))
  1584. /* On g33, we cannot place HWS above 256MiB, so
  1585. * restrict its pinning to the low mappable arena.
  1586. * Though this restriction is not documented for
  1587. * gen4, gen5, or byt, they also behave similarly
  1588. * and hang if the HWS is placed at the top of the
  1589. * GTT. To generalise, it appears that all !llc
  1590. * platforms have issues with us placing the HWS
  1591. * above the mappable region (even though we never
  1592. * actualy map it).
  1593. */
  1594. flags |= PIN_MAPPABLE;
  1595. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1596. if (ret) {
  1597. err_unref:
  1598. drm_gem_object_unreference(&obj->base);
  1599. return ret;
  1600. }
  1601. ring->status_page.obj = obj;
  1602. }
  1603. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1604. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1605. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1606. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1607. ring->name, ring->status_page.gfx_addr);
  1608. return 0;
  1609. }
  1610. static int init_phys_status_page(struct intel_engine_cs *ring)
  1611. {
  1612. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1613. if (!dev_priv->status_page_dmah) {
  1614. dev_priv->status_page_dmah =
  1615. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1616. if (!dev_priv->status_page_dmah)
  1617. return -ENOMEM;
  1618. }
  1619. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1620. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1621. return 0;
  1622. }
  1623. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1624. {
  1625. iounmap(ringbuf->virtual_start);
  1626. ringbuf->virtual_start = NULL;
  1627. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1628. }
  1629. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1630. struct intel_ringbuffer *ringbuf)
  1631. {
  1632. struct drm_i915_private *dev_priv = to_i915(dev);
  1633. struct drm_i915_gem_object *obj = ringbuf->obj;
  1634. int ret;
  1635. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1636. if (ret)
  1637. return ret;
  1638. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1639. if (ret) {
  1640. i915_gem_object_ggtt_unpin(obj);
  1641. return ret;
  1642. }
  1643. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1644. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1645. if (ringbuf->virtual_start == NULL) {
  1646. i915_gem_object_ggtt_unpin(obj);
  1647. return -EINVAL;
  1648. }
  1649. return 0;
  1650. }
  1651. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1652. {
  1653. drm_gem_object_unreference(&ringbuf->obj->base);
  1654. ringbuf->obj = NULL;
  1655. }
  1656. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1657. struct intel_ringbuffer *ringbuf)
  1658. {
  1659. struct drm_i915_gem_object *obj;
  1660. obj = NULL;
  1661. if (!HAS_LLC(dev))
  1662. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1663. if (obj == NULL)
  1664. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1665. if (obj == NULL)
  1666. return -ENOMEM;
  1667. /* mark ring buffers as read-only from GPU side by default */
  1668. obj->gt_ro = 1;
  1669. ringbuf->obj = obj;
  1670. return 0;
  1671. }
  1672. static int intel_init_ring_buffer(struct drm_device *dev,
  1673. struct intel_engine_cs *ring)
  1674. {
  1675. struct intel_ringbuffer *ringbuf;
  1676. int ret;
  1677. WARN_ON(ring->buffer);
  1678. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1679. if (!ringbuf)
  1680. return -ENOMEM;
  1681. ring->buffer = ringbuf;
  1682. ring->dev = dev;
  1683. INIT_LIST_HEAD(&ring->active_list);
  1684. INIT_LIST_HEAD(&ring->request_list);
  1685. INIT_LIST_HEAD(&ring->execlist_queue);
  1686. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1687. ringbuf->size = 32 * PAGE_SIZE;
  1688. ringbuf->ring = ring;
  1689. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1690. init_waitqueue_head(&ring->irq_queue);
  1691. if (I915_NEED_GFX_HWS(dev)) {
  1692. ret = init_status_page(ring);
  1693. if (ret)
  1694. goto error;
  1695. } else {
  1696. BUG_ON(ring->id != RCS);
  1697. ret = init_phys_status_page(ring);
  1698. if (ret)
  1699. goto error;
  1700. }
  1701. WARN_ON(ringbuf->obj);
  1702. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1703. if (ret) {
  1704. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1705. ring->name, ret);
  1706. goto error;
  1707. }
  1708. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1709. if (ret) {
  1710. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1711. ring->name, ret);
  1712. intel_destroy_ringbuffer_obj(ringbuf);
  1713. goto error;
  1714. }
  1715. /* Workaround an erratum on the i830 which causes a hang if
  1716. * the TAIL pointer points to within the last 2 cachelines
  1717. * of the buffer.
  1718. */
  1719. ringbuf->effective_size = ringbuf->size;
  1720. if (IS_I830(dev) || IS_845G(dev))
  1721. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1722. ret = i915_cmd_parser_init_ring(ring);
  1723. if (ret)
  1724. goto error;
  1725. return 0;
  1726. error:
  1727. kfree(ringbuf);
  1728. ring->buffer = NULL;
  1729. return ret;
  1730. }
  1731. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1732. {
  1733. struct drm_i915_private *dev_priv;
  1734. struct intel_ringbuffer *ringbuf;
  1735. if (!intel_ring_initialized(ring))
  1736. return;
  1737. dev_priv = to_i915(ring->dev);
  1738. ringbuf = ring->buffer;
  1739. intel_stop_ring_buffer(ring);
  1740. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1741. intel_unpin_ringbuffer_obj(ringbuf);
  1742. intel_destroy_ringbuffer_obj(ringbuf);
  1743. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1744. if (ring->cleanup)
  1745. ring->cleanup(ring);
  1746. cleanup_status_page(ring);
  1747. i915_cmd_parser_fini_ring(ring);
  1748. i915_gem_batch_pool_fini(&ring->batch_pool);
  1749. kfree(ringbuf);
  1750. ring->buffer = NULL;
  1751. }
  1752. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1753. {
  1754. struct intel_ringbuffer *ringbuf = ring->buffer;
  1755. struct drm_i915_gem_request *request;
  1756. unsigned space;
  1757. int ret;
  1758. /* The whole point of reserving space is to not wait! */
  1759. WARN_ON(ringbuf->reserved_in_use);
  1760. if (intel_ring_space(ringbuf) >= n)
  1761. return 0;
  1762. list_for_each_entry(request, &ring->request_list, list) {
  1763. space = __intel_ring_space(request->postfix, ringbuf->tail,
  1764. ringbuf->size);
  1765. if (space >= n)
  1766. break;
  1767. }
  1768. if (WARN_ON(&request->list == &ring->request_list))
  1769. return -ENOSPC;
  1770. ret = i915_wait_request(request);
  1771. if (ret)
  1772. return ret;
  1773. ringbuf->space = space;
  1774. return 0;
  1775. }
  1776. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1777. {
  1778. uint32_t __iomem *virt;
  1779. struct intel_ringbuffer *ringbuf = ring->buffer;
  1780. int rem = ringbuf->size - ringbuf->tail;
  1781. /* Can't wrap if space has already been reserved! */
  1782. WARN_ON(ringbuf->reserved_in_use);
  1783. if (ringbuf->space < rem) {
  1784. int ret = ring_wait_for_space(ring, rem);
  1785. if (ret)
  1786. return ret;
  1787. }
  1788. virt = ringbuf->virtual_start + ringbuf->tail;
  1789. rem /= 4;
  1790. while (rem--)
  1791. iowrite32(MI_NOOP, virt++);
  1792. ringbuf->tail = 0;
  1793. intel_ring_update_space(ringbuf);
  1794. return 0;
  1795. }
  1796. int intel_ring_idle(struct intel_engine_cs *ring)
  1797. {
  1798. struct drm_i915_gem_request *req;
  1799. /* We need to add any requests required to flush the objects and ring */
  1800. WARN_ON(ring->outstanding_lazy_request);
  1801. if (ring->outstanding_lazy_request)
  1802. i915_add_request(ring->outstanding_lazy_request);
  1803. /* Wait upon the last request to be completed */
  1804. if (list_empty(&ring->request_list))
  1805. return 0;
  1806. req = list_entry(ring->request_list.prev,
  1807. struct drm_i915_gem_request,
  1808. list);
  1809. /* Make sure we do not trigger any retires */
  1810. return __i915_wait_request(req,
  1811. atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
  1812. to_i915(ring->dev)->mm.interruptible,
  1813. NULL, NULL);
  1814. }
  1815. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1816. {
  1817. request->ringbuf = request->ring->buffer;
  1818. return 0;
  1819. }
  1820. void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
  1821. {
  1822. /* NB: Until request management is fully tidied up and the OLR is
  1823. * removed, there are too many ways for get false hits on this
  1824. * anti-recursion check! */
  1825. /*WARN_ON(ringbuf->reserved_size);*/
  1826. WARN_ON(ringbuf->reserved_in_use);
  1827. ringbuf->reserved_size = size;
  1828. /*
  1829. * Really need to call _begin() here but that currently leads to
  1830. * recursion problems! This will be fixed later but for now just
  1831. * return and hope for the best. Note that there is only a real
  1832. * problem if the create of the request never actually calls _begin()
  1833. * but if they are not submitting any work then why did they create
  1834. * the request in the first place?
  1835. */
  1836. }
  1837. void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
  1838. {
  1839. WARN_ON(ringbuf->reserved_in_use);
  1840. ringbuf->reserved_size = 0;
  1841. ringbuf->reserved_in_use = false;
  1842. }
  1843. void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
  1844. {
  1845. WARN_ON(ringbuf->reserved_in_use);
  1846. ringbuf->reserved_in_use = true;
  1847. ringbuf->reserved_tail = ringbuf->tail;
  1848. }
  1849. void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
  1850. {
  1851. WARN_ON(!ringbuf->reserved_in_use);
  1852. WARN(ringbuf->tail > ringbuf->reserved_tail + ringbuf->reserved_size,
  1853. "request reserved size too small: %d vs %d!\n",
  1854. ringbuf->tail - ringbuf->reserved_tail, ringbuf->reserved_size);
  1855. ringbuf->reserved_size = 0;
  1856. ringbuf->reserved_in_use = false;
  1857. }
  1858. static int __intel_ring_prepare(struct intel_engine_cs *ring, int bytes)
  1859. {
  1860. struct intel_ringbuffer *ringbuf = ring->buffer;
  1861. int ret;
  1862. /*
  1863. * Add on the reserved size to the request to make sure that after
  1864. * the intended commands have been emitted, there is guaranteed to
  1865. * still be enough free space to send them to the hardware.
  1866. */
  1867. if (!ringbuf->reserved_in_use)
  1868. bytes += ringbuf->reserved_size;
  1869. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1870. ret = intel_wrap_ring_buffer(ring);
  1871. if (unlikely(ret))
  1872. return ret;
  1873. if(ringbuf->reserved_size) {
  1874. uint32_t size = ringbuf->reserved_size;
  1875. intel_ring_reserved_space_cancel(ringbuf);
  1876. intel_ring_reserved_space_reserve(ringbuf, size);
  1877. }
  1878. }
  1879. if (unlikely(ringbuf->space < bytes)) {
  1880. ret = ring_wait_for_space(ring, bytes);
  1881. if (unlikely(ret))
  1882. return ret;
  1883. }
  1884. return 0;
  1885. }
  1886. int intel_ring_begin(struct intel_engine_cs *ring,
  1887. int num_dwords)
  1888. {
  1889. struct drm_i915_gem_request *req;
  1890. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1891. int ret;
  1892. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1893. dev_priv->mm.interruptible);
  1894. if (ret)
  1895. return ret;
  1896. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1897. if (ret)
  1898. return ret;
  1899. /* Preallocate the olr before touching the ring */
  1900. ret = i915_gem_request_alloc(ring, ring->default_context, &req);
  1901. if (ret)
  1902. return ret;
  1903. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1904. return 0;
  1905. }
  1906. /* Align the ring tail to a cacheline boundary */
  1907. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1908. {
  1909. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1910. int ret;
  1911. if (num_dwords == 0)
  1912. return 0;
  1913. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1914. ret = intel_ring_begin(ring, num_dwords);
  1915. if (ret)
  1916. return ret;
  1917. while (num_dwords--)
  1918. intel_ring_emit(ring, MI_NOOP);
  1919. intel_ring_advance(ring);
  1920. return 0;
  1921. }
  1922. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1923. {
  1924. struct drm_device *dev = ring->dev;
  1925. struct drm_i915_private *dev_priv = dev->dev_private;
  1926. BUG_ON(ring->outstanding_lazy_request);
  1927. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1928. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1929. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1930. if (HAS_VEBOX(dev))
  1931. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1932. }
  1933. ring->set_seqno(ring, seqno);
  1934. ring->hangcheck.seqno = seqno;
  1935. }
  1936. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1937. u32 value)
  1938. {
  1939. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1940. /* Every tail move must follow the sequence below */
  1941. /* Disable notification that the ring is IDLE. The GT
  1942. * will then assume that it is busy and bring it out of rc6.
  1943. */
  1944. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1945. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1946. /* Clear the context id. Here be magic! */
  1947. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1948. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1949. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1950. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1951. 50))
  1952. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1953. /* Now that the ring is fully powered up, update the tail */
  1954. I915_WRITE_TAIL(ring, value);
  1955. POSTING_READ(RING_TAIL(ring->mmio_base));
  1956. /* Let the ring send IDLE messages to the GT again,
  1957. * and so let it sleep to conserve power when idle.
  1958. */
  1959. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1960. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1961. }
  1962. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1963. u32 invalidate, u32 flush)
  1964. {
  1965. uint32_t cmd;
  1966. int ret;
  1967. ret = intel_ring_begin(ring, 4);
  1968. if (ret)
  1969. return ret;
  1970. cmd = MI_FLUSH_DW;
  1971. if (INTEL_INFO(ring->dev)->gen >= 8)
  1972. cmd += 1;
  1973. /* We always require a command barrier so that subsequent
  1974. * commands, such as breadcrumb interrupts, are strictly ordered
  1975. * wrt the contents of the write cache being flushed to memory
  1976. * (and thus being coherent from the CPU).
  1977. */
  1978. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1979. /*
  1980. * Bspec vol 1c.5 - video engine command streamer:
  1981. * "If ENABLED, all TLBs will be invalidated once the flush
  1982. * operation is complete. This bit is only valid when the
  1983. * Post-Sync Operation field is a value of 1h or 3h."
  1984. */
  1985. if (invalidate & I915_GEM_GPU_DOMAINS)
  1986. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1987. intel_ring_emit(ring, cmd);
  1988. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1989. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1990. intel_ring_emit(ring, 0); /* upper addr */
  1991. intel_ring_emit(ring, 0); /* value */
  1992. } else {
  1993. intel_ring_emit(ring, 0);
  1994. intel_ring_emit(ring, MI_NOOP);
  1995. }
  1996. intel_ring_advance(ring);
  1997. return 0;
  1998. }
  1999. static int
  2000. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  2001. u64 offset, u32 len,
  2002. unsigned dispatch_flags)
  2003. {
  2004. bool ppgtt = USES_PPGTT(ring->dev) &&
  2005. !(dispatch_flags & I915_DISPATCH_SECURE);
  2006. int ret;
  2007. ret = intel_ring_begin(ring, 4);
  2008. if (ret)
  2009. return ret;
  2010. /* FIXME(BDW): Address space and security selectors. */
  2011. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  2012. intel_ring_emit(ring, lower_32_bits(offset));
  2013. intel_ring_emit(ring, upper_32_bits(offset));
  2014. intel_ring_emit(ring, MI_NOOP);
  2015. intel_ring_advance(ring);
  2016. return 0;
  2017. }
  2018. static int
  2019. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  2020. u64 offset, u32 len,
  2021. unsigned dispatch_flags)
  2022. {
  2023. int ret;
  2024. ret = intel_ring_begin(ring, 2);
  2025. if (ret)
  2026. return ret;
  2027. intel_ring_emit(ring,
  2028. MI_BATCH_BUFFER_START |
  2029. (dispatch_flags & I915_DISPATCH_SECURE ?
  2030. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  2031. /* bit0-7 is the length on GEN6+ */
  2032. intel_ring_emit(ring, offset);
  2033. intel_ring_advance(ring);
  2034. return 0;
  2035. }
  2036. static int
  2037. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  2038. u64 offset, u32 len,
  2039. unsigned dispatch_flags)
  2040. {
  2041. int ret;
  2042. ret = intel_ring_begin(ring, 2);
  2043. if (ret)
  2044. return ret;
  2045. intel_ring_emit(ring,
  2046. MI_BATCH_BUFFER_START |
  2047. (dispatch_flags & I915_DISPATCH_SECURE ?
  2048. 0 : MI_BATCH_NON_SECURE_I965));
  2049. /* bit0-7 is the length on GEN6+ */
  2050. intel_ring_emit(ring, offset);
  2051. intel_ring_advance(ring);
  2052. return 0;
  2053. }
  2054. /* Blitter support (SandyBridge+) */
  2055. static int gen6_ring_flush(struct intel_engine_cs *ring,
  2056. u32 invalidate, u32 flush)
  2057. {
  2058. struct drm_device *dev = ring->dev;
  2059. uint32_t cmd;
  2060. int ret;
  2061. ret = intel_ring_begin(ring, 4);
  2062. if (ret)
  2063. return ret;
  2064. cmd = MI_FLUSH_DW;
  2065. if (INTEL_INFO(dev)->gen >= 8)
  2066. cmd += 1;
  2067. /* We always require a command barrier so that subsequent
  2068. * commands, such as breadcrumb interrupts, are strictly ordered
  2069. * wrt the contents of the write cache being flushed to memory
  2070. * (and thus being coherent from the CPU).
  2071. */
  2072. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2073. /*
  2074. * Bspec vol 1c.3 - blitter engine command streamer:
  2075. * "If ENABLED, all TLBs will be invalidated once the flush
  2076. * operation is complete. This bit is only valid when the
  2077. * Post-Sync Operation field is a value of 1h or 3h."
  2078. */
  2079. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2080. cmd |= MI_INVALIDATE_TLB;
  2081. intel_ring_emit(ring, cmd);
  2082. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2083. if (INTEL_INFO(dev)->gen >= 8) {
  2084. intel_ring_emit(ring, 0); /* upper addr */
  2085. intel_ring_emit(ring, 0); /* value */
  2086. } else {
  2087. intel_ring_emit(ring, 0);
  2088. intel_ring_emit(ring, MI_NOOP);
  2089. }
  2090. intel_ring_advance(ring);
  2091. return 0;
  2092. }
  2093. int intel_init_render_ring_buffer(struct drm_device *dev)
  2094. {
  2095. struct drm_i915_private *dev_priv = dev->dev_private;
  2096. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2097. struct drm_i915_gem_object *obj;
  2098. int ret;
  2099. ring->name = "render ring";
  2100. ring->id = RCS;
  2101. ring->mmio_base = RENDER_RING_BASE;
  2102. if (INTEL_INFO(dev)->gen >= 8) {
  2103. if (i915_semaphore_is_enabled(dev)) {
  2104. obj = i915_gem_alloc_object(dev, 4096);
  2105. if (obj == NULL) {
  2106. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2107. i915.semaphores = 0;
  2108. } else {
  2109. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2110. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2111. if (ret != 0) {
  2112. drm_gem_object_unreference(&obj->base);
  2113. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2114. i915.semaphores = 0;
  2115. } else
  2116. dev_priv->semaphore_obj = obj;
  2117. }
  2118. }
  2119. ring->init_context = intel_rcs_ctx_init;
  2120. ring->add_request = gen6_add_request;
  2121. ring->flush = gen8_render_ring_flush;
  2122. ring->irq_get = gen8_ring_get_irq;
  2123. ring->irq_put = gen8_ring_put_irq;
  2124. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2125. ring->get_seqno = gen6_ring_get_seqno;
  2126. ring->set_seqno = ring_set_seqno;
  2127. if (i915_semaphore_is_enabled(dev)) {
  2128. WARN_ON(!dev_priv->semaphore_obj);
  2129. ring->semaphore.sync_to = gen8_ring_sync;
  2130. ring->semaphore.signal = gen8_rcs_signal;
  2131. GEN8_RING_SEMAPHORE_INIT;
  2132. }
  2133. } else if (INTEL_INFO(dev)->gen >= 6) {
  2134. ring->add_request = gen6_add_request;
  2135. ring->flush = gen7_render_ring_flush;
  2136. if (INTEL_INFO(dev)->gen == 6)
  2137. ring->flush = gen6_render_ring_flush;
  2138. ring->irq_get = gen6_ring_get_irq;
  2139. ring->irq_put = gen6_ring_put_irq;
  2140. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2141. ring->get_seqno = gen6_ring_get_seqno;
  2142. ring->set_seqno = ring_set_seqno;
  2143. if (i915_semaphore_is_enabled(dev)) {
  2144. ring->semaphore.sync_to = gen6_ring_sync;
  2145. ring->semaphore.signal = gen6_signal;
  2146. /*
  2147. * The current semaphore is only applied on pre-gen8
  2148. * platform. And there is no VCS2 ring on the pre-gen8
  2149. * platform. So the semaphore between RCS and VCS2 is
  2150. * initialized as INVALID. Gen8 will initialize the
  2151. * sema between VCS2 and RCS later.
  2152. */
  2153. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2154. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2155. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2156. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2157. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2158. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2159. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2160. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2161. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2162. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2163. }
  2164. } else if (IS_GEN5(dev)) {
  2165. ring->add_request = pc_render_add_request;
  2166. ring->flush = gen4_render_ring_flush;
  2167. ring->get_seqno = pc_render_get_seqno;
  2168. ring->set_seqno = pc_render_set_seqno;
  2169. ring->irq_get = gen5_ring_get_irq;
  2170. ring->irq_put = gen5_ring_put_irq;
  2171. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2172. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2173. } else {
  2174. ring->add_request = i9xx_add_request;
  2175. if (INTEL_INFO(dev)->gen < 4)
  2176. ring->flush = gen2_render_ring_flush;
  2177. else
  2178. ring->flush = gen4_render_ring_flush;
  2179. ring->get_seqno = ring_get_seqno;
  2180. ring->set_seqno = ring_set_seqno;
  2181. if (IS_GEN2(dev)) {
  2182. ring->irq_get = i8xx_ring_get_irq;
  2183. ring->irq_put = i8xx_ring_put_irq;
  2184. } else {
  2185. ring->irq_get = i9xx_ring_get_irq;
  2186. ring->irq_put = i9xx_ring_put_irq;
  2187. }
  2188. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2189. }
  2190. ring->write_tail = ring_write_tail;
  2191. if (IS_HASWELL(dev))
  2192. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2193. else if (IS_GEN8(dev))
  2194. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2195. else if (INTEL_INFO(dev)->gen >= 6)
  2196. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2197. else if (INTEL_INFO(dev)->gen >= 4)
  2198. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2199. else if (IS_I830(dev) || IS_845G(dev))
  2200. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2201. else
  2202. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2203. ring->init_hw = init_render_ring;
  2204. ring->cleanup = render_ring_cleanup;
  2205. /* Workaround batchbuffer to combat CS tlb bug. */
  2206. if (HAS_BROKEN_CS_TLB(dev)) {
  2207. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2208. if (obj == NULL) {
  2209. DRM_ERROR("Failed to allocate batch bo\n");
  2210. return -ENOMEM;
  2211. }
  2212. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2213. if (ret != 0) {
  2214. drm_gem_object_unreference(&obj->base);
  2215. DRM_ERROR("Failed to ping batch bo\n");
  2216. return ret;
  2217. }
  2218. ring->scratch.obj = obj;
  2219. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2220. }
  2221. ret = intel_init_ring_buffer(dev, ring);
  2222. if (ret)
  2223. return ret;
  2224. if (INTEL_INFO(dev)->gen >= 5) {
  2225. ret = intel_init_pipe_control(ring);
  2226. if (ret)
  2227. return ret;
  2228. }
  2229. return 0;
  2230. }
  2231. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2232. {
  2233. struct drm_i915_private *dev_priv = dev->dev_private;
  2234. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2235. ring->name = "bsd ring";
  2236. ring->id = VCS;
  2237. ring->write_tail = ring_write_tail;
  2238. if (INTEL_INFO(dev)->gen >= 6) {
  2239. ring->mmio_base = GEN6_BSD_RING_BASE;
  2240. /* gen6 bsd needs a special wa for tail updates */
  2241. if (IS_GEN6(dev))
  2242. ring->write_tail = gen6_bsd_ring_write_tail;
  2243. ring->flush = gen6_bsd_ring_flush;
  2244. ring->add_request = gen6_add_request;
  2245. ring->get_seqno = gen6_ring_get_seqno;
  2246. ring->set_seqno = ring_set_seqno;
  2247. if (INTEL_INFO(dev)->gen >= 8) {
  2248. ring->irq_enable_mask =
  2249. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2250. ring->irq_get = gen8_ring_get_irq;
  2251. ring->irq_put = gen8_ring_put_irq;
  2252. ring->dispatch_execbuffer =
  2253. gen8_ring_dispatch_execbuffer;
  2254. if (i915_semaphore_is_enabled(dev)) {
  2255. ring->semaphore.sync_to = gen8_ring_sync;
  2256. ring->semaphore.signal = gen8_xcs_signal;
  2257. GEN8_RING_SEMAPHORE_INIT;
  2258. }
  2259. } else {
  2260. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2261. ring->irq_get = gen6_ring_get_irq;
  2262. ring->irq_put = gen6_ring_put_irq;
  2263. ring->dispatch_execbuffer =
  2264. gen6_ring_dispatch_execbuffer;
  2265. if (i915_semaphore_is_enabled(dev)) {
  2266. ring->semaphore.sync_to = gen6_ring_sync;
  2267. ring->semaphore.signal = gen6_signal;
  2268. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2269. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2270. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2271. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2272. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2273. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2274. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2275. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2276. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2277. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2278. }
  2279. }
  2280. } else {
  2281. ring->mmio_base = BSD_RING_BASE;
  2282. ring->flush = bsd_ring_flush;
  2283. ring->add_request = i9xx_add_request;
  2284. ring->get_seqno = ring_get_seqno;
  2285. ring->set_seqno = ring_set_seqno;
  2286. if (IS_GEN5(dev)) {
  2287. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2288. ring->irq_get = gen5_ring_get_irq;
  2289. ring->irq_put = gen5_ring_put_irq;
  2290. } else {
  2291. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2292. ring->irq_get = i9xx_ring_get_irq;
  2293. ring->irq_put = i9xx_ring_put_irq;
  2294. }
  2295. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2296. }
  2297. ring->init_hw = init_ring_common;
  2298. return intel_init_ring_buffer(dev, ring);
  2299. }
  2300. /**
  2301. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2302. */
  2303. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2304. {
  2305. struct drm_i915_private *dev_priv = dev->dev_private;
  2306. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2307. ring->name = "bsd2 ring";
  2308. ring->id = VCS2;
  2309. ring->write_tail = ring_write_tail;
  2310. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2311. ring->flush = gen6_bsd_ring_flush;
  2312. ring->add_request = gen6_add_request;
  2313. ring->get_seqno = gen6_ring_get_seqno;
  2314. ring->set_seqno = ring_set_seqno;
  2315. ring->irq_enable_mask =
  2316. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2317. ring->irq_get = gen8_ring_get_irq;
  2318. ring->irq_put = gen8_ring_put_irq;
  2319. ring->dispatch_execbuffer =
  2320. gen8_ring_dispatch_execbuffer;
  2321. if (i915_semaphore_is_enabled(dev)) {
  2322. ring->semaphore.sync_to = gen8_ring_sync;
  2323. ring->semaphore.signal = gen8_xcs_signal;
  2324. GEN8_RING_SEMAPHORE_INIT;
  2325. }
  2326. ring->init_hw = init_ring_common;
  2327. return intel_init_ring_buffer(dev, ring);
  2328. }
  2329. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2330. {
  2331. struct drm_i915_private *dev_priv = dev->dev_private;
  2332. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2333. ring->name = "blitter ring";
  2334. ring->id = BCS;
  2335. ring->mmio_base = BLT_RING_BASE;
  2336. ring->write_tail = ring_write_tail;
  2337. ring->flush = gen6_ring_flush;
  2338. ring->add_request = gen6_add_request;
  2339. ring->get_seqno = gen6_ring_get_seqno;
  2340. ring->set_seqno = ring_set_seqno;
  2341. if (INTEL_INFO(dev)->gen >= 8) {
  2342. ring->irq_enable_mask =
  2343. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2344. ring->irq_get = gen8_ring_get_irq;
  2345. ring->irq_put = gen8_ring_put_irq;
  2346. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2347. if (i915_semaphore_is_enabled(dev)) {
  2348. ring->semaphore.sync_to = gen8_ring_sync;
  2349. ring->semaphore.signal = gen8_xcs_signal;
  2350. GEN8_RING_SEMAPHORE_INIT;
  2351. }
  2352. } else {
  2353. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2354. ring->irq_get = gen6_ring_get_irq;
  2355. ring->irq_put = gen6_ring_put_irq;
  2356. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2357. if (i915_semaphore_is_enabled(dev)) {
  2358. ring->semaphore.signal = gen6_signal;
  2359. ring->semaphore.sync_to = gen6_ring_sync;
  2360. /*
  2361. * The current semaphore is only applied on pre-gen8
  2362. * platform. And there is no VCS2 ring on the pre-gen8
  2363. * platform. So the semaphore between BCS and VCS2 is
  2364. * initialized as INVALID. Gen8 will initialize the
  2365. * sema between BCS and VCS2 later.
  2366. */
  2367. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2368. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2369. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2370. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2371. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2372. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2373. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2374. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2375. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2376. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2377. }
  2378. }
  2379. ring->init_hw = init_ring_common;
  2380. return intel_init_ring_buffer(dev, ring);
  2381. }
  2382. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2383. {
  2384. struct drm_i915_private *dev_priv = dev->dev_private;
  2385. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2386. ring->name = "video enhancement ring";
  2387. ring->id = VECS;
  2388. ring->mmio_base = VEBOX_RING_BASE;
  2389. ring->write_tail = ring_write_tail;
  2390. ring->flush = gen6_ring_flush;
  2391. ring->add_request = gen6_add_request;
  2392. ring->get_seqno = gen6_ring_get_seqno;
  2393. ring->set_seqno = ring_set_seqno;
  2394. if (INTEL_INFO(dev)->gen >= 8) {
  2395. ring->irq_enable_mask =
  2396. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2397. ring->irq_get = gen8_ring_get_irq;
  2398. ring->irq_put = gen8_ring_put_irq;
  2399. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2400. if (i915_semaphore_is_enabled(dev)) {
  2401. ring->semaphore.sync_to = gen8_ring_sync;
  2402. ring->semaphore.signal = gen8_xcs_signal;
  2403. GEN8_RING_SEMAPHORE_INIT;
  2404. }
  2405. } else {
  2406. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2407. ring->irq_get = hsw_vebox_get_irq;
  2408. ring->irq_put = hsw_vebox_put_irq;
  2409. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2410. if (i915_semaphore_is_enabled(dev)) {
  2411. ring->semaphore.sync_to = gen6_ring_sync;
  2412. ring->semaphore.signal = gen6_signal;
  2413. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2414. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2415. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2416. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2417. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2418. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2419. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2420. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2421. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2422. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2423. }
  2424. }
  2425. ring->init_hw = init_ring_common;
  2426. return intel_init_ring_buffer(dev, ring);
  2427. }
  2428. int
  2429. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2430. {
  2431. int ret;
  2432. if (!ring->gpu_caches_dirty)
  2433. return 0;
  2434. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2435. if (ret)
  2436. return ret;
  2437. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2438. ring->gpu_caches_dirty = false;
  2439. return 0;
  2440. }
  2441. int
  2442. intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
  2443. {
  2444. struct intel_engine_cs *ring = req->ring;
  2445. uint32_t flush_domains;
  2446. int ret;
  2447. flush_domains = 0;
  2448. if (ring->gpu_caches_dirty)
  2449. flush_domains = I915_GEM_GPU_DOMAINS;
  2450. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2451. if (ret)
  2452. return ret;
  2453. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2454. ring->gpu_caches_dirty = false;
  2455. return 0;
  2456. }
  2457. void
  2458. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2459. {
  2460. int ret;
  2461. if (!intel_ring_initialized(ring))
  2462. return;
  2463. ret = intel_ring_idle(ring);
  2464. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2465. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2466. ring->name, ret);
  2467. stop_ring(ring);
  2468. }