i40e_adminq_cmd.h 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_ADMINQ_CMD_H_
  27. #define _I40E_ADMINQ_CMD_H_
  28. /* This header file defines the i40e Admin Queue commands and is shared between
  29. * i40e Firmware and Software.
  30. *
  31. * This file needs to comply with the Linux Kernel coding style.
  32. */
  33. #define I40E_FW_API_VERSION_MAJOR 0x0001
  34. #define I40E_FW_API_VERSION_MINOR 0x0001
  35. struct i40e_aq_desc {
  36. __le16 flags;
  37. __le16 opcode;
  38. __le16 datalen;
  39. __le16 retval;
  40. __le32 cookie_high;
  41. __le32 cookie_low;
  42. union {
  43. struct {
  44. __le32 param0;
  45. __le32 param1;
  46. __le32 param2;
  47. __le32 param3;
  48. } internal;
  49. struct {
  50. __le32 param0;
  51. __le32 param1;
  52. __le32 addr_high;
  53. __le32 addr_low;
  54. } external;
  55. u8 raw[16];
  56. } params;
  57. };
  58. /* Flags sub-structure
  59. * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
  60. * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
  61. */
  62. /* command flags and offsets*/
  63. #define I40E_AQ_FLAG_DD_SHIFT 0
  64. #define I40E_AQ_FLAG_CMP_SHIFT 1
  65. #define I40E_AQ_FLAG_ERR_SHIFT 2
  66. #define I40E_AQ_FLAG_VFE_SHIFT 3
  67. #define I40E_AQ_FLAG_LB_SHIFT 9
  68. #define I40E_AQ_FLAG_RD_SHIFT 10
  69. #define I40E_AQ_FLAG_VFC_SHIFT 11
  70. #define I40E_AQ_FLAG_BUF_SHIFT 12
  71. #define I40E_AQ_FLAG_SI_SHIFT 13
  72. #define I40E_AQ_FLAG_EI_SHIFT 14
  73. #define I40E_AQ_FLAG_FE_SHIFT 15
  74. #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
  75. #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
  76. #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
  77. #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
  78. #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
  79. #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
  80. #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
  81. #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
  82. #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
  83. #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
  84. #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
  85. /* error codes */
  86. enum i40e_admin_queue_err {
  87. I40E_AQ_RC_OK = 0, /* success */
  88. I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
  89. I40E_AQ_RC_ENOENT = 2, /* No such element */
  90. I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
  91. I40E_AQ_RC_EINTR = 4, /* operation interrupted */
  92. I40E_AQ_RC_EIO = 5, /* I/O error */
  93. I40E_AQ_RC_ENXIO = 6, /* No such resource */
  94. I40E_AQ_RC_E2BIG = 7, /* Arg too long */
  95. I40E_AQ_RC_EAGAIN = 8, /* Try again */
  96. I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
  97. I40E_AQ_RC_EACCES = 10, /* Permission denied */
  98. I40E_AQ_RC_EFAULT = 11, /* Bad address */
  99. I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
  100. I40E_AQ_RC_EEXIST = 13, /* object already exists */
  101. I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
  102. I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
  103. I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
  104. I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
  105. I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
  106. I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed because of prev cmd error */
  107. I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
  108. I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
  109. I40E_AQ_RC_EFBIG = 22, /* File too large */
  110. };
  111. /* Admin Queue command opcodes */
  112. enum i40e_admin_queue_opc {
  113. /* aq commands */
  114. i40e_aqc_opc_get_version = 0x0001,
  115. i40e_aqc_opc_driver_version = 0x0002,
  116. i40e_aqc_opc_queue_shutdown = 0x0003,
  117. /* resource ownership */
  118. i40e_aqc_opc_request_resource = 0x0008,
  119. i40e_aqc_opc_release_resource = 0x0009,
  120. i40e_aqc_opc_list_func_capabilities = 0x000A,
  121. i40e_aqc_opc_list_dev_capabilities = 0x000B,
  122. i40e_aqc_opc_set_cppm_configuration = 0x0103,
  123. i40e_aqc_opc_set_arp_proxy_entry = 0x0104,
  124. i40e_aqc_opc_set_ns_proxy_entry = 0x0105,
  125. /* LAA */
  126. i40e_aqc_opc_mng_laa = 0x0106, /* AQ obsolete */
  127. i40e_aqc_opc_mac_address_read = 0x0107,
  128. i40e_aqc_opc_mac_address_write = 0x0108,
  129. /* PXE */
  130. i40e_aqc_opc_clear_pxe_mode = 0x0110,
  131. /* internal switch commands */
  132. i40e_aqc_opc_get_switch_config = 0x0200,
  133. i40e_aqc_opc_add_statistics = 0x0201,
  134. i40e_aqc_opc_remove_statistics = 0x0202,
  135. i40e_aqc_opc_set_port_parameters = 0x0203,
  136. i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
  137. i40e_aqc_opc_add_vsi = 0x0210,
  138. i40e_aqc_opc_update_vsi_parameters = 0x0211,
  139. i40e_aqc_opc_get_vsi_parameters = 0x0212,
  140. i40e_aqc_opc_add_pv = 0x0220,
  141. i40e_aqc_opc_update_pv_parameters = 0x0221,
  142. i40e_aqc_opc_get_pv_parameters = 0x0222,
  143. i40e_aqc_opc_add_veb = 0x0230,
  144. i40e_aqc_opc_update_veb_parameters = 0x0231,
  145. i40e_aqc_opc_get_veb_parameters = 0x0232,
  146. i40e_aqc_opc_delete_element = 0x0243,
  147. i40e_aqc_opc_add_macvlan = 0x0250,
  148. i40e_aqc_opc_remove_macvlan = 0x0251,
  149. i40e_aqc_opc_add_vlan = 0x0252,
  150. i40e_aqc_opc_remove_vlan = 0x0253,
  151. i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
  152. i40e_aqc_opc_add_tag = 0x0255,
  153. i40e_aqc_opc_remove_tag = 0x0256,
  154. i40e_aqc_opc_add_multicast_etag = 0x0257,
  155. i40e_aqc_opc_remove_multicast_etag = 0x0258,
  156. i40e_aqc_opc_update_tag = 0x0259,
  157. i40e_aqc_opc_add_control_packet_filter = 0x025A,
  158. i40e_aqc_opc_remove_control_packet_filter = 0x025B,
  159. i40e_aqc_opc_add_cloud_filters = 0x025C,
  160. i40e_aqc_opc_remove_cloud_filters = 0x025D,
  161. i40e_aqc_opc_add_mirror_rule = 0x0260,
  162. i40e_aqc_opc_delete_mirror_rule = 0x0261,
  163. i40e_aqc_opc_set_storm_control_config = 0x0280,
  164. i40e_aqc_opc_get_storm_control_config = 0x0281,
  165. /* DCB commands */
  166. i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
  167. i40e_aqc_opc_dcb_updated = 0x0302,
  168. /* TX scheduler */
  169. i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
  170. i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
  171. i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
  172. i40e_aqc_opc_query_vsi_bw_config = 0x0408,
  173. i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
  174. i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
  175. i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
  176. i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
  177. i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
  178. i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
  179. i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
  180. i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
  181. i40e_aqc_opc_query_port_ets_config = 0x0419,
  182. i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
  183. i40e_aqc_opc_suspend_port_tx = 0x041B,
  184. i40e_aqc_opc_resume_port_tx = 0x041C,
  185. /* hmc */
  186. i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
  187. i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
  188. /* phy commands*/
  189. i40e_aqc_opc_get_phy_abilities = 0x0600,
  190. i40e_aqc_opc_set_phy_config = 0x0601,
  191. i40e_aqc_opc_set_mac_config = 0x0603,
  192. i40e_aqc_opc_set_link_restart_an = 0x0605,
  193. i40e_aqc_opc_get_link_status = 0x0607,
  194. i40e_aqc_opc_set_phy_int_mask = 0x0613,
  195. i40e_aqc_opc_get_local_advt_reg = 0x0614,
  196. i40e_aqc_opc_set_local_advt_reg = 0x0615,
  197. i40e_aqc_opc_get_partner_advt = 0x0616,
  198. i40e_aqc_opc_set_lb_modes = 0x0618,
  199. i40e_aqc_opc_get_phy_wol_caps = 0x0621,
  200. i40e_aqc_opc_set_phy_reset = 0x0622,
  201. i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
  202. /* NVM commands */
  203. i40e_aqc_opc_nvm_read = 0x0701,
  204. i40e_aqc_opc_nvm_erase = 0x0702,
  205. i40e_aqc_opc_nvm_update = 0x0703,
  206. /* virtualization commands */
  207. i40e_aqc_opc_send_msg_to_pf = 0x0801,
  208. i40e_aqc_opc_send_msg_to_vf = 0x0802,
  209. i40e_aqc_opc_send_msg_to_peer = 0x0803,
  210. /* alternate structure */
  211. i40e_aqc_opc_alternate_write = 0x0900,
  212. i40e_aqc_opc_alternate_write_indirect = 0x0901,
  213. i40e_aqc_opc_alternate_read = 0x0902,
  214. i40e_aqc_opc_alternate_read_indirect = 0x0903,
  215. i40e_aqc_opc_alternate_write_done = 0x0904,
  216. i40e_aqc_opc_alternate_set_mode = 0x0905,
  217. i40e_aqc_opc_alternate_clear_port = 0x0906,
  218. /* LLDP commands */
  219. i40e_aqc_opc_lldp_get_mib = 0x0A00,
  220. i40e_aqc_opc_lldp_update_mib = 0x0A01,
  221. i40e_aqc_opc_lldp_add_tlv = 0x0A02,
  222. i40e_aqc_opc_lldp_update_tlv = 0x0A03,
  223. i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
  224. i40e_aqc_opc_lldp_stop = 0x0A05,
  225. i40e_aqc_opc_lldp_start = 0x0A06,
  226. /* Tunnel commands */
  227. i40e_aqc_opc_add_udp_tunnel = 0x0B00,
  228. i40e_aqc_opc_del_udp_tunnel = 0x0B01,
  229. i40e_aqc_opc_tunnel_key_structure = 0x0B10,
  230. /* Async Events */
  231. i40e_aqc_opc_event_lan_overflow = 0x1001,
  232. /* OEM commands */
  233. i40e_aqc_opc_oem_parameter_change = 0xFE00,
  234. i40e_aqc_opc_oem_device_status_change = 0xFE01,
  235. /* debug commands */
  236. i40e_aqc_opc_debug_get_deviceid = 0xFF00,
  237. i40e_aqc_opc_debug_set_mode = 0xFF01,
  238. i40e_aqc_opc_debug_read_reg = 0xFF03,
  239. i40e_aqc_opc_debug_write_reg = 0xFF04,
  240. i40e_aqc_opc_debug_read_reg_sg = 0xFF05,
  241. i40e_aqc_opc_debug_write_reg_sg = 0xFF06,
  242. i40e_aqc_opc_debug_modify_reg = 0xFF07,
  243. i40e_aqc_opc_debug_dump_internals = 0xFF08,
  244. i40e_aqc_opc_debug_modify_internals = 0xFF09,
  245. };
  246. /* command structures and indirect data structures */
  247. /* Structure naming conventions:
  248. * - no suffix for direct command descriptor structures
  249. * - _data for indirect sent data
  250. * - _resp for indirect return data (data which is both will use _data)
  251. * - _completion for direct return data
  252. * - _element_ for repeated elements (may also be _data or _resp)
  253. *
  254. * Command structures are expected to overlay the params.raw member of the basic
  255. * descriptor, and as such cannot exceed 16 bytes in length.
  256. */
  257. /* This macro is used to generate a compilation error if a structure
  258. * is not exactly the correct length. It gives a divide by zero error if the
  259. * structure is not of the correct size, otherwise it creates an enum that is
  260. * never used.
  261. */
  262. #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
  263. { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
  264. /* This macro is used extensively to ensure that command structures are 16
  265. * bytes in length as they have to map to the raw array of that size.
  266. */
  267. #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
  268. /* internal (0x00XX) commands */
  269. /* Get version (direct 0x0001) */
  270. struct i40e_aqc_get_version {
  271. __le32 rom_ver;
  272. __le32 fw_build;
  273. __le16 fw_major;
  274. __le16 fw_minor;
  275. __le16 api_major;
  276. __le16 api_minor;
  277. };
  278. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
  279. /* Send driver version (indirect 0x0002) */
  280. struct i40e_aqc_driver_version {
  281. u8 driver_major_ver;
  282. u8 driver_minor_ver;
  283. u8 driver_build_ver;
  284. u8 driver_subbuild_ver;
  285. u8 reserved[4];
  286. __le32 address_high;
  287. __le32 address_low;
  288. };
  289. I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
  290. /* Queue Shutdown (direct 0x0003) */
  291. struct i40e_aqc_queue_shutdown {
  292. __le32 driver_unloading;
  293. #define I40E_AQ_DRIVER_UNLOADING 0x1
  294. u8 reserved[12];
  295. };
  296. I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
  297. /* Request resource ownership (direct 0x0008)
  298. * Release resource ownership (direct 0x0009)
  299. */
  300. #define I40E_AQ_RESOURCE_NVM 1
  301. #define I40E_AQ_RESOURCE_SDP 2
  302. #define I40E_AQ_RESOURCE_ACCESS_READ 1
  303. #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
  304. #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
  305. #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
  306. struct i40e_aqc_request_resource {
  307. __le16 resource_id;
  308. __le16 access_type;
  309. __le32 timeout;
  310. __le32 resource_number;
  311. u8 reserved[4];
  312. };
  313. I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
  314. /* Get function capabilities (indirect 0x000A)
  315. * Get device capabilities (indirect 0x000B)
  316. */
  317. struct i40e_aqc_list_capabilites {
  318. u8 command_flags;
  319. #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
  320. u8 pf_index;
  321. u8 reserved[2];
  322. __le32 count;
  323. __le32 addr_high;
  324. __le32 addr_low;
  325. };
  326. I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
  327. struct i40e_aqc_list_capabilities_element_resp {
  328. __le16 id;
  329. u8 major_rev;
  330. u8 minor_rev;
  331. __le32 number;
  332. __le32 logical_id;
  333. __le32 phys_id;
  334. u8 reserved[16];
  335. };
  336. /* list of caps */
  337. #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
  338. #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
  339. #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
  340. #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
  341. #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
  342. #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
  343. #define I40E_AQ_CAP_ID_SRIOV 0x0012
  344. #define I40E_AQ_CAP_ID_VF 0x0013
  345. #define I40E_AQ_CAP_ID_VMDQ 0x0014
  346. #define I40E_AQ_CAP_ID_8021QBG 0x0015
  347. #define I40E_AQ_CAP_ID_8021QBR 0x0016
  348. #define I40E_AQ_CAP_ID_VSI 0x0017
  349. #define I40E_AQ_CAP_ID_DCB 0x0018
  350. #define I40E_AQ_CAP_ID_FCOE 0x0021
  351. #define I40E_AQ_CAP_ID_RSS 0x0040
  352. #define I40E_AQ_CAP_ID_RXQ 0x0041
  353. #define I40E_AQ_CAP_ID_TXQ 0x0042
  354. #define I40E_AQ_CAP_ID_MSIX 0x0043
  355. #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
  356. #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
  357. #define I40E_AQ_CAP_ID_1588 0x0046
  358. #define I40E_AQ_CAP_ID_IWARP 0x0051
  359. #define I40E_AQ_CAP_ID_LED 0x0061
  360. #define I40E_AQ_CAP_ID_SDP 0x0062
  361. #define I40E_AQ_CAP_ID_MDIO 0x0063
  362. #define I40E_AQ_CAP_ID_FLEX10 0x00F1
  363. #define I40E_AQ_CAP_ID_CEM 0x00F2
  364. /* Set CPPM Configuration (direct 0x0103) */
  365. struct i40e_aqc_cppm_configuration {
  366. __le16 command_flags;
  367. #define I40E_AQ_CPPM_EN_LTRC 0x0800
  368. #define I40E_AQ_CPPM_EN_DMCTH 0x1000
  369. #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
  370. #define I40E_AQ_CPPM_EN_HPTC 0x4000
  371. #define I40E_AQ_CPPM_EN_DMARC 0x8000
  372. __le16 ttlx;
  373. __le32 dmacr;
  374. __le16 dmcth;
  375. u8 hptc;
  376. u8 reserved;
  377. __le32 pfltrc;
  378. };
  379. I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
  380. /* Set ARP Proxy command / response (indirect 0x0104) */
  381. struct i40e_aqc_arp_proxy_data {
  382. __le16 command_flags;
  383. #define I40E_AQ_ARP_INIT_IPV4 0x0008
  384. #define I40E_AQ_ARP_UNSUP_CTL 0x0010
  385. #define I40E_AQ_ARP_ENA 0x0020
  386. #define I40E_AQ_ARP_ADD_IPV4 0x0040
  387. #define I40E_AQ_ARP_DEL_IPV4 0x0080
  388. __le16 table_id;
  389. __le32 pfpm_proxyfc;
  390. __le32 ip_addr;
  391. u8 mac_addr[6];
  392. };
  393. /* Set NS Proxy Table Entry Command (indirect 0x0105) */
  394. struct i40e_aqc_ns_proxy_data {
  395. __le16 table_idx_mac_addr_0;
  396. __le16 table_idx_mac_addr_1;
  397. __le16 table_idx_ipv6_0;
  398. __le16 table_idx_ipv6_1;
  399. __le16 control;
  400. #define I40E_AQ_NS_PROXY_ADD_0 0x0100
  401. #define I40E_AQ_NS_PROXY_DEL_0 0x0200
  402. #define I40E_AQ_NS_PROXY_ADD_1 0x0400
  403. #define I40E_AQ_NS_PROXY_DEL_1 0x0800
  404. #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x1000
  405. #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x2000
  406. #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x4000
  407. #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x8000
  408. #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0001
  409. #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0002
  410. #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0004
  411. u8 mac_addr_0[6];
  412. u8 mac_addr_1[6];
  413. u8 local_mac_addr[6];
  414. u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
  415. u8 ipv6_addr_1[16];
  416. };
  417. /* Manage LAA Command (0x0106) - obsolete */
  418. struct i40e_aqc_mng_laa {
  419. __le16 command_flags;
  420. #define I40E_AQ_LAA_FLAG_WR 0x8000
  421. u8 reserved[2];
  422. __le32 sal;
  423. __le16 sah;
  424. u8 reserved2[6];
  425. };
  426. /* Manage MAC Address Read Command (indirect 0x0107) */
  427. struct i40e_aqc_mac_address_read {
  428. __le16 command_flags;
  429. #define I40E_AQC_LAN_ADDR_VALID 0x10
  430. #define I40E_AQC_SAN_ADDR_VALID 0x20
  431. #define I40E_AQC_PORT_ADDR_VALID 0x40
  432. #define I40E_AQC_WOL_ADDR_VALID 0x80
  433. #define I40E_AQC_ADDR_VALID_MASK 0xf0
  434. u8 reserved[6];
  435. __le32 addr_high;
  436. __le32 addr_low;
  437. };
  438. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
  439. struct i40e_aqc_mac_address_read_data {
  440. u8 pf_lan_mac[6];
  441. u8 pf_san_mac[6];
  442. u8 port_mac[6];
  443. u8 pf_wol_mac[6];
  444. };
  445. I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
  446. /* Manage MAC Address Write Command (0x0108) */
  447. struct i40e_aqc_mac_address_write {
  448. __le16 command_flags;
  449. #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
  450. #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
  451. #define I40E_AQC_WRITE_TYPE_PORT 0x8000
  452. #define I40E_AQC_WRITE_TYPE_MASK 0xc000
  453. __le16 mac_sah;
  454. __le32 mac_sal;
  455. u8 reserved[8];
  456. };
  457. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
  458. /* PXE commands (0x011x) */
  459. /* Clear PXE Command and response (direct 0x0110) */
  460. struct i40e_aqc_clear_pxe {
  461. u8 rx_cnt;
  462. u8 reserved[15];
  463. };
  464. I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
  465. /* Switch configuration commands (0x02xx) */
  466. /* Used by many indirect commands that only pass an seid and a buffer in the
  467. * command
  468. */
  469. struct i40e_aqc_switch_seid {
  470. __le16 seid;
  471. u8 reserved[6];
  472. __le32 addr_high;
  473. __le32 addr_low;
  474. };
  475. I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
  476. /* Get Switch Configuration command (indirect 0x0200)
  477. * uses i40e_aqc_switch_seid for the descriptor
  478. */
  479. struct i40e_aqc_get_switch_config_header_resp {
  480. __le16 num_reported;
  481. __le16 num_total;
  482. u8 reserved[12];
  483. };
  484. struct i40e_aqc_switch_config_element_resp {
  485. u8 element_type;
  486. #define I40E_AQ_SW_ELEM_TYPE_MAC 1
  487. #define I40E_AQ_SW_ELEM_TYPE_PF 2
  488. #define I40E_AQ_SW_ELEM_TYPE_VF 3
  489. #define I40E_AQ_SW_ELEM_TYPE_EMP 4
  490. #define I40E_AQ_SW_ELEM_TYPE_BMC 5
  491. #define I40E_AQ_SW_ELEM_TYPE_PV 16
  492. #define I40E_AQ_SW_ELEM_TYPE_VEB 17
  493. #define I40E_AQ_SW_ELEM_TYPE_PA 18
  494. #define I40E_AQ_SW_ELEM_TYPE_VSI 19
  495. u8 revision;
  496. #define I40E_AQ_SW_ELEM_REV_1 1
  497. __le16 seid;
  498. __le16 uplink_seid;
  499. __le16 downlink_seid;
  500. u8 reserved[3];
  501. u8 connection_type;
  502. #define I40E_AQ_CONN_TYPE_REGULAR 0x1
  503. #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
  504. #define I40E_AQ_CONN_TYPE_CASCADED 0x3
  505. __le16 scheduler_id;
  506. __le16 element_info;
  507. };
  508. /* Get Switch Configuration (indirect 0x0200)
  509. * an array of elements are returned in the response buffer
  510. * the first in the array is the header, remainder are elements
  511. */
  512. struct i40e_aqc_get_switch_config_resp {
  513. struct i40e_aqc_get_switch_config_header_resp header;
  514. struct i40e_aqc_switch_config_element_resp element[1];
  515. };
  516. /* Add Statistics (direct 0x0201)
  517. * Remove Statistics (direct 0x0202)
  518. */
  519. struct i40e_aqc_add_remove_statistics {
  520. __le16 seid;
  521. __le16 vlan;
  522. __le16 stat_index;
  523. u8 reserved[10];
  524. };
  525. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
  526. /* Set Port Parameters command (direct 0x0203) */
  527. struct i40e_aqc_set_port_parameters {
  528. __le16 command_flags;
  529. #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
  530. #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
  531. #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
  532. __le16 bad_frame_vsi;
  533. __le16 default_seid; /* reserved for command */
  534. u8 reserved[10];
  535. };
  536. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
  537. /* Get Switch Resource Allocation (indirect 0x0204) */
  538. struct i40e_aqc_get_switch_resource_alloc {
  539. u8 num_entries; /* reserved for command */
  540. u8 reserved[7];
  541. __le32 addr_high;
  542. __le32 addr_low;
  543. };
  544. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
  545. /* expect an array of these structs in the response buffer */
  546. struct i40e_aqc_switch_resource_alloc_element_resp {
  547. u8 resource_type;
  548. #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
  549. #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
  550. #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
  551. #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
  552. #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
  553. #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
  554. #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
  555. #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
  556. #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
  557. #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
  558. #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
  559. #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
  560. #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
  561. #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
  562. #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
  563. #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
  564. #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
  565. #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
  566. #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
  567. u8 reserved1;
  568. __le16 guaranteed;
  569. __le16 total;
  570. __le16 used;
  571. __le16 total_unalloced;
  572. u8 reserved2[6];
  573. };
  574. /* Add VSI (indirect 0x0210)
  575. * this indirect command uses struct i40e_aqc_vsi_properties_data
  576. * as the indirect buffer (128 bytes)
  577. *
  578. * Update VSI (indirect 0x211)
  579. * uses the same data structure as Add VSI
  580. *
  581. * Get VSI (indirect 0x0212)
  582. * uses the same completion and data structure as Add VSI
  583. */
  584. struct i40e_aqc_add_get_update_vsi {
  585. __le16 uplink_seid;
  586. u8 connection_type;
  587. #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
  588. #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
  589. #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
  590. u8 reserved1;
  591. u8 vf_id;
  592. u8 reserved2;
  593. __le16 vsi_flags;
  594. #define I40E_AQ_VSI_TYPE_SHIFT 0x0
  595. #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
  596. #define I40E_AQ_VSI_TYPE_VF 0x0
  597. #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
  598. #define I40E_AQ_VSI_TYPE_PF 0x2
  599. #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
  600. #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
  601. #define I40E_AQ_VSI_FLAG_CLOUD_VSI 0x8
  602. __le32 addr_high;
  603. __le32 addr_low;
  604. };
  605. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
  606. struct i40e_aqc_add_get_update_vsi_completion {
  607. __le16 seid;
  608. __le16 vsi_number;
  609. __le16 vsi_used;
  610. __le16 vsi_free;
  611. __le32 addr_high;
  612. __le32 addr_low;
  613. };
  614. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
  615. struct i40e_aqc_vsi_properties_data {
  616. /* first 96 byte are written by SW */
  617. __le16 valid_sections;
  618. #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
  619. #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
  620. #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
  621. #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
  622. #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
  623. #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
  624. #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
  625. #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
  626. #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
  627. #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
  628. /* switch section */
  629. __le16 switch_id; /* 12bit id combined with flags below */
  630. #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
  631. #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
  632. #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
  633. #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
  634. #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
  635. u8 sw_reserved[2];
  636. /* security section */
  637. u8 sec_flags;
  638. #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
  639. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
  640. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
  641. u8 sec_reserved;
  642. /* VLAN section */
  643. __le16 pvid; /* VLANS include priority bits */
  644. __le16 fcoe_pvid;
  645. u8 port_vlan_flags;
  646. #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
  647. #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
  648. I40E_AQ_VSI_PVLAN_MODE_SHIFT)
  649. #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
  650. #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
  651. #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
  652. #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
  653. #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
  654. #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
  655. I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
  656. #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
  657. #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
  658. #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
  659. #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
  660. u8 pvlan_reserved[3];
  661. /* ingress egress up sections */
  662. __le32 ingress_table; /* bitmap, 3 bits per up */
  663. #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
  664. #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
  665. I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
  666. #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
  667. #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
  668. I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
  669. #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
  670. #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
  671. I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
  672. #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
  673. #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
  674. I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
  675. #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
  676. #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
  677. I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
  678. #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
  679. #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
  680. I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
  681. #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
  682. #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
  683. I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
  684. #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
  685. #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
  686. I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
  687. __le32 egress_table; /* same defines as for ingress table */
  688. /* cascaded PV section */
  689. __le16 cas_pv_tag;
  690. u8 cas_pv_flags;
  691. #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
  692. #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
  693. I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
  694. #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
  695. #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
  696. #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
  697. #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
  698. #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
  699. #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
  700. u8 cas_pv_reserved;
  701. /* queue mapping section */
  702. __le16 mapping_flags;
  703. #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
  704. #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
  705. __le16 queue_mapping[16];
  706. #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
  707. #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
  708. __le16 tc_mapping[8];
  709. #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
  710. #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
  711. I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
  712. #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
  713. #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
  714. I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
  715. /* queueing option section */
  716. u8 queueing_opt_flags;
  717. #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
  718. #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
  719. u8 queueing_opt_reserved[3];
  720. /* scheduler section */
  721. u8 up_enable_bits;
  722. u8 sched_reserved;
  723. /* outer up section */
  724. __le32 outer_up_table; /* same structure and defines as ingress table */
  725. u8 cmd_reserved[8];
  726. /* last 32 bytes are written by FW */
  727. __le16 qs_handle[8];
  728. #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
  729. __le16 stat_counter_idx;
  730. __le16 sched_id;
  731. u8 resp_reserved[12];
  732. };
  733. I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
  734. /* Add Port Virtualizer (direct 0x0220)
  735. * also used for update PV (direct 0x0221) but only flags are used
  736. * (IS_CTRL_PORT only works on add PV)
  737. */
  738. struct i40e_aqc_add_update_pv {
  739. __le16 command_flags;
  740. #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
  741. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
  742. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
  743. #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
  744. __le16 uplink_seid;
  745. __le16 connected_seid;
  746. u8 reserved[10];
  747. };
  748. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
  749. struct i40e_aqc_add_update_pv_completion {
  750. /* reserved for update; for add also encodes error if rc == ENOSPC */
  751. __le16 pv_seid;
  752. #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
  753. #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
  754. #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
  755. #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
  756. u8 reserved[14];
  757. };
  758. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
  759. /* Get PV Params (direct 0x0222)
  760. * uses i40e_aqc_switch_seid for the descriptor
  761. */
  762. struct i40e_aqc_get_pv_params_completion {
  763. __le16 seid;
  764. __le16 default_stag;
  765. __le16 pv_flags; /* same flags as add_pv */
  766. #define I40E_AQC_GET_PV_PV_TYPE 0x1
  767. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
  768. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
  769. u8 reserved[8];
  770. __le16 default_port_seid;
  771. };
  772. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
  773. /* Add VEB (direct 0x0230) */
  774. struct i40e_aqc_add_veb {
  775. __le16 uplink_seid;
  776. __le16 downlink_seid;
  777. __le16 veb_flags;
  778. #define I40E_AQC_ADD_VEB_FLOATING 0x1
  779. #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
  780. #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
  781. I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
  782. #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
  783. #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
  784. #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8
  785. u8 enable_tcs;
  786. u8 reserved[9];
  787. };
  788. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
  789. struct i40e_aqc_add_veb_completion {
  790. u8 reserved[6];
  791. __le16 switch_seid;
  792. /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
  793. __le16 veb_seid;
  794. #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
  795. #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
  796. #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
  797. #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
  798. __le16 statistic_index;
  799. __le16 vebs_used;
  800. __le16 vebs_free;
  801. };
  802. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
  803. /* Get VEB Parameters (direct 0x0232)
  804. * uses i40e_aqc_switch_seid for the descriptor
  805. */
  806. struct i40e_aqc_get_veb_parameters_completion {
  807. __le16 seid;
  808. __le16 switch_id;
  809. __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
  810. __le16 statistic_index;
  811. __le16 vebs_used;
  812. __le16 vebs_free;
  813. u8 reserved[4];
  814. };
  815. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
  816. /* Delete Element (direct 0x0243)
  817. * uses the generic i40e_aqc_switch_seid
  818. */
  819. /* Add MAC-VLAN (indirect 0x0250) */
  820. /* used for the command for most vlan commands */
  821. struct i40e_aqc_macvlan {
  822. __le16 num_addresses;
  823. __le16 seid[3];
  824. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
  825. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
  826. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  827. #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
  828. __le32 addr_high;
  829. __le32 addr_low;
  830. };
  831. I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
  832. /* indirect data for command and response */
  833. struct i40e_aqc_add_macvlan_element_data {
  834. u8 mac_addr[6];
  835. __le16 vlan_tag;
  836. __le16 flags;
  837. #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
  838. #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
  839. #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
  840. #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
  841. __le16 queue_number;
  842. #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
  843. #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
  844. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  845. /* response section */
  846. u8 match_method;
  847. #define I40E_AQC_MM_PERFECT_MATCH 0x01
  848. #define I40E_AQC_MM_HASH_MATCH 0x02
  849. #define I40E_AQC_MM_ERR_NO_RES 0xFF
  850. u8 reserved1[3];
  851. };
  852. struct i40e_aqc_add_remove_macvlan_completion {
  853. __le16 perfect_mac_used;
  854. __le16 perfect_mac_free;
  855. __le16 unicast_hash_free;
  856. __le16 multicast_hash_free;
  857. __le32 addr_high;
  858. __le32 addr_low;
  859. };
  860. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
  861. /* Remove MAC-VLAN (indirect 0x0251)
  862. * uses i40e_aqc_macvlan for the descriptor
  863. * data points to an array of num_addresses of elements
  864. */
  865. struct i40e_aqc_remove_macvlan_element_data {
  866. u8 mac_addr[6];
  867. __le16 vlan_tag;
  868. u8 flags;
  869. #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
  870. #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
  871. #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
  872. #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
  873. u8 reserved[3];
  874. /* reply section */
  875. u8 error_code;
  876. #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
  877. #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
  878. u8 reply_reserved[3];
  879. };
  880. /* Add VLAN (indirect 0x0252)
  881. * Remove VLAN (indirect 0x0253)
  882. * use the generic i40e_aqc_macvlan for the command
  883. */
  884. struct i40e_aqc_add_remove_vlan_element_data {
  885. __le16 vlan_tag;
  886. u8 vlan_flags;
  887. /* flags for add VLAN */
  888. #define I40E_AQC_ADD_VLAN_LOCAL 0x1
  889. #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
  890. #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << \
  891. I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
  892. #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
  893. #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
  894. #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
  895. #define I40E_AQC_VLAN_PTYPE_SHIFT 3
  896. #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
  897. #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
  898. #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
  899. #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
  900. #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
  901. /* flags for remove VLAN */
  902. #define I40E_AQC_REMOVE_VLAN_ALL 0x1
  903. u8 reserved;
  904. u8 result;
  905. /* flags for add VLAN */
  906. #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
  907. #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
  908. #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
  909. /* flags for remove VLAN */
  910. #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
  911. #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
  912. u8 reserved1[3];
  913. };
  914. struct i40e_aqc_add_remove_vlan_completion {
  915. u8 reserved[4];
  916. __le16 vlans_used;
  917. __le16 vlans_free;
  918. __le32 addr_high;
  919. __le32 addr_low;
  920. };
  921. /* Set VSI Promiscuous Modes (direct 0x0254) */
  922. struct i40e_aqc_set_vsi_promiscuous_modes {
  923. __le16 promiscuous_flags;
  924. __le16 valid_flags;
  925. /* flags used for both fields above */
  926. #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
  927. #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
  928. #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
  929. #define I40E_AQC_SET_VSI_DEFAULT 0x08
  930. #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
  931. __le16 seid;
  932. #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
  933. u8 reserved[10];
  934. };
  935. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
  936. /* Add S/E-tag command (direct 0x0255)
  937. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  938. */
  939. struct i40e_aqc_add_tag {
  940. __le16 flags;
  941. #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
  942. __le16 seid;
  943. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
  944. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  945. I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
  946. __le16 tag;
  947. __le16 queue_number;
  948. u8 reserved[8];
  949. };
  950. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
  951. struct i40e_aqc_add_remove_tag_completion {
  952. u8 reserved[12];
  953. __le16 tags_used;
  954. __le16 tags_free;
  955. };
  956. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
  957. /* Remove S/E-tag command (direct 0x0256)
  958. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  959. */
  960. struct i40e_aqc_remove_tag {
  961. __le16 seid;
  962. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
  963. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  964. I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
  965. __le16 tag;
  966. u8 reserved[12];
  967. };
  968. /* Add multicast E-Tag (direct 0x0257)
  969. * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
  970. * and no external data
  971. */
  972. struct i40e_aqc_add_remove_mcast_etag {
  973. __le16 pv_seid;
  974. __le16 etag;
  975. u8 num_unicast_etags;
  976. u8 reserved[3];
  977. __le32 addr_high; /* address of array of 2-byte s-tags */
  978. __le32 addr_low;
  979. };
  980. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
  981. struct i40e_aqc_add_remove_mcast_etag_completion {
  982. u8 reserved[4];
  983. __le16 mcast_etags_used;
  984. __le16 mcast_etags_free;
  985. __le32 addr_high;
  986. __le32 addr_low;
  987. };
  988. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
  989. /* Update S/E-Tag (direct 0x0259) */
  990. struct i40e_aqc_update_tag {
  991. __le16 seid;
  992. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
  993. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  994. I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
  995. __le16 old_tag;
  996. __le16 new_tag;
  997. u8 reserved[10];
  998. };
  999. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
  1000. struct i40e_aqc_update_tag_completion {
  1001. u8 reserved[12];
  1002. __le16 tags_used;
  1003. __le16 tags_free;
  1004. };
  1005. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
  1006. /* Add Control Packet filter (direct 0x025A)
  1007. * Remove Control Packet filter (direct 0x025B)
  1008. * uses the i40e_aqc_add_oveb_cloud,
  1009. * and the generic direct completion structure
  1010. */
  1011. struct i40e_aqc_add_remove_control_packet_filter {
  1012. u8 mac[6];
  1013. __le16 etype;
  1014. __le16 flags;
  1015. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
  1016. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
  1017. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
  1018. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
  1019. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
  1020. __le16 seid;
  1021. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
  1022. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
  1023. I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
  1024. __le16 queue;
  1025. u8 reserved[2];
  1026. };
  1027. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
  1028. struct i40e_aqc_add_remove_control_packet_filter_completion {
  1029. __le16 mac_etype_used;
  1030. __le16 etype_used;
  1031. __le16 mac_etype_free;
  1032. __le16 etype_free;
  1033. u8 reserved[8];
  1034. };
  1035. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
  1036. /* Add Cloud filters (indirect 0x025C)
  1037. * Remove Cloud filters (indirect 0x025D)
  1038. * uses the i40e_aqc_add_remove_cloud_filters,
  1039. * and the generic indirect completion structure
  1040. */
  1041. struct i40e_aqc_add_remove_cloud_filters {
  1042. u8 num_filters;
  1043. u8 reserved;
  1044. __le16 seid;
  1045. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
  1046. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
  1047. I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
  1048. u8 reserved2[4];
  1049. __le32 addr_high;
  1050. __le32 addr_low;
  1051. };
  1052. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
  1053. struct i40e_aqc_add_remove_cloud_filters_element_data {
  1054. u8 outer_mac[6];
  1055. u8 inner_mac[6];
  1056. __le16 inner_vlan;
  1057. union {
  1058. struct {
  1059. u8 reserved[12];
  1060. u8 data[4];
  1061. } v4;
  1062. struct {
  1063. u8 data[16];
  1064. } v6;
  1065. } ipaddr;
  1066. __le16 flags;
  1067. #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
  1068. #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
  1069. I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
  1070. /* 0x0000 reserved */
  1071. #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
  1072. /* 0x0002 reserved */
  1073. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
  1074. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
  1075. /* 0x0005 reserved */
  1076. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
  1077. /* 0x0007 reserved */
  1078. /* 0x0008 reserved */
  1079. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
  1080. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
  1081. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
  1082. #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
  1083. #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
  1084. #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
  1085. #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
  1086. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
  1087. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
  1088. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
  1089. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
  1090. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_XVLAN 0
  1091. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
  1092. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NGE 2
  1093. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
  1094. __le32 tenant_id;
  1095. u8 reserved[4];
  1096. __le16 queue_number;
  1097. #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
  1098. #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x3F << \
  1099. I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
  1100. u8 reserved2[14];
  1101. /* response section */
  1102. u8 allocation_result;
  1103. #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
  1104. #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
  1105. u8 response_reserved[7];
  1106. };
  1107. struct i40e_aqc_remove_cloud_filters_completion {
  1108. __le16 perfect_ovlan_used;
  1109. __le16 perfect_ovlan_free;
  1110. __le16 vlan_used;
  1111. __le16 vlan_free;
  1112. __le32 addr_high;
  1113. __le32 addr_low;
  1114. };
  1115. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
  1116. /* Add Mirror Rule (indirect or direct 0x0260)
  1117. * Delete Mirror Rule (indirect or direct 0x0261)
  1118. * note: some rule types (4,5) do not use an external buffer.
  1119. * take care to set the flags correctly.
  1120. */
  1121. struct i40e_aqc_add_delete_mirror_rule {
  1122. __le16 seid;
  1123. __le16 rule_type;
  1124. #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
  1125. #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
  1126. I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
  1127. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
  1128. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
  1129. #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
  1130. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
  1131. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
  1132. __le16 num_entries;
  1133. __le16 destination; /* VSI for add, rule id for delete */
  1134. __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
  1135. __le32 addr_low;
  1136. };
  1137. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
  1138. struct i40e_aqc_add_delete_mirror_rule_completion {
  1139. u8 reserved[2];
  1140. __le16 rule_id; /* only used on add */
  1141. __le16 mirror_rules_used;
  1142. __le16 mirror_rules_free;
  1143. __le32 addr_high;
  1144. __le32 addr_low;
  1145. };
  1146. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
  1147. /* Set Storm Control Configuration (direct 0x0280)
  1148. * Get Storm Control Configuration (direct 0x0281)
  1149. * the command and response use the same descriptor structure
  1150. */
  1151. struct i40e_aqc_set_get_storm_control_config {
  1152. __le32 broadcast_threshold;
  1153. __le32 multicast_threshold;
  1154. __le32 control_flags;
  1155. #define I40E_AQC_STORM_CONTROL_MDIPW 0x01
  1156. #define I40E_AQC_STORM_CONTROL_MDICW 0x02
  1157. #define I40E_AQC_STORM_CONTROL_BDIPW 0x04
  1158. #define I40E_AQC_STORM_CONTROL_BDICW 0x08
  1159. #define I40E_AQC_STORM_CONTROL_BIDU 0x10
  1160. #define I40E_AQC_STORM_CONTROL_INTERVAL_SHIFT 8
  1161. #define I40E_AQC_STORM_CONTROL_INTERVAL_MASK (0x3FF << \
  1162. I40E_AQC_STORM_CONTROL_INTERVAL_SHIFT)
  1163. u8 reserved[4];
  1164. };
  1165. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_get_storm_control_config);
  1166. /* DCB 0x03xx*/
  1167. /* PFC Ignore (direct 0x0301)
  1168. * the command and response use the same descriptor structure
  1169. */
  1170. struct i40e_aqc_pfc_ignore {
  1171. u8 tc_bitmap;
  1172. u8 command_flags; /* unused on response */
  1173. #define I40E_AQC_PFC_IGNORE_SET 0x80
  1174. #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
  1175. u8 reserved[14];
  1176. };
  1177. I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
  1178. /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
  1179. * with no parameters
  1180. */
  1181. /* TX scheduler 0x04xx */
  1182. /* Almost all the indirect commands use
  1183. * this generic struct to pass the SEID in param0
  1184. */
  1185. struct i40e_aqc_tx_sched_ind {
  1186. __le16 vsi_seid;
  1187. u8 reserved[6];
  1188. __le32 addr_high;
  1189. __le32 addr_low;
  1190. };
  1191. I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
  1192. /* Several commands respond with a set of queue set handles */
  1193. struct i40e_aqc_qs_handles_resp {
  1194. __le16 qs_handles[8];
  1195. };
  1196. /* Configure VSI BW limits (direct 0x0400) */
  1197. struct i40e_aqc_configure_vsi_bw_limit {
  1198. __le16 vsi_seid;
  1199. u8 reserved[2];
  1200. __le16 credit;
  1201. u8 reserved1[2];
  1202. u8 max_credit; /* 0-3, limit = 2^max */
  1203. u8 reserved2[7];
  1204. };
  1205. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
  1206. /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
  1207. * responds with i40e_aqc_qs_handles_resp
  1208. */
  1209. struct i40e_aqc_configure_vsi_ets_sla_bw_data {
  1210. u8 tc_valid_bits;
  1211. u8 reserved[15];
  1212. __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
  1213. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1214. __le16 tc_bw_max[2];
  1215. u8 reserved1[28];
  1216. };
  1217. /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
  1218. * responds with i40e_aqc_qs_handles_resp
  1219. */
  1220. struct i40e_aqc_configure_vsi_tc_bw_data {
  1221. u8 tc_valid_bits;
  1222. u8 reserved[3];
  1223. u8 tc_bw_credits[8];
  1224. u8 reserved1[4];
  1225. __le16 qs_handles[8];
  1226. };
  1227. /* Query vsi bw configuration (indirect 0x0408) */
  1228. struct i40e_aqc_query_vsi_bw_config_resp {
  1229. u8 tc_valid_bits;
  1230. u8 tc_suspended_bits;
  1231. u8 reserved[14];
  1232. __le16 qs_handles[8];
  1233. u8 reserved1[4];
  1234. __le16 port_bw_limit;
  1235. u8 reserved2[2];
  1236. u8 max_bw; /* 0-3, limit = 2^max */
  1237. u8 reserved3[23];
  1238. };
  1239. /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
  1240. struct i40e_aqc_query_vsi_ets_sla_config_resp {
  1241. u8 tc_valid_bits;
  1242. u8 reserved[3];
  1243. u8 share_credits[8];
  1244. __le16 credits[8];
  1245. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1246. __le16 tc_bw_max[2];
  1247. };
  1248. /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
  1249. struct i40e_aqc_configure_switching_comp_bw_limit {
  1250. __le16 seid;
  1251. u8 reserved[2];
  1252. __le16 credit;
  1253. u8 reserved1[2];
  1254. u8 max_bw; /* 0-3, limit = 2^max */
  1255. u8 reserved2[7];
  1256. };
  1257. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
  1258. /* Enable Physical Port ETS (indirect 0x0413)
  1259. * Modify Physical Port ETS (indirect 0x0414)
  1260. * Disable Physical Port ETS (indirect 0x0415)
  1261. */
  1262. struct i40e_aqc_configure_switching_comp_ets_data {
  1263. u8 reserved[4];
  1264. u8 tc_valid_bits;
  1265. u8 reserved1;
  1266. u8 tc_strict_priority_flags;
  1267. u8 reserved2[17];
  1268. u8 tc_bw_share_credits[8];
  1269. u8 reserved3[96];
  1270. };
  1271. /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
  1272. struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
  1273. u8 tc_valid_bits;
  1274. u8 reserved[15];
  1275. __le16 tc_bw_credit[8];
  1276. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1277. __le16 tc_bw_max[2];
  1278. u8 reserved1[28];
  1279. };
  1280. /* Configure Switching Component Bandwidth Allocation per Tc
  1281. * (indirect 0x0417)
  1282. */
  1283. struct i40e_aqc_configure_switching_comp_bw_config_data {
  1284. u8 tc_valid_bits;
  1285. u8 reserved[2];
  1286. u8 absolute_credits; /* bool */
  1287. u8 tc_bw_share_credits[8];
  1288. u8 reserved1[20];
  1289. };
  1290. /* Query Switching Component Configuration (indirect 0x0418) */
  1291. struct i40e_aqc_query_switching_comp_ets_config_resp {
  1292. u8 tc_valid_bits;
  1293. u8 reserved[35];
  1294. __le16 port_bw_limit;
  1295. u8 reserved1[2];
  1296. u8 tc_bw_max; /* 0-3, limit = 2^max */
  1297. u8 reserved2[23];
  1298. };
  1299. /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
  1300. struct i40e_aqc_query_port_ets_config_resp {
  1301. u8 reserved[4];
  1302. u8 tc_valid_bits;
  1303. u8 reserved1;
  1304. u8 tc_strict_priority_bits;
  1305. u8 reserved2;
  1306. u8 tc_bw_share_credits[8];
  1307. __le16 tc_bw_limits[8];
  1308. /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
  1309. __le16 tc_bw_max[2];
  1310. u8 reserved3[32];
  1311. };
  1312. /* Query Switching Component Bandwidth Allocation per Traffic Type
  1313. * (indirect 0x041A)
  1314. */
  1315. struct i40e_aqc_query_switching_comp_bw_config_resp {
  1316. u8 tc_valid_bits;
  1317. u8 reserved[2];
  1318. u8 absolute_credits_enable; /* bool */
  1319. u8 tc_bw_share_credits[8];
  1320. __le16 tc_bw_limits[8];
  1321. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1322. __le16 tc_bw_max[2];
  1323. };
  1324. /* Suspend/resume port TX traffic
  1325. * (direct 0x041B and 0x041C) uses the generic SEID struct
  1326. */
  1327. /* Get and set the active HMC resource profile and status.
  1328. * (direct 0x0500) and (direct 0x0501)
  1329. */
  1330. struct i40e_aq_get_set_hmc_resource_profile {
  1331. u8 pm_profile;
  1332. u8 pe_vf_enabled;
  1333. u8 reserved[14];
  1334. };
  1335. I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
  1336. enum i40e_aq_hmc_profile {
  1337. /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
  1338. I40E_HMC_PROFILE_DEFAULT = 1,
  1339. I40E_HMC_PROFILE_FAVOR_VF = 2,
  1340. I40E_HMC_PROFILE_EQUAL = 3,
  1341. };
  1342. #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_PM_MASK 0xF
  1343. #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_COUNT_MASK 0x3F
  1344. /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
  1345. /* set in param0 for get phy abilities to report qualified modules */
  1346. #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
  1347. #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
  1348. enum i40e_aq_phy_type {
  1349. I40E_PHY_TYPE_SGMII = 0x0,
  1350. I40E_PHY_TYPE_1000BASE_KX = 0x1,
  1351. I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
  1352. I40E_PHY_TYPE_10GBASE_KR = 0x3,
  1353. I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
  1354. I40E_PHY_TYPE_XAUI = 0x5,
  1355. I40E_PHY_TYPE_XFI = 0x6,
  1356. I40E_PHY_TYPE_SFI = 0x7,
  1357. I40E_PHY_TYPE_XLAUI = 0x8,
  1358. I40E_PHY_TYPE_XLPPI = 0x9,
  1359. I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
  1360. I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
  1361. I40E_PHY_TYPE_100BASE_TX = 0x11,
  1362. I40E_PHY_TYPE_1000BASE_T = 0x12,
  1363. I40E_PHY_TYPE_10GBASE_T = 0x13,
  1364. I40E_PHY_TYPE_10GBASE_SR = 0x14,
  1365. I40E_PHY_TYPE_10GBASE_LR = 0x15,
  1366. I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
  1367. I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
  1368. I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
  1369. I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
  1370. I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
  1371. I40E_PHY_TYPE_20GBASE_KR2 = 0x1B,
  1372. I40E_PHY_TYPE_MAX
  1373. };
  1374. #define I40E_LINK_SPEED_100MB_SHIFT 0x1
  1375. #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
  1376. #define I40E_LINK_SPEED_10GB_SHIFT 0x3
  1377. #define I40E_LINK_SPEED_40GB_SHIFT 0x4
  1378. #define I40E_LINK_SPEED_20GB_SHIFT 0x5
  1379. enum i40e_aq_link_speed {
  1380. I40E_LINK_SPEED_UNKNOWN = 0,
  1381. I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT),
  1382. I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT),
  1383. I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT),
  1384. I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT),
  1385. I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT)
  1386. };
  1387. struct i40e_aqc_module_desc {
  1388. u8 oui[3];
  1389. u8 reserved1;
  1390. u8 part_number[16];
  1391. u8 revision[4];
  1392. u8 reserved2[8];
  1393. };
  1394. struct i40e_aq_get_phy_abilities_resp {
  1395. __le32 phy_type; /* bitmap using the above enum for offsets */
  1396. u8 link_speed; /* bitmap using the above enum bit patterns */
  1397. u8 abilities;
  1398. #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
  1399. #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
  1400. #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
  1401. #define I40E_AQ_PHY_FLAG_AN_SHIFT 3
  1402. #define I40E_AQ_PHY_FLAG_AN_MASK (0x3 << I40E_AQ_PHY_FLAG_AN_SHIFT)
  1403. #define I40E_AQ_PHY_FLAG_AN_OFF 0x00 /* link forced on */
  1404. #define I40E_AQ_PHY_FLAG_AN_OFF_LINK_DOWN 0x01
  1405. #define I40E_AQ_PHY_FLAG_AN_ON 0x02
  1406. #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
  1407. __le16 eee_capability;
  1408. #define I40E_AQ_EEE_100BASE_TX 0x0002
  1409. #define I40E_AQ_EEE_1000BASE_T 0x0004
  1410. #define I40E_AQ_EEE_10GBASE_T 0x0008
  1411. #define I40E_AQ_EEE_1000BASE_KX 0x0010
  1412. #define I40E_AQ_EEE_10GBASE_KX4 0x0020
  1413. #define I40E_AQ_EEE_10GBASE_KR 0x0040
  1414. __le32 eeer_val;
  1415. u8 d3_lpan;
  1416. #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
  1417. u8 reserved[3];
  1418. u8 phy_id[4];
  1419. u8 module_type[3];
  1420. u8 qualified_module_count;
  1421. #define I40E_AQ_PHY_MAX_QMS 16
  1422. struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
  1423. };
  1424. /* Set PHY Config (direct 0x0601) */
  1425. struct i40e_aq_set_phy_config { /* same bits as above in all */
  1426. __le32 phy_type;
  1427. u8 link_speed;
  1428. u8 abilities;
  1429. /* bits 0-2 use the values from get_phy_abilities_resp */
  1430. #define I40E_AQ_PHY_ENABLE_LINK 0x08
  1431. #define I40E_AQ_PHY_ENABLE_AN 0x10
  1432. #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
  1433. __le16 eee_capability;
  1434. __le32 eeer;
  1435. u8 low_power_ctrl;
  1436. u8 reserved[3];
  1437. };
  1438. I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
  1439. /* Set MAC Config command data structure (direct 0x0603) */
  1440. struct i40e_aq_set_mac_config {
  1441. __le16 max_frame_size;
  1442. u8 params;
  1443. #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
  1444. #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
  1445. #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
  1446. #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
  1447. #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
  1448. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
  1449. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
  1450. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
  1451. #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
  1452. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
  1453. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
  1454. #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
  1455. #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
  1456. #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
  1457. u8 tx_timer_priority; /* bitmap */
  1458. __le16 tx_timer_value;
  1459. __le16 fc_refresh_threshold;
  1460. u8 reserved[8];
  1461. };
  1462. I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
  1463. /* Restart Auto-Negotiation (direct 0x605) */
  1464. struct i40e_aqc_set_link_restart_an {
  1465. u8 command;
  1466. #define I40E_AQ_PHY_RESTART_AN 0x02
  1467. #define I40E_AQ_PHY_LINK_ENABLE 0x04
  1468. u8 reserved[15];
  1469. };
  1470. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
  1471. /* Get Link Status cmd & response data structure (direct 0x0607) */
  1472. struct i40e_aqc_get_link_status {
  1473. __le16 command_flags; /* only field set on command */
  1474. #define I40E_AQ_LSE_MASK 0x3
  1475. #define I40E_AQ_LSE_NOP 0x0
  1476. #define I40E_AQ_LSE_DISABLE 0x2
  1477. #define I40E_AQ_LSE_ENABLE 0x3
  1478. /* only response uses this flag */
  1479. #define I40E_AQ_LSE_IS_ENABLED 0x1
  1480. u8 phy_type; /* i40e_aq_phy_type */
  1481. u8 link_speed; /* i40e_aq_link_speed */
  1482. u8 link_info;
  1483. #define I40E_AQ_LINK_UP 0x01
  1484. #define I40E_AQ_LINK_FAULT 0x02
  1485. #define I40E_AQ_LINK_FAULT_TX 0x04
  1486. #define I40E_AQ_LINK_FAULT_RX 0x08
  1487. #define I40E_AQ_LINK_FAULT_REMOTE 0x10
  1488. #define I40E_AQ_MEDIA_AVAILABLE 0x40
  1489. #define I40E_AQ_SIGNAL_DETECT 0x80
  1490. u8 an_info;
  1491. #define I40E_AQ_AN_COMPLETED 0x01
  1492. #define I40E_AQ_LP_AN_ABILITY 0x02
  1493. #define I40E_AQ_PD_FAULT 0x04
  1494. #define I40E_AQ_FEC_EN 0x08
  1495. #define I40E_AQ_PHY_LOW_POWER 0x10
  1496. #define I40E_AQ_LINK_PAUSE_TX 0x20
  1497. #define I40E_AQ_LINK_PAUSE_RX 0x40
  1498. #define I40E_AQ_QUALIFIED_MODULE 0x80
  1499. u8 ext_info;
  1500. #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
  1501. #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
  1502. #define I40E_AQ_LINK_TX_SHIFT 0x02
  1503. #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
  1504. #define I40E_AQ_LINK_TX_ACTIVE 0x00
  1505. #define I40E_AQ_LINK_TX_DRAINED 0x01
  1506. #define I40E_AQ_LINK_TX_FLUSHED 0x03
  1507. u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
  1508. __le16 max_frame_size;
  1509. u8 config;
  1510. #define I40E_AQ_CONFIG_CRC_ENA 0x04
  1511. #define I40E_AQ_CONFIG_PACING_MASK 0x78
  1512. u8 reserved[5];
  1513. };
  1514. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
  1515. /* Set event mask command (direct 0x613) */
  1516. struct i40e_aqc_set_phy_int_mask {
  1517. u8 reserved[8];
  1518. __le16 event_mask;
  1519. #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
  1520. #define I40E_AQ_EVENT_MEDIA_NA 0x0004
  1521. #define I40E_AQ_EVENT_LINK_FAULT 0x0008
  1522. #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
  1523. #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
  1524. #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
  1525. #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
  1526. #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
  1527. #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
  1528. u8 reserved1[6];
  1529. };
  1530. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
  1531. /* Get Local AN advt register (direct 0x0614)
  1532. * Set Local AN advt register (direct 0x0615)
  1533. * Get Link Partner AN advt register (direct 0x0616)
  1534. */
  1535. struct i40e_aqc_an_advt_reg {
  1536. __le32 local_an_reg0;
  1537. __le16 local_an_reg1;
  1538. u8 reserved[10];
  1539. };
  1540. I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
  1541. /* Set Loopback mode (0x0618) */
  1542. struct i40e_aqc_set_lb_mode {
  1543. __le16 lb_mode;
  1544. #define I40E_AQ_LB_PHY_LOCAL 0x01
  1545. #define I40E_AQ_LB_PHY_REMOTE 0x02
  1546. #define I40E_AQ_LB_MAC_LOCAL 0x04
  1547. u8 reserved[14];
  1548. };
  1549. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
  1550. /* Set PHY Reset command (0x0622) */
  1551. struct i40e_aqc_set_phy_reset {
  1552. u8 reset_flags;
  1553. #define I40E_AQ_PHY_RESET_REQUEST 0x02
  1554. u8 reserved[15];
  1555. };
  1556. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_reset);
  1557. enum i40e_aq_phy_reg_type {
  1558. I40E_AQC_PHY_REG_INTERNAL = 0x1,
  1559. I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
  1560. I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
  1561. };
  1562. /* NVM Read command (indirect 0x0701)
  1563. * NVM Erase commands (direct 0x0702)
  1564. * NVM Update commands (indirect 0x0703)
  1565. */
  1566. struct i40e_aqc_nvm_update {
  1567. u8 command_flags;
  1568. #define I40E_AQ_NVM_LAST_CMD 0x01
  1569. #define I40E_AQ_NVM_FLASH_ONLY 0x80
  1570. u8 module_pointer;
  1571. __le16 length;
  1572. __le32 offset;
  1573. __le32 addr_high;
  1574. __le32 addr_low;
  1575. };
  1576. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
  1577. /* Send to PF command (indirect 0x0801) id is only used by PF
  1578. * Send to VF command (indirect 0x0802) id is only used by PF
  1579. * Send to Peer PF command (indirect 0x0803)
  1580. */
  1581. struct i40e_aqc_pf_vf_message {
  1582. __le32 id;
  1583. u8 reserved[4];
  1584. __le32 addr_high;
  1585. __le32 addr_low;
  1586. };
  1587. I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
  1588. /* Alternate structure */
  1589. /* Direct write (direct 0x0900)
  1590. * Direct read (direct 0x0902)
  1591. */
  1592. struct i40e_aqc_alternate_write {
  1593. __le32 address0;
  1594. __le32 data0;
  1595. __le32 address1;
  1596. __le32 data1;
  1597. };
  1598. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
  1599. /* Indirect write (indirect 0x0901)
  1600. * Indirect read (indirect 0x0903)
  1601. */
  1602. struct i40e_aqc_alternate_ind_write {
  1603. __le32 address;
  1604. __le32 length;
  1605. __le32 addr_high;
  1606. __le32 addr_low;
  1607. };
  1608. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
  1609. /* Done alternate write (direct 0x0904)
  1610. * uses i40e_aq_desc
  1611. */
  1612. struct i40e_aqc_alternate_write_done {
  1613. __le16 cmd_flags;
  1614. #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
  1615. #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
  1616. #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
  1617. #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
  1618. u8 reserved[14];
  1619. };
  1620. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
  1621. /* Set OEM mode (direct 0x0905) */
  1622. struct i40e_aqc_alternate_set_mode {
  1623. __le32 mode;
  1624. #define I40E_AQ_ALTERNATE_MODE_NONE 0
  1625. #define I40E_AQ_ALTERNATE_MODE_OEM 1
  1626. u8 reserved[12];
  1627. };
  1628. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
  1629. /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
  1630. /* async events 0x10xx */
  1631. /* Lan Queue Overflow Event (direct, 0x1001) */
  1632. struct i40e_aqc_lan_overflow {
  1633. __le32 prtdcb_rupto;
  1634. __le32 otx_ctl;
  1635. u8 reserved[8];
  1636. };
  1637. I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
  1638. /* Get LLDP MIB (indirect 0x0A00) */
  1639. struct i40e_aqc_lldp_get_mib {
  1640. u8 type;
  1641. u8 reserved1;
  1642. #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
  1643. #define I40E_AQ_LLDP_MIB_LOCAL 0x0
  1644. #define I40E_AQ_LLDP_MIB_REMOTE 0x1
  1645. #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
  1646. #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
  1647. #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
  1648. #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
  1649. #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
  1650. #define I40E_AQ_LLDP_TX_SHIFT 0x4
  1651. #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
  1652. /* TX pause flags use I40E_AQ_LINK_TX_* above */
  1653. __le16 local_len;
  1654. __le16 remote_len;
  1655. u8 reserved2[2];
  1656. __le32 addr_high;
  1657. __le32 addr_low;
  1658. };
  1659. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
  1660. /* Configure LLDP MIB Change Event (direct 0x0A01)
  1661. * also used for the event (with type in the command field)
  1662. */
  1663. struct i40e_aqc_lldp_update_mib {
  1664. u8 command;
  1665. #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
  1666. #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
  1667. u8 reserved[7];
  1668. __le32 addr_high;
  1669. __le32 addr_low;
  1670. };
  1671. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
  1672. /* Add LLDP TLV (indirect 0x0A02)
  1673. * Delete LLDP TLV (indirect 0x0A04)
  1674. */
  1675. struct i40e_aqc_lldp_add_tlv {
  1676. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1677. u8 reserved1[1];
  1678. __le16 len;
  1679. u8 reserved2[4];
  1680. __le32 addr_high;
  1681. __le32 addr_low;
  1682. };
  1683. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
  1684. /* Update LLDP TLV (indirect 0x0A03) */
  1685. struct i40e_aqc_lldp_update_tlv {
  1686. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1687. u8 reserved;
  1688. __le16 old_len;
  1689. __le16 new_offset;
  1690. __le16 new_len;
  1691. __le32 addr_high;
  1692. __le32 addr_low;
  1693. };
  1694. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
  1695. /* Stop LLDP (direct 0x0A05) */
  1696. struct i40e_aqc_lldp_stop {
  1697. u8 command;
  1698. #define I40E_AQ_LLDP_AGENT_STOP 0x0
  1699. #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
  1700. u8 reserved[15];
  1701. };
  1702. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
  1703. /* Start LLDP (direct 0x0A06) */
  1704. struct i40e_aqc_lldp_start {
  1705. u8 command;
  1706. #define I40E_AQ_LLDP_AGENT_START 0x1
  1707. u8 reserved[15];
  1708. };
  1709. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
  1710. /* Apply MIB changes (0x0A07)
  1711. * uses the generic struc as it contains no data
  1712. */
  1713. /* Add Udp Tunnel command and completion (direct 0x0B00) */
  1714. struct i40e_aqc_add_udp_tunnel {
  1715. __le16 udp_port;
  1716. u8 header_len; /* in DWords, 1 to 15 */
  1717. u8 protocol_type;
  1718. #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x0
  1719. #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x2
  1720. #define I40E_AQC_TUNNEL_TYPE_NGE 0x3
  1721. u8 variable_udp_length;
  1722. #define I40E_AQC_TUNNEL_FIXED_UDP_LENGTH 0x0
  1723. #define I40E_AQC_TUNNEL_VARIABLE_UDP_LENGTH 0x1
  1724. u8 udp_key_index;
  1725. #define I40E_AQC_TUNNEL_KEY_INDEX_VXLAN 0x0
  1726. #define I40E_AQC_TUNNEL_KEY_INDEX_NGE 0x1
  1727. #define I40E_AQC_TUNNEL_KEY_INDEX_PROPRIETARY_UDP 0x2
  1728. u8 reserved[10];
  1729. };
  1730. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
  1731. struct i40e_aqc_add_udp_tunnel_completion {
  1732. __le16 udp_port;
  1733. u8 filter_entry_index;
  1734. u8 multiple_pfs;
  1735. #define I40E_AQC_SINGLE_PF 0x0
  1736. #define I40E_AQC_MULTIPLE_PFS 0x1
  1737. u8 total_filters;
  1738. u8 reserved[11];
  1739. };
  1740. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
  1741. /* remove UDP Tunnel command (0x0B01) */
  1742. struct i40e_aqc_remove_udp_tunnel {
  1743. u8 reserved[2];
  1744. u8 index; /* 0 to 15 */
  1745. u8 reserved2[13];
  1746. };
  1747. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
  1748. struct i40e_aqc_del_udp_tunnel_completion {
  1749. __le16 udp_port;
  1750. u8 index; /* 0 to 15 */
  1751. u8 multiple_pfs;
  1752. u8 total_filters_used;
  1753. u8 reserved1[11];
  1754. };
  1755. I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
  1756. /* tunnel key structure 0x0B10 */
  1757. struct i40e_aqc_tunnel_key_structure {
  1758. u8 key1_off;
  1759. u8 key2_off;
  1760. u8 key1_len; /* 0 to 15 */
  1761. u8 key2_len; /* 0 to 15 */
  1762. u8 flags;
  1763. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
  1764. /* response flags */
  1765. #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
  1766. #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
  1767. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
  1768. u8 network_key_index;
  1769. #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
  1770. #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
  1771. #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
  1772. #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
  1773. u8 reserved[10];
  1774. };
  1775. I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
  1776. /* OEM mode commands (direct 0xFE0x) */
  1777. struct i40e_aqc_oem_param_change {
  1778. __le32 param_type;
  1779. #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
  1780. #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
  1781. #define I40E_AQ_OEM_PARAM_MAC 2
  1782. __le32 param_value1;
  1783. u8 param_value2[8];
  1784. };
  1785. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
  1786. struct i40e_aqc_oem_state_change {
  1787. __le32 state;
  1788. #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
  1789. #define I40E_AQ_OEM_STATE_LINK_UP 0x1
  1790. u8 reserved[12];
  1791. };
  1792. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
  1793. /* debug commands */
  1794. /* get device id (0xFF00) uses the generic structure */
  1795. /* set test more (0xFF01, internal) */
  1796. struct i40e_acq_set_test_mode {
  1797. u8 mode;
  1798. #define I40E_AQ_TEST_PARTIAL 0
  1799. #define I40E_AQ_TEST_FULL 1
  1800. #define I40E_AQ_TEST_NVM 2
  1801. u8 reserved[3];
  1802. u8 command;
  1803. #define I40E_AQ_TEST_OPEN 0
  1804. #define I40E_AQ_TEST_CLOSE 1
  1805. #define I40E_AQ_TEST_INC 2
  1806. u8 reserved2[3];
  1807. __le32 address_high;
  1808. __le32 address_low;
  1809. };
  1810. I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
  1811. /* Debug Read Register command (0xFF03)
  1812. * Debug Write Register command (0xFF04)
  1813. */
  1814. struct i40e_aqc_debug_reg_read_write {
  1815. __le32 reserved;
  1816. __le32 address;
  1817. __le32 value_high;
  1818. __le32 value_low;
  1819. };
  1820. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
  1821. /* Scatter/gather Reg Read (indirect 0xFF05)
  1822. * Scatter/gather Reg Write (indirect 0xFF06)
  1823. */
  1824. /* i40e_aq_desc is used for the command */
  1825. struct i40e_aqc_debug_reg_sg_element_data {
  1826. __le32 address;
  1827. __le32 value;
  1828. };
  1829. /* Debug Modify register (direct 0xFF07) */
  1830. struct i40e_aqc_debug_modify_reg {
  1831. __le32 address;
  1832. __le32 value;
  1833. __le32 clear_mask;
  1834. __le32 set_mask;
  1835. };
  1836. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
  1837. /* dump internal data (0xFF08, indirect) */
  1838. #define I40E_AQ_CLUSTER_ID_AUX 0
  1839. #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
  1840. #define I40E_AQ_CLUSTER_ID_TXSCHED 2
  1841. #define I40E_AQ_CLUSTER_ID_HMC 3
  1842. #define I40E_AQ_CLUSTER_ID_MAC0 4
  1843. #define I40E_AQ_CLUSTER_ID_MAC1 5
  1844. #define I40E_AQ_CLUSTER_ID_MAC2 6
  1845. #define I40E_AQ_CLUSTER_ID_MAC3 7
  1846. #define I40E_AQ_CLUSTER_ID_DCB 8
  1847. #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
  1848. #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
  1849. #define I40E_AQ_CLUSTER_ID_ALTRAM 11
  1850. struct i40e_aqc_debug_dump_internals {
  1851. u8 cluster_id;
  1852. u8 table_id;
  1853. __le16 data_size;
  1854. __le32 idx;
  1855. __le32 address_high;
  1856. __le32 address_low;
  1857. };
  1858. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
  1859. struct i40e_aqc_debug_modify_internals {
  1860. u8 cluster_id;
  1861. u8 cluster_specific_params[7];
  1862. __le32 address_high;
  1863. __le32 address_low;
  1864. };
  1865. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
  1866. #endif