amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct reservation_object *resv,
  47. struct drm_gem_object **obj)
  48. {
  49. struct amdgpu_bo *bo;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. retry:
  57. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  58. flags, NULL, resv, 0, &bo);
  59. if (r) {
  60. if (r != -ERESTARTSYS) {
  61. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  62. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  63. goto retry;
  64. }
  65. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  66. size, initial_domain, alignment, r);
  67. }
  68. return r;
  69. }
  70. *obj = &bo->gem_base;
  71. return 0;
  72. }
  73. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  74. {
  75. struct drm_device *ddev = adev->ddev;
  76. struct drm_file *file;
  77. mutex_lock(&ddev->filelist_mutex);
  78. list_for_each_entry(file, &ddev->filelist, lhead) {
  79. struct drm_gem_object *gobj;
  80. int handle;
  81. WARN_ONCE(1, "Still active user space clients!\n");
  82. spin_lock(&file->table_lock);
  83. idr_for_each_entry(&file->object_idr, gobj, handle) {
  84. WARN_ONCE(1, "And also active allocations!\n");
  85. drm_gem_object_put_unlocked(gobj);
  86. }
  87. idr_destroy(&file->object_idr);
  88. spin_unlock(&file->table_lock);
  89. }
  90. mutex_unlock(&ddev->filelist_mutex);
  91. }
  92. /*
  93. * Call from drm_gem_handle_create which appear in both new and open ioctl
  94. * case.
  95. */
  96. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  97. struct drm_file *file_priv)
  98. {
  99. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  100. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  101. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  102. struct amdgpu_vm *vm = &fpriv->vm;
  103. struct amdgpu_bo_va *bo_va;
  104. struct mm_struct *mm;
  105. int r;
  106. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  107. if (mm && mm != current->mm)
  108. return -EPERM;
  109. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  110. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  111. return -EPERM;
  112. r = amdgpu_bo_reserve(abo, false);
  113. if (r)
  114. return r;
  115. bo_va = amdgpu_vm_bo_find(vm, abo);
  116. if (!bo_va) {
  117. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  118. } else {
  119. ++bo_va->ref_count;
  120. }
  121. amdgpu_bo_unreserve(abo);
  122. return 0;
  123. }
  124. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  125. struct drm_file *file_priv)
  126. {
  127. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  128. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  129. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  130. struct amdgpu_vm *vm = &fpriv->vm;
  131. struct amdgpu_bo_list_entry vm_pd;
  132. struct list_head list, duplicates;
  133. struct ttm_validate_buffer tv;
  134. struct ww_acquire_ctx ticket;
  135. struct amdgpu_bo_va *bo_va;
  136. int r;
  137. INIT_LIST_HEAD(&list);
  138. INIT_LIST_HEAD(&duplicates);
  139. tv.bo = &bo->tbo;
  140. tv.shared = true;
  141. list_add(&tv.head, &list);
  142. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  143. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  144. if (r) {
  145. dev_err(adev->dev, "leaking bo va because "
  146. "we fail to reserve bo (%d)\n", r);
  147. return;
  148. }
  149. bo_va = amdgpu_vm_bo_find(vm, bo);
  150. if (bo_va && --bo_va->ref_count == 0) {
  151. amdgpu_vm_bo_rmv(adev, bo_va);
  152. if (amdgpu_vm_ready(vm)) {
  153. struct dma_fence *fence = NULL;
  154. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  155. if (unlikely(r)) {
  156. dev_err(adev->dev, "failed to clear page "
  157. "tables on GEM object close (%d)\n", r);
  158. }
  159. if (fence) {
  160. amdgpu_bo_fence(bo, fence, true);
  161. dma_fence_put(fence);
  162. }
  163. }
  164. }
  165. ttm_eu_backoff_reservation(&ticket, &list);
  166. }
  167. /*
  168. * GEM ioctls.
  169. */
  170. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  171. struct drm_file *filp)
  172. {
  173. struct amdgpu_device *adev = dev->dev_private;
  174. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  175. struct amdgpu_vm *vm = &fpriv->vm;
  176. union drm_amdgpu_gem_create *args = data;
  177. uint64_t flags = args->in.domain_flags;
  178. uint64_t size = args->in.bo_size;
  179. struct reservation_object *resv = NULL;
  180. struct drm_gem_object *gobj;
  181. uint32_t handle;
  182. int r;
  183. /* reject invalid gem flags */
  184. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  185. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  186. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  187. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  188. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID))
  189. return -EINVAL;
  190. /* reject invalid gem domains */
  191. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  192. AMDGPU_GEM_DOMAIN_GTT |
  193. AMDGPU_GEM_DOMAIN_VRAM |
  194. AMDGPU_GEM_DOMAIN_GDS |
  195. AMDGPU_GEM_DOMAIN_GWS |
  196. AMDGPU_GEM_DOMAIN_OA))
  197. return -EINVAL;
  198. /* create a gem object to contain this object in */
  199. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  200. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  201. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  202. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  203. size = size << AMDGPU_GDS_SHIFT;
  204. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  205. size = size << AMDGPU_GWS_SHIFT;
  206. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  207. size = size << AMDGPU_OA_SHIFT;
  208. else
  209. return -EINVAL;
  210. }
  211. size = roundup(size, PAGE_SIZE);
  212. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  213. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  214. if (r)
  215. return r;
  216. resv = vm->root.base.bo->tbo.resv;
  217. }
  218. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  219. (u32)(0xffffffff & args->in.domains),
  220. flags, false, resv, &gobj);
  221. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  222. if (!r) {
  223. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  224. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  225. }
  226. amdgpu_bo_unreserve(vm->root.base.bo);
  227. }
  228. if (r)
  229. return r;
  230. r = drm_gem_handle_create(filp, gobj, &handle);
  231. /* drop reference from allocate - handle holds it now */
  232. drm_gem_object_put_unlocked(gobj);
  233. if (r)
  234. return r;
  235. memset(args, 0, sizeof(*args));
  236. args->out.handle = handle;
  237. return 0;
  238. }
  239. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  240. struct drm_file *filp)
  241. {
  242. struct amdgpu_device *adev = dev->dev_private;
  243. struct drm_amdgpu_gem_userptr *args = data;
  244. struct drm_gem_object *gobj;
  245. struct amdgpu_bo *bo;
  246. uint32_t handle;
  247. int r;
  248. if (offset_in_page(args->addr | args->size))
  249. return -EINVAL;
  250. /* reject unknown flag values */
  251. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  252. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  253. AMDGPU_GEM_USERPTR_REGISTER))
  254. return -EINVAL;
  255. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  256. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  257. /* if we want to write to it we must install a MMU notifier */
  258. return -EACCES;
  259. }
  260. /* create a gem object to contain this object in */
  261. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  262. 0, 0, NULL, &gobj);
  263. if (r)
  264. return r;
  265. bo = gem_to_amdgpu_bo(gobj);
  266. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  267. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  268. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  269. if (r)
  270. goto release_object;
  271. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  272. r = amdgpu_mn_register(bo, args->addr);
  273. if (r)
  274. goto release_object;
  275. }
  276. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  277. down_read(&current->mm->mmap_sem);
  278. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  279. bo->tbo.ttm->pages);
  280. if (r)
  281. goto unlock_mmap_sem;
  282. r = amdgpu_bo_reserve(bo, true);
  283. if (r)
  284. goto free_pages;
  285. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  286. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  287. amdgpu_bo_unreserve(bo);
  288. if (r)
  289. goto free_pages;
  290. up_read(&current->mm->mmap_sem);
  291. }
  292. r = drm_gem_handle_create(filp, gobj, &handle);
  293. /* drop reference from allocate - handle holds it now */
  294. drm_gem_object_put_unlocked(gobj);
  295. if (r)
  296. return r;
  297. args->handle = handle;
  298. return 0;
  299. free_pages:
  300. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  301. unlock_mmap_sem:
  302. up_read(&current->mm->mmap_sem);
  303. release_object:
  304. drm_gem_object_put_unlocked(gobj);
  305. return r;
  306. }
  307. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  308. struct drm_device *dev,
  309. uint32_t handle, uint64_t *offset_p)
  310. {
  311. struct drm_gem_object *gobj;
  312. struct amdgpu_bo *robj;
  313. gobj = drm_gem_object_lookup(filp, handle);
  314. if (gobj == NULL) {
  315. return -ENOENT;
  316. }
  317. robj = gem_to_amdgpu_bo(gobj);
  318. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  319. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  320. drm_gem_object_put_unlocked(gobj);
  321. return -EPERM;
  322. }
  323. *offset_p = amdgpu_bo_mmap_offset(robj);
  324. drm_gem_object_put_unlocked(gobj);
  325. return 0;
  326. }
  327. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  328. struct drm_file *filp)
  329. {
  330. union drm_amdgpu_gem_mmap *args = data;
  331. uint32_t handle = args->in.handle;
  332. memset(args, 0, sizeof(*args));
  333. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  334. }
  335. /**
  336. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  337. *
  338. * @timeout_ns: timeout in ns
  339. *
  340. * Calculate the timeout in jiffies from an absolute timeout in ns.
  341. */
  342. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  343. {
  344. unsigned long timeout_jiffies;
  345. ktime_t timeout;
  346. /* clamp timeout if it's to large */
  347. if (((int64_t)timeout_ns) < 0)
  348. return MAX_SCHEDULE_TIMEOUT;
  349. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  350. if (ktime_to_ns(timeout) < 0)
  351. return 0;
  352. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  353. /* clamp timeout to avoid unsigned-> signed overflow */
  354. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  355. return MAX_SCHEDULE_TIMEOUT - 1;
  356. return timeout_jiffies;
  357. }
  358. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  359. struct drm_file *filp)
  360. {
  361. union drm_amdgpu_gem_wait_idle *args = data;
  362. struct drm_gem_object *gobj;
  363. struct amdgpu_bo *robj;
  364. uint32_t handle = args->in.handle;
  365. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  366. int r = 0;
  367. long ret;
  368. gobj = drm_gem_object_lookup(filp, handle);
  369. if (gobj == NULL) {
  370. return -ENOENT;
  371. }
  372. robj = gem_to_amdgpu_bo(gobj);
  373. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  374. timeout);
  375. /* ret == 0 means not signaled,
  376. * ret > 0 means signaled
  377. * ret < 0 means interrupted before timeout
  378. */
  379. if (ret >= 0) {
  380. memset(args, 0, sizeof(*args));
  381. args->out.status = (ret == 0);
  382. } else
  383. r = ret;
  384. drm_gem_object_put_unlocked(gobj);
  385. return r;
  386. }
  387. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  388. struct drm_file *filp)
  389. {
  390. struct drm_amdgpu_gem_metadata *args = data;
  391. struct drm_gem_object *gobj;
  392. struct amdgpu_bo *robj;
  393. int r = -1;
  394. DRM_DEBUG("%d \n", args->handle);
  395. gobj = drm_gem_object_lookup(filp, args->handle);
  396. if (gobj == NULL)
  397. return -ENOENT;
  398. robj = gem_to_amdgpu_bo(gobj);
  399. r = amdgpu_bo_reserve(robj, false);
  400. if (unlikely(r != 0))
  401. goto out;
  402. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  403. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  404. r = amdgpu_bo_get_metadata(robj, args->data.data,
  405. sizeof(args->data.data),
  406. &args->data.data_size_bytes,
  407. &args->data.flags);
  408. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  409. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  410. r = -EINVAL;
  411. goto unreserve;
  412. }
  413. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  414. if (!r)
  415. r = amdgpu_bo_set_metadata(robj, args->data.data,
  416. args->data.data_size_bytes,
  417. args->data.flags);
  418. }
  419. unreserve:
  420. amdgpu_bo_unreserve(robj);
  421. out:
  422. drm_gem_object_put_unlocked(gobj);
  423. return r;
  424. }
  425. /**
  426. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  427. *
  428. * @adev: amdgpu_device pointer
  429. * @vm: vm to update
  430. * @bo_va: bo_va to update
  431. * @list: validation list
  432. * @operation: map, unmap or clear
  433. *
  434. * Update the bo_va directly after setting its address. Errors are not
  435. * vital here, so they are not reported back to userspace.
  436. */
  437. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  438. struct amdgpu_vm *vm,
  439. struct amdgpu_bo_va *bo_va,
  440. struct list_head *list,
  441. uint32_t operation)
  442. {
  443. int r;
  444. if (!amdgpu_vm_ready(vm))
  445. return;
  446. r = amdgpu_vm_update_directories(adev, vm);
  447. if (r)
  448. goto error;
  449. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  450. if (r)
  451. goto error;
  452. if (operation == AMDGPU_VA_OP_MAP ||
  453. operation == AMDGPU_VA_OP_REPLACE)
  454. r = amdgpu_vm_bo_update(adev, bo_va, false);
  455. error:
  456. if (r && r != -ERESTARTSYS)
  457. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  458. }
  459. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  460. struct drm_file *filp)
  461. {
  462. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  463. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  464. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  465. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  466. AMDGPU_VM_PAGE_PRT;
  467. struct drm_amdgpu_gem_va *args = data;
  468. struct drm_gem_object *gobj;
  469. struct amdgpu_device *adev = dev->dev_private;
  470. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  471. struct amdgpu_bo *abo;
  472. struct amdgpu_bo_va *bo_va;
  473. struct amdgpu_bo_list_entry vm_pd;
  474. struct ttm_validate_buffer tv;
  475. struct ww_acquire_ctx ticket;
  476. struct list_head list, duplicates;
  477. uint64_t va_flags;
  478. int r = 0;
  479. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  480. dev_err(&dev->pdev->dev,
  481. "va_address 0x%lX is in reserved area 0x%X\n",
  482. (unsigned long)args->va_address,
  483. AMDGPU_VA_RESERVED_SIZE);
  484. return -EINVAL;
  485. }
  486. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  487. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  488. args->flags);
  489. return -EINVAL;
  490. }
  491. switch (args->operation) {
  492. case AMDGPU_VA_OP_MAP:
  493. case AMDGPU_VA_OP_UNMAP:
  494. case AMDGPU_VA_OP_CLEAR:
  495. case AMDGPU_VA_OP_REPLACE:
  496. break;
  497. default:
  498. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  499. args->operation);
  500. return -EINVAL;
  501. }
  502. if ((args->operation == AMDGPU_VA_OP_MAP) ||
  503. (args->operation == AMDGPU_VA_OP_REPLACE)) {
  504. if (amdgpu_kms_vram_lost(adev, fpriv))
  505. return -ENODEV;
  506. }
  507. INIT_LIST_HEAD(&list);
  508. INIT_LIST_HEAD(&duplicates);
  509. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  510. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  511. gobj = drm_gem_object_lookup(filp, args->handle);
  512. if (gobj == NULL)
  513. return -ENOENT;
  514. abo = gem_to_amdgpu_bo(gobj);
  515. tv.bo = &abo->tbo;
  516. tv.shared = false;
  517. list_add(&tv.head, &list);
  518. } else {
  519. gobj = NULL;
  520. abo = NULL;
  521. }
  522. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  523. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  524. if (r)
  525. goto error_unref;
  526. if (abo) {
  527. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  528. if (!bo_va) {
  529. r = -ENOENT;
  530. goto error_backoff;
  531. }
  532. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  533. bo_va = fpriv->prt_va;
  534. } else {
  535. bo_va = NULL;
  536. }
  537. switch (args->operation) {
  538. case AMDGPU_VA_OP_MAP:
  539. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  540. args->map_size);
  541. if (r)
  542. goto error_backoff;
  543. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  544. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  545. args->offset_in_bo, args->map_size,
  546. va_flags);
  547. break;
  548. case AMDGPU_VA_OP_UNMAP:
  549. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  550. break;
  551. case AMDGPU_VA_OP_CLEAR:
  552. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  553. args->va_address,
  554. args->map_size);
  555. break;
  556. case AMDGPU_VA_OP_REPLACE:
  557. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  558. args->map_size);
  559. if (r)
  560. goto error_backoff;
  561. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  562. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  563. args->offset_in_bo, args->map_size,
  564. va_flags);
  565. break;
  566. default:
  567. break;
  568. }
  569. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  570. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  571. args->operation);
  572. error_backoff:
  573. ttm_eu_backoff_reservation(&ticket, &list);
  574. error_unref:
  575. drm_gem_object_put_unlocked(gobj);
  576. return r;
  577. }
  578. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  579. struct drm_file *filp)
  580. {
  581. struct amdgpu_device *adev = dev->dev_private;
  582. struct drm_amdgpu_gem_op *args = data;
  583. struct drm_gem_object *gobj;
  584. struct amdgpu_bo *robj;
  585. int r;
  586. gobj = drm_gem_object_lookup(filp, args->handle);
  587. if (gobj == NULL) {
  588. return -ENOENT;
  589. }
  590. robj = gem_to_amdgpu_bo(gobj);
  591. r = amdgpu_bo_reserve(robj, false);
  592. if (unlikely(r))
  593. goto out;
  594. switch (args->op) {
  595. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  596. struct drm_amdgpu_gem_create_in info;
  597. void __user *out = u64_to_user_ptr(args->value);
  598. info.bo_size = robj->gem_base.size;
  599. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  600. info.domains = robj->preferred_domains;
  601. info.domain_flags = robj->flags;
  602. amdgpu_bo_unreserve(robj);
  603. if (copy_to_user(out, &info, sizeof(info)))
  604. r = -EFAULT;
  605. break;
  606. }
  607. case AMDGPU_GEM_OP_SET_PLACEMENT:
  608. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  609. r = -EINVAL;
  610. amdgpu_bo_unreserve(robj);
  611. break;
  612. }
  613. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  614. r = -EPERM;
  615. amdgpu_bo_unreserve(robj);
  616. break;
  617. }
  618. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  619. AMDGPU_GEM_DOMAIN_GTT |
  620. AMDGPU_GEM_DOMAIN_CPU);
  621. robj->allowed_domains = robj->preferred_domains;
  622. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  623. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  624. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  625. amdgpu_vm_bo_invalidate(adev, robj, true);
  626. amdgpu_bo_unreserve(robj);
  627. break;
  628. default:
  629. amdgpu_bo_unreserve(robj);
  630. r = -EINVAL;
  631. }
  632. out:
  633. drm_gem_object_put_unlocked(gobj);
  634. return r;
  635. }
  636. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  637. struct drm_device *dev,
  638. struct drm_mode_create_dumb *args)
  639. {
  640. struct amdgpu_device *adev = dev->dev_private;
  641. struct drm_gem_object *gobj;
  642. uint32_t handle;
  643. int r;
  644. args->pitch = amdgpu_align_pitch(adev, args->width,
  645. DIV_ROUND_UP(args->bpp, 8), 0);
  646. args->size = (u64)args->pitch * args->height;
  647. args->size = ALIGN(args->size, PAGE_SIZE);
  648. r = amdgpu_gem_object_create(adev, args->size, 0,
  649. AMDGPU_GEM_DOMAIN_VRAM,
  650. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  651. false, NULL, &gobj);
  652. if (r)
  653. return -ENOMEM;
  654. r = drm_gem_handle_create(file_priv, gobj, &handle);
  655. /* drop reference from allocate - handle holds it now */
  656. drm_gem_object_put_unlocked(gobj);
  657. if (r) {
  658. return r;
  659. }
  660. args->handle = handle;
  661. return 0;
  662. }
  663. #if defined(CONFIG_DEBUG_FS)
  664. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  665. {
  666. struct drm_gem_object *gobj = ptr;
  667. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  668. struct seq_file *m = data;
  669. unsigned domain;
  670. const char *placement;
  671. unsigned pin_count;
  672. uint64_t offset;
  673. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  674. switch (domain) {
  675. case AMDGPU_GEM_DOMAIN_VRAM:
  676. placement = "VRAM";
  677. break;
  678. case AMDGPU_GEM_DOMAIN_GTT:
  679. placement = " GTT";
  680. break;
  681. case AMDGPU_GEM_DOMAIN_CPU:
  682. default:
  683. placement = " CPU";
  684. break;
  685. }
  686. seq_printf(m, "\t0x%08x: %12ld byte %s",
  687. id, amdgpu_bo_size(bo), placement);
  688. offset = ACCESS_ONCE(bo->tbo.mem.start);
  689. if (offset != AMDGPU_BO_INVALID_OFFSET)
  690. seq_printf(m, " @ 0x%010Lx", offset);
  691. pin_count = ACCESS_ONCE(bo->pin_count);
  692. if (pin_count)
  693. seq_printf(m, " pin count %d", pin_count);
  694. seq_printf(m, "\n");
  695. return 0;
  696. }
  697. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  698. {
  699. struct drm_info_node *node = (struct drm_info_node *)m->private;
  700. struct drm_device *dev = node->minor->dev;
  701. struct drm_file *file;
  702. int r;
  703. r = mutex_lock_interruptible(&dev->filelist_mutex);
  704. if (r)
  705. return r;
  706. list_for_each_entry(file, &dev->filelist, lhead) {
  707. struct task_struct *task;
  708. /*
  709. * Although we have a valid reference on file->pid, that does
  710. * not guarantee that the task_struct who called get_pid() is
  711. * still alive (e.g. get_pid(current) => fork() => exit()).
  712. * Therefore, we need to protect this ->comm access using RCU.
  713. */
  714. rcu_read_lock();
  715. task = pid_task(file->pid, PIDTYPE_PID);
  716. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  717. task ? task->comm : "<unknown>");
  718. rcu_read_unlock();
  719. spin_lock(&file->table_lock);
  720. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  721. spin_unlock(&file->table_lock);
  722. }
  723. mutex_unlock(&dev->filelist_mutex);
  724. return 0;
  725. }
  726. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  727. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  728. };
  729. #endif
  730. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  731. {
  732. #if defined(CONFIG_DEBUG_FS)
  733. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  734. #endif
  735. return 0;
  736. }